blob: d49a3f705e490ba1adc120f3cd9a7040c8aed3c7 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Marek Olšák43304412014-03-02 00:56:20 +010027#include <linux/list_sort.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon_reg.h"
31#include "radeon.h"
Christian König860024e2013-09-07 18:29:01 +020032#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033
Lauri Kasanen1109ca02012-08-31 13:43:50 -040034static int radeon_cs_parser_relocs(struct radeon_cs_parser *p)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035{
36 struct drm_device *ddev = p->rdev->ddev;
37 struct radeon_cs_chunk *chunk;
38 unsigned i, j;
39 bool duplicate;
40
41 if (p->chunk_relocs_idx == -1) {
42 return 0;
43 }
44 chunk = &p->chunks[p->chunk_relocs_idx];
Alex Deuchercf4ccd02011-11-18 10:19:47 -050045 p->dma_reloc_idx = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020046 /* FIXME: we assume that each relocs use 4 dwords */
47 p->nrelocs = chunk->length_dw / 4;
48 p->relocs_ptr = kcalloc(p->nrelocs, sizeof(void *), GFP_KERNEL);
49 if (p->relocs_ptr == NULL) {
50 return -ENOMEM;
51 }
52 p->relocs = kcalloc(p->nrelocs, sizeof(struct radeon_cs_reloc), GFP_KERNEL);
53 if (p->relocs == NULL) {
54 return -ENOMEM;
55 }
56 for (i = 0; i < p->nrelocs; i++) {
57 struct drm_radeon_cs_reloc *r;
58
59 duplicate = false;
60 r = (struct drm_radeon_cs_reloc *)&chunk->kdata[i*4];
Christian König16557f12011-10-24 14:59:17 +020061 for (j = 0; j < i; j++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020062 if (r->handle == p->relocs[j].handle) {
63 p->relocs_ptr[i] = &p->relocs[j];
64 duplicate = true;
65 break;
66 }
67 }
Christian König4474f3a2013-04-08 12:41:28 +020068 if (duplicate) {
Christian König16557f12011-10-24 14:59:17 +020069 p->relocs[i].handle = 0;
Christian König4474f3a2013-04-08 12:41:28 +020070 continue;
71 }
72
73 p->relocs[i].gobj = drm_gem_object_lookup(ddev, p->filp,
74 r->handle);
75 if (p->relocs[i].gobj == NULL) {
76 DRM_ERROR("gem object lookup failed 0x%x\n",
77 r->handle);
78 return -ENOENT;
79 }
80 p->relocs_ptr[i] = &p->relocs[i];
81 p->relocs[i].robj = gem_to_radeon_bo(p->relocs[i].gobj);
82 p->relocs[i].lobj.bo = p->relocs[i].robj;
83 p->relocs[i].lobj.written = !!r->write_domain;
84
Christian König4f66c592013-09-15 13:31:28 +020085 /* the first reloc of an UVD job is the msg and that must be in
86 VRAM, also but everything into VRAM on AGP cards to avoid
87 image corruptions */
88 if (p->ring == R600_RING_TYPE_UVD_INDEX &&
Alex Deucher4ca5a6c2013-09-15 23:23:07 -040089 (i == 0 || drm_pci_device_is_agp(p->rdev->ddev))) {
Christian Königbcf6f1e2013-10-15 20:12:03 +020090 /* TODO: is this still needed for NI+ ? */
Christian Königf2ba57b2013-04-08 12:41:29 +020091 p->relocs[i].lobj.domain =
92 RADEON_GEM_DOMAIN_VRAM;
93
94 p->relocs[i].lobj.alt_domain =
95 RADEON_GEM_DOMAIN_VRAM;
96
97 } else {
98 uint32_t domain = r->write_domain ?
99 r->write_domain : r->read_domains;
100
101 p->relocs[i].lobj.domain = domain;
102 if (domain == RADEON_GEM_DOMAIN_VRAM)
103 domain |= RADEON_GEM_DOMAIN_GTT;
104 p->relocs[i].lobj.alt_domain = domain;
105 }
Christian König4474f3a2013-04-08 12:41:28 +0200106
107 p->relocs[i].lobj.tv.bo = &p->relocs[i].robj->tbo;
108 p->relocs[i].handle = r->handle;
109
110 radeon_bo_list_add_object(&p->relocs[i].lobj,
111 &p->validated);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112 }
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200113 return radeon_bo_list_validate(&p->ticket, &p->validated, p->ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114}
115
Jerome Glisse721604a2012-01-05 22:11:05 -0500116static int radeon_cs_get_ring(struct radeon_cs_parser *p, u32 ring, s32 priority)
117{
118 p->priority = priority;
119
120 switch (ring) {
121 default:
122 DRM_ERROR("unknown ring id: %d\n", ring);
123 return -EINVAL;
124 case RADEON_CS_RING_GFX:
125 p->ring = RADEON_RING_TYPE_GFX_INDEX;
126 break;
127 case RADEON_CS_RING_COMPUTE:
Alex Deucher963e81f2013-06-26 17:37:11 -0400128 if (p->rdev->family >= CHIP_TAHITI) {
Alex Deucher8d5ef7b2012-03-20 17:18:24 -0400129 if (p->priority > 0)
130 p->ring = CAYMAN_RING_TYPE_CP1_INDEX;
131 else
132 p->ring = CAYMAN_RING_TYPE_CP2_INDEX;
133 } else
134 p->ring = RADEON_RING_TYPE_GFX_INDEX;
Jerome Glisse721604a2012-01-05 22:11:05 -0500135 break;
Alex Deucher278a3342012-12-13 12:27:28 -0500136 case RADEON_CS_RING_DMA:
137 if (p->rdev->family >= CHIP_CAYMAN) {
138 if (p->priority > 0)
139 p->ring = R600_RING_TYPE_DMA_INDEX;
140 else
141 p->ring = CAYMAN_RING_TYPE_DMA1_INDEX;
Alex Deucherb9ace362014-01-27 10:59:51 -0500142 } else if (p->rdev->family >= CHIP_RV770) {
Alex Deucher278a3342012-12-13 12:27:28 -0500143 p->ring = R600_RING_TYPE_DMA_INDEX;
144 } else {
145 return -EINVAL;
146 }
147 break;
Christian Königf2ba57b2013-04-08 12:41:29 +0200148 case RADEON_CS_RING_UVD:
149 p->ring = R600_RING_TYPE_UVD_INDEX;
150 break;
Christian Königd93f7932013-05-23 12:10:04 +0200151 case RADEON_CS_RING_VCE:
152 /* TODO: only use the low priority ring for now */
153 p->ring = TN_RING_TYPE_VCE1_INDEX;
154 break;
Jerome Glisse721604a2012-01-05 22:11:05 -0500155 }
156 return 0;
157}
158
Christian König220907d2012-05-10 16:46:43 +0200159static void radeon_cs_sync_rings(struct radeon_cs_parser *p)
Christian König93504fc2012-01-05 22:11:06 -0500160{
Christian König220907d2012-05-10 16:46:43 +0200161 int i;
Christian König93504fc2012-01-05 22:11:06 -0500162
Christian Königcdac5502012-02-23 15:18:42 +0100163 for (i = 0; i < p->nrelocs; i++) {
Christian Königf82cbdd2012-08-09 16:35:36 +0200164 if (!p->relocs[i].robj)
Christian Königcdac5502012-02-23 15:18:42 +0100165 continue;
166
Christian König1654b812013-11-12 12:58:05 +0100167 radeon_semaphore_sync_to(p->ib.semaphore,
168 p->relocs[i].robj->tbo.sync_obj);
Christian Königcdac5502012-02-23 15:18:42 +0100169 }
Christian König93504fc2012-01-05 22:11:06 -0500170}
171
Alex Deucher9b001472012-05-30 10:09:30 -0400172/* XXX: note that this is called from the legacy UMS CS ioctl as well */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data)
174{
175 struct drm_radeon_cs *cs = data;
176 uint64_t *chunk_array_ptr;
Jerome Glisse721604a2012-01-05 22:11:05 -0500177 unsigned size, i;
178 u32 ring = RADEON_CS_RING_GFX;
179 s32 priority = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180
181 if (!cs->num_chunks) {
182 return 0;
183 }
184 /* get chunks */
185 INIT_LIST_HEAD(&p->validated);
186 p->idx = 0;
Jerome Glissef2e39222012-05-09 15:35:02 +0200187 p->ib.sa_bo = NULL;
188 p->ib.semaphore = NULL;
189 p->const_ib.sa_bo = NULL;
190 p->const_ib.semaphore = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200191 p->chunk_ib_idx = -1;
192 p->chunk_relocs_idx = -1;
Jerome Glisse721604a2012-01-05 22:11:05 -0500193 p->chunk_flags_idx = -1;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400194 p->chunk_const_ib_idx = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195 p->chunks_array = kcalloc(cs->num_chunks, sizeof(uint64_t), GFP_KERNEL);
196 if (p->chunks_array == NULL) {
197 return -ENOMEM;
198 }
199 chunk_array_ptr = (uint64_t *)(unsigned long)(cs->chunks);
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100200 if (copy_from_user(p->chunks_array, chunk_array_ptr,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201 sizeof(uint64_t)*cs->num_chunks)) {
202 return -EFAULT;
203 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500204 p->cs_flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205 p->nchunks = cs->num_chunks;
206 p->chunks = kcalloc(p->nchunks, sizeof(struct radeon_cs_chunk), GFP_KERNEL);
207 if (p->chunks == NULL) {
208 return -ENOMEM;
209 }
210 for (i = 0; i < p->nchunks; i++) {
211 struct drm_radeon_cs_chunk __user **chunk_ptr = NULL;
212 struct drm_radeon_cs_chunk user_chunk;
213 uint32_t __user *cdata;
214
215 chunk_ptr = (void __user*)(unsigned long)p->chunks_array[i];
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100216 if (copy_from_user(&user_chunk, chunk_ptr,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217 sizeof(struct drm_radeon_cs_chunk))) {
218 return -EFAULT;
219 }
Dave Airlie5176fdc2009-06-30 11:47:14 +1000220 p->chunks[i].length_dw = user_chunk.length_dw;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200221 p->chunks[i].chunk_id = user_chunk.chunk_id;
222 if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_RELOCS) {
223 p->chunk_relocs_idx = i;
224 }
225 if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_IB) {
226 p->chunk_ib_idx = i;
Dave Airlie5176fdc2009-06-30 11:47:14 +1000227 /* zero length IB isn't useful */
228 if (p->chunks[i].length_dw == 0)
229 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 }
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400231 if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_CONST_IB) {
232 p->chunk_const_ib_idx = i;
233 /* zero length CONST IB isn't useful */
234 if (p->chunks[i].length_dw == 0)
235 return -EINVAL;
236 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500237 if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_FLAGS) {
238 p->chunk_flags_idx = i;
239 /* zero length flags aren't useful */
240 if (p->chunks[i].length_dw == 0)
241 return -EINVAL;
Marek Olšáke70f2242011-10-25 01:38:45 +0200242 }
Dave Airlie5176fdc2009-06-30 11:47:14 +1000243
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200244 size = p->chunks[i].length_dw;
245 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
246 p->chunks[i].user_ptr = cdata;
247 if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_CONST_IB)
248 continue;
249
250 if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_IB) {
251 if (!p->rdev || !(p->rdev->flags & RADEON_IS_AGP))
252 continue;
253 }
254
255 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
256 size *= sizeof(uint32_t);
257 if (p->chunks[i].kdata == NULL) {
258 return -ENOMEM;
259 }
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100260 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200261 return -EFAULT;
262 }
263 if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_FLAGS) {
264 p->cs_flags = p->chunks[i].kdata[0];
265 if (p->chunks[i].length_dw > 1)
266 ring = p->chunks[i].kdata[1];
267 if (p->chunks[i].length_dw > 2)
268 priority = (s32)p->chunks[i].kdata[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269 }
270 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500271
Alex Deucher9b001472012-05-30 10:09:30 -0400272 /* these are KMS only */
273 if (p->rdev) {
274 if ((p->cs_flags & RADEON_CS_USE_VM) &&
275 !p->rdev->vm_manager.enabled) {
276 DRM_ERROR("VM not active on asic!\n");
277 return -EINVAL;
278 }
279
Alex Deucher9b001472012-05-30 10:09:30 -0400280 if (radeon_cs_get_ring(p, ring, priority))
281 return -EINVAL;
Christian König57449042013-04-08 12:41:27 +0200282
283 /* we only support VM on some SI+ rings */
Christian König76a0df82013-08-13 11:56:50 +0200284 if ((p->rdev->asic->ring[p->ring]->cs_parse == NULL) &&
Christian König57449042013-04-08 12:41:27 +0200285 ((p->cs_flags & RADEON_CS_USE_VM) == 0)) {
286 DRM_ERROR("Ring %d requires VM!\n", p->ring);
287 return -EINVAL;
288 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289 }
Marek Olšáke70f2242011-10-25 01:38:45 +0200290
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200291 return 0;
292}
293
Marek Olšák43304412014-03-02 00:56:20 +0100294static int cmp_size_smaller_first(void *priv, struct list_head *a,
295 struct list_head *b)
296{
297 struct radeon_bo_list *la = list_entry(a, struct radeon_bo_list, tv.head);
298 struct radeon_bo_list *lb = list_entry(b, struct radeon_bo_list, tv.head);
299
300 /* Sort A before B if A is smaller. */
301 return (int)la->bo->tbo.num_pages - (int)lb->bo->tbo.num_pages;
302}
303
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304/**
305 * cs_parser_fini() - clean parser states
306 * @parser: parser structure holding parsing context.
307 * @error: error number
308 *
309 * If error is set than unvalidate buffer, otherwise just free memory
310 * used by parsing context.
311 **/
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200312static void radeon_cs_parser_fini(struct radeon_cs_parser *parser, int error, bool backoff)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313{
314 unsigned i;
315
Jerome Glissee43b5ec2012-08-06 12:32:21 -0400316 if (!error) {
Marek Olšák43304412014-03-02 00:56:20 +0100317 /* Sort the buffer list from the smallest to largest buffer,
318 * which affects the order of buffers in the LRU list.
319 * This assures that the smallest buffers are added first
320 * to the LRU list, so they are likely to be later evicted
321 * first, instead of large buffers whose eviction is more
322 * expensive.
323 *
324 * This slightly lowers the number of bytes moved by TTM
325 * per frame under memory pressure.
326 */
327 list_sort(NULL, &parser->validated, cmp_size_smaller_first);
328
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200329 ttm_eu_fence_buffer_objects(&parser->ticket,
330 &parser->validated,
Jerome Glissef2e39222012-05-09 15:35:02 +0200331 parser->ib.fence);
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200332 } else if (backoff) {
333 ttm_eu_backoff_reservation(&parser->ticket,
334 &parser->validated);
Jerome Glissee43b5ec2012-08-06 12:32:21 -0400335 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000336
Pauli Nieminenfcbc4512010-03-19 07:44:33 +0000337 if (parser->relocs != NULL) {
338 for (i = 0; i < parser->nrelocs; i++) {
339 if (parser->relocs[i].gobj)
340 drm_gem_object_unreference_unlocked(parser->relocs[i].gobj);
341 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342 }
Michel Dänzer48e113e2009-09-15 17:09:32 +0200343 kfree(parser->track);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344 kfree(parser->relocs);
345 kfree(parser->relocs_ptr);
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200346 for (i = 0; i < parser->nchunks; i++)
347 drm_free_large(parser->chunks[i].kdata);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 kfree(parser->chunks);
349 kfree(parser->chunks_array);
350 radeon_ib_free(parser->rdev, &parser->ib);
Jerome Glissef2e39222012-05-09 15:35:02 +0200351 radeon_ib_free(parser->rdev, &parser->const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352}
353
Jerome Glisse721604a2012-01-05 22:11:05 -0500354static int radeon_cs_ib_chunk(struct radeon_device *rdev,
355 struct radeon_cs_parser *parser)
356{
Jerome Glisse721604a2012-01-05 22:11:05 -0500357 int r;
358
359 if (parser->chunk_ib_idx == -1)
360 return 0;
361
362 if (parser->cs_flags & RADEON_CS_USE_VM)
363 return 0;
364
Christian Königeb0c19c2012-02-23 15:18:44 +0100365 r = radeon_cs_parse(rdev, parser->ring, parser);
Jerome Glisse721604a2012-01-05 22:11:05 -0500366 if (r || parser->parser_error) {
367 DRM_ERROR("Invalid command stream !\n");
368 return r;
369 }
Alex Deucherce3537d2013-07-24 12:12:49 -0400370
371 if (parser->ring == R600_RING_TYPE_UVD_INDEX)
372 radeon_uvd_note_usage(rdev);
Alex Deucher03afe6f2013-08-23 11:56:26 -0400373 else if ((parser->ring == TN_RING_TYPE_VCE1_INDEX) ||
374 (parser->ring == TN_RING_TYPE_VCE2_INDEX))
375 radeon_vce_note_usage(rdev);
Alex Deucherce3537d2013-07-24 12:12:49 -0400376
Christian König220907d2012-05-10 16:46:43 +0200377 radeon_cs_sync_rings(parser);
Christian König4ef72562012-07-13 13:06:00 +0200378 r = radeon_ib_schedule(rdev, &parser->ib, NULL);
Jerome Glisse721604a2012-01-05 22:11:05 -0500379 if (r) {
380 DRM_ERROR("Failed to schedule IB !\n");
381 }
Christian König93bf8882012-07-03 14:05:41 +0200382 return r;
Jerome Glisse721604a2012-01-05 22:11:05 -0500383}
384
385static int radeon_bo_vm_update_pte(struct radeon_cs_parser *parser,
386 struct radeon_vm *vm)
387{
Jerome Glisse3e8970f2012-08-13 12:07:33 -0400388 struct radeon_device *rdev = parser->rdev;
Jerome Glisse721604a2012-01-05 22:11:05 -0500389 struct radeon_bo_list *lobj;
390 struct radeon_bo *bo;
391 int r;
392
Christian König9c57a6b2013-11-25 15:42:11 +0100393 r = radeon_vm_bo_update(rdev, vm, rdev->ring_tmp_bo.bo, &rdev->ring_tmp_bo.bo->tbo.mem);
Jerome Glisse3e8970f2012-08-13 12:07:33 -0400394 if (r) {
395 return r;
396 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500397 list_for_each_entry(lobj, &parser->validated, tv.head) {
398 bo = lobj->bo;
Christian König9c57a6b2013-11-25 15:42:11 +0100399 r = radeon_vm_bo_update(parser->rdev, vm, bo, &bo->tbo.mem);
Jerome Glisse721604a2012-01-05 22:11:05 -0500400 if (r) {
401 return r;
402 }
403 }
404 return 0;
405}
406
407static int radeon_cs_ib_vm_chunk(struct radeon_device *rdev,
408 struct radeon_cs_parser *parser)
409{
Jerome Glisse721604a2012-01-05 22:11:05 -0500410 struct radeon_fpriv *fpriv = parser->filp->driver_priv;
411 struct radeon_vm *vm = &fpriv->vm;
412 int r;
413
414 if (parser->chunk_ib_idx == -1)
415 return 0;
Jerome Glisse721604a2012-01-05 22:11:05 -0500416 if ((parser->cs_flags & RADEON_CS_USE_VM) == 0)
417 return 0;
418
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200419 if (parser->const_ib.length_dw) {
Jerome Glissef2e39222012-05-09 15:35:02 +0200420 r = radeon_ring_ib_parse(rdev, parser->ring, &parser->const_ib);
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400421 if (r) {
422 return r;
423 }
424 }
425
Jerome Glissef2e39222012-05-09 15:35:02 +0200426 r = radeon_ring_ib_parse(rdev, parser->ring, &parser->ib);
Jerome Glisse721604a2012-01-05 22:11:05 -0500427 if (r) {
428 return r;
429 }
430
Alex Deucherce3537d2013-07-24 12:12:49 -0400431 if (parser->ring == R600_RING_TYPE_UVD_INDEX)
432 radeon_uvd_note_usage(rdev);
433
Christian König36ff39c2012-05-09 10:07:08 +0200434 mutex_lock(&rdev->vm_manager.lock);
Jerome Glisse721604a2012-01-05 22:11:05 -0500435 mutex_lock(&vm->mutex);
Christian Königddf03f52012-08-09 20:02:28 +0200436 r = radeon_vm_alloc_pt(rdev, vm);
Jerome Glisse721604a2012-01-05 22:11:05 -0500437 if (r) {
438 goto out;
439 }
440 r = radeon_bo_vm_update_pte(parser, vm);
441 if (r) {
442 goto out;
443 }
Christian König220907d2012-05-10 16:46:43 +0200444 radeon_cs_sync_rings(parser);
Christian König1654b812013-11-12 12:58:05 +0100445 radeon_semaphore_sync_to(parser->ib.semaphore, vm->fence);
446 radeon_semaphore_sync_to(parser->ib.semaphore,
447 radeon_vm_grab_id(rdev, vm, parser->ring));
Christian König4ef72562012-07-13 13:06:00 +0200448
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400449 if ((rdev->family >= CHIP_TAHITI) &&
450 (parser->chunk_const_ib_idx != -1)) {
Christian König4ef72562012-07-13 13:06:00 +0200451 r = radeon_ib_schedule(rdev, &parser->ib, &parser->const_ib);
452 } else {
453 r = radeon_ib_schedule(rdev, &parser->ib, NULL);
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400454 }
455
Jerome Glisse721604a2012-01-05 22:11:05 -0500456 if (!r) {
Christian Königee60e292012-08-09 16:21:08 +0200457 radeon_vm_fence(rdev, vm, parser->ib.fence);
Jerome Glisse721604a2012-01-05 22:11:05 -0500458 }
Christian Königee60e292012-08-09 16:21:08 +0200459
460out:
Christian König13e55c32012-10-09 13:31:19 +0200461 radeon_vm_add_to_lru(rdev, vm);
Christian König36ff39c2012-05-09 10:07:08 +0200462 mutex_unlock(&vm->mutex);
463 mutex_unlock(&rdev->vm_manager.lock);
Jerome Glisse721604a2012-01-05 22:11:05 -0500464 return r;
465}
466
Christian König6c6f4782012-05-02 15:11:19 +0200467static int radeon_cs_handle_lockup(struct radeon_device *rdev, int r)
468{
469 if (r == -EDEADLK) {
470 r = radeon_gpu_reset(rdev);
471 if (!r)
472 r = -EAGAIN;
473 }
474 return r;
475}
476
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200477static int radeon_cs_ib_fill(struct radeon_device *rdev, struct radeon_cs_parser *parser)
478{
479 struct radeon_cs_chunk *ib_chunk;
480 struct radeon_vm *vm = NULL;
481 int r;
482
483 if (parser->chunk_ib_idx == -1)
484 return 0;
485
486 if (parser->cs_flags & RADEON_CS_USE_VM) {
487 struct radeon_fpriv *fpriv = parser->filp->driver_priv;
488 vm = &fpriv->vm;
489
490 if ((rdev->family >= CHIP_TAHITI) &&
491 (parser->chunk_const_ib_idx != -1)) {
492 ib_chunk = &parser->chunks[parser->chunk_const_ib_idx];
493 if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
494 DRM_ERROR("cs IB CONST too big: %d\n", ib_chunk->length_dw);
495 return -EINVAL;
496 }
497 r = radeon_ib_get(rdev, parser->ring, &parser->const_ib,
498 vm, ib_chunk->length_dw * 4);
499 if (r) {
500 DRM_ERROR("Failed to get const ib !\n");
501 return r;
502 }
503 parser->const_ib.is_const_ib = true;
504 parser->const_ib.length_dw = ib_chunk->length_dw;
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100505 if (copy_from_user(parser->const_ib.ptr,
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200506 ib_chunk->user_ptr,
507 ib_chunk->length_dw * 4))
508 return -EFAULT;
509 }
510
511 ib_chunk = &parser->chunks[parser->chunk_ib_idx];
512 if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
513 DRM_ERROR("cs IB too big: %d\n", ib_chunk->length_dw);
514 return -EINVAL;
515 }
516 }
517 ib_chunk = &parser->chunks[parser->chunk_ib_idx];
518
519 r = radeon_ib_get(rdev, parser->ring, &parser->ib,
520 vm, ib_chunk->length_dw * 4);
521 if (r) {
522 DRM_ERROR("Failed to get ib !\n");
523 return r;
524 }
525 parser->ib.length_dw = ib_chunk->length_dw;
526 if (ib_chunk->kdata)
527 memcpy(parser->ib.ptr, ib_chunk->kdata, ib_chunk->length_dw * 4);
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100528 else if (copy_from_user(parser->ib.ptr, ib_chunk->user_ptr, ib_chunk->length_dw * 4))
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200529 return -EFAULT;
530 return 0;
531}
532
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
534{
535 struct radeon_device *rdev = dev->dev_private;
536 struct radeon_cs_parser parser;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200537 int r;
538
Jerome Glissedee53e72012-07-02 12:45:19 -0400539 down_read(&rdev->exclusive_lock);
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500540 if (!rdev->accel_working) {
Jerome Glissedee53e72012-07-02 12:45:19 -0400541 up_read(&rdev->exclusive_lock);
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500542 return -EBUSY;
543 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544 /* initialize parser */
545 memset(&parser, 0, sizeof(struct radeon_cs_parser));
546 parser.filp = filp;
547 parser.rdev = rdev;
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100548 parser.dev = rdev->dev;
Dave Airlie428c6e32011-06-08 19:58:29 +1000549 parser.family = rdev->family;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200550 r = radeon_cs_parser_init(&parser, data);
551 if (r) {
552 DRM_ERROR("Failed to initialize parser !\n");
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200553 radeon_cs_parser_fini(&parser, r, false);
Jerome Glissedee53e72012-07-02 12:45:19 -0400554 up_read(&rdev->exclusive_lock);
Christian König6c6f4782012-05-02 15:11:19 +0200555 r = radeon_cs_handle_lockup(rdev, r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200556 return r;
557 }
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200558
559 r = radeon_cs_ib_fill(rdev, &parser);
560 if (!r) {
561 r = radeon_cs_parser_relocs(&parser);
562 if (r && r != -ERESTARTSYS)
Dave Airlie97f23b32010-03-19 10:33:44 +1000563 DRM_ERROR("Failed to parse relocation %d!\n", r);
Maarten Lankhorst28a326c2013-10-09 14:36:57 +0200564 }
565
566 if (r) {
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200567 radeon_cs_parser_fini(&parser, r, false);
Jerome Glissedee53e72012-07-02 12:45:19 -0400568 up_read(&rdev->exclusive_lock);
Christian König6c6f4782012-05-02 15:11:19 +0200569 r = radeon_cs_handle_lockup(rdev, r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200570 return r;
571 }
Christian König55b51c82013-04-18 15:25:59 +0200572
Christian König860024e2013-09-07 18:29:01 +0200573 trace_radeon_cs(&parser);
574
Jerome Glisse721604a2012-01-05 22:11:05 -0500575 r = radeon_cs_ib_chunk(rdev, &parser);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576 if (r) {
Jerome Glisse721604a2012-01-05 22:11:05 -0500577 goto out;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200578 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500579 r = radeon_cs_ib_vm_chunk(rdev, &parser);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580 if (r) {
Jerome Glisse721604a2012-01-05 22:11:05 -0500581 goto out;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500583out:
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200584 radeon_cs_parser_fini(&parser, r, true);
Jerome Glissedee53e72012-07-02 12:45:19 -0400585 up_read(&rdev->exclusive_lock);
Christian König6c6f4782012-05-02 15:11:19 +0200586 r = radeon_cs_handle_lockup(rdev, r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200587 return r;
588}
Dave Airlie513bcb42009-09-23 16:56:27 +1000589
Ilija Hadzic4db01312013-01-02 18:27:40 -0500590/**
591 * radeon_cs_packet_parse() - parse cp packet and point ib index to next packet
592 * @parser: parser structure holding parsing context.
593 * @pkt: where to store packet information
594 *
595 * Assume that chunk_ib_index is properly set. Will return -EINVAL
596 * if packet is bigger than remaining ib size. or if packets is unknown.
597 **/
598int radeon_cs_packet_parse(struct radeon_cs_parser *p,
599 struct radeon_cs_packet *pkt,
600 unsigned idx)
601{
602 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
603 struct radeon_device *rdev = p->rdev;
604 uint32_t header;
605
606 if (idx >= ib_chunk->length_dw) {
607 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
608 idx, ib_chunk->length_dw);
609 return -EINVAL;
610 }
611 header = radeon_get_ib_value(p, idx);
612 pkt->idx = idx;
613 pkt->type = RADEON_CP_PACKET_GET_TYPE(header);
614 pkt->count = RADEON_CP_PACKET_GET_COUNT(header);
615 pkt->one_reg_wr = 0;
616 switch (pkt->type) {
617 case RADEON_PACKET_TYPE0:
618 if (rdev->family < CHIP_R600) {
619 pkt->reg = R100_CP_PACKET0_GET_REG(header);
620 pkt->one_reg_wr =
621 RADEON_CP_PACKET0_GET_ONE_REG_WR(header);
622 } else
623 pkt->reg = R600_CP_PACKET0_GET_REG(header);
624 break;
625 case RADEON_PACKET_TYPE3:
626 pkt->opcode = RADEON_CP_PACKET3_GET_OPCODE(header);
627 break;
628 case RADEON_PACKET_TYPE2:
629 pkt->count = -1;
630 break;
631 default:
632 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
633 return -EINVAL;
634 }
635 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
636 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
637 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
638 return -EINVAL;
639 }
640 return 0;
641}
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -0500642
643/**
644 * radeon_cs_packet_next_is_pkt3_nop() - test if the next packet is P3 NOP
645 * @p: structure holding the parser context.
646 *
647 * Check if the next packet is NOP relocation packet3.
648 **/
649bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
650{
651 struct radeon_cs_packet p3reloc;
652 int r;
653
654 r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
655 if (r)
656 return false;
657 if (p3reloc.type != RADEON_PACKET_TYPE3)
658 return false;
659 if (p3reloc.opcode != RADEON_PACKET3_NOP)
660 return false;
661 return true;
662}
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500663
664/**
665 * radeon_cs_dump_packet() - dump raw packet context
666 * @p: structure holding the parser context.
667 * @pkt: structure holding the packet.
668 *
669 * Used mostly for debugging and error reporting.
670 **/
671void radeon_cs_dump_packet(struct radeon_cs_parser *p,
672 struct radeon_cs_packet *pkt)
673{
674 volatile uint32_t *ib;
675 unsigned i;
676 unsigned idx;
677
678 ib = p->ib.ptr;
679 idx = pkt->idx;
680 for (i = 0; i <= (pkt->count + 1); i++, idx++)
681 DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
682}
683
Ilija Hadzice9716992013-01-02 18:27:46 -0500684/**
685 * radeon_cs_packet_next_reloc() - parse next (should be reloc) packet
686 * @parser: parser structure holding parsing context.
687 * @data: pointer to relocation data
688 * @offset_start: starting offset
689 * @offset_mask: offset mask (to align start offset on)
690 * @reloc: reloc informations
691 *
692 * Check if next packet is relocation packet3, do bo validation and compute
693 * GPU offset using the provided start.
694 **/
695int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
696 struct radeon_cs_reloc **cs_reloc,
697 int nomm)
698{
699 struct radeon_cs_chunk *relocs_chunk;
700 struct radeon_cs_packet p3reloc;
701 unsigned idx;
702 int r;
703
704 if (p->chunk_relocs_idx == -1) {
705 DRM_ERROR("No relocation chunk !\n");
706 return -EINVAL;
707 }
708 *cs_reloc = NULL;
709 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
710 r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
711 if (r)
712 return r;
713 p->idx += p3reloc.count + 2;
714 if (p3reloc.type != RADEON_PACKET_TYPE3 ||
715 p3reloc.opcode != RADEON_PACKET3_NOP) {
716 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
717 p3reloc.idx);
718 radeon_cs_dump_packet(p, &p3reloc);
719 return -EINVAL;
720 }
721 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
722 if (idx >= relocs_chunk->length_dw) {
723 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
724 idx, relocs_chunk->length_dw);
725 radeon_cs_dump_packet(p, &p3reloc);
726 return -EINVAL;
727 }
728 /* FIXME: we assume reloc size is 4 dwords */
729 if (nomm) {
730 *cs_reloc = p->relocs;
731 (*cs_reloc)->lobj.gpu_offset =
732 (u64)relocs_chunk->kdata[idx + 3] << 32;
733 (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
734 } else
735 *cs_reloc = p->relocs_ptr[(idx / 4)];
736 return 0;
737}