Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | * |
| 3 | * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver |
Jesse Brandeburg | b831607 | 2014-04-05 07:46:11 +0000 | [diff] [blame] | 4 | * Copyright(c) 2013 - 2014 Intel Corporation. |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms and conditions of the GNU General Public License, |
| 8 | * version 2, as published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
Jesse Brandeburg | b831607 | 2014-04-05 07:46:11 +0000 | [diff] [blame] | 15 | * You should have received a copy of the GNU General Public License along |
| 16 | * with this program. If not, see <http://www.gnu.org/licenses/>. |
| 17 | * |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 18 | * The full GNU General Public License is included in this distribution in |
| 19 | * the file called "COPYING". |
| 20 | * |
| 21 | * Contact Information: |
| 22 | * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 23 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 24 | * |
| 25 | ******************************************************************************/ |
| 26 | |
| 27 | #include "i40e_status.h" |
| 28 | #include "i40e_type.h" |
| 29 | #include "i40e_register.h" |
| 30 | #include "i40e_adminq.h" |
| 31 | #include "i40e_prototype.h" |
| 32 | |
| 33 | /** |
Shannon Nelson | c9296ad | 2014-03-14 07:32:22 +0000 | [diff] [blame] | 34 | * i40e_is_nvm_update_op - return true if this is an NVM update operation |
| 35 | * @desc: API request descriptor |
| 36 | **/ |
| 37 | static inline bool i40e_is_nvm_update_op(struct i40e_aq_desc *desc) |
| 38 | { |
| 39 | return (desc->opcode == i40e_aqc_opc_nvm_erase) || |
| 40 | (desc->opcode == i40e_aqc_opc_nvm_update); |
| 41 | } |
| 42 | |
| 43 | /** |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 44 | * i40e_adminq_init_regs - Initialize AdminQ registers |
| 45 | * @hw: pointer to the hardware structure |
| 46 | * |
| 47 | * This assumes the alloc_asq and alloc_arq functions have already been called |
| 48 | **/ |
| 49 | static void i40e_adminq_init_regs(struct i40e_hw *hw) |
| 50 | { |
| 51 | /* set head and tail registers in our local struct */ |
| 52 | if (hw->mac.type == I40E_MAC_VF) { |
| 53 | hw->aq.asq.tail = I40E_VF_ATQT1; |
| 54 | hw->aq.asq.head = I40E_VF_ATQH1; |
| 55 | hw->aq.asq.len = I40E_VF_ATQLEN1; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 56 | hw->aq.asq.bal = I40E_VF_ATQBAL1; |
| 57 | hw->aq.asq.bah = I40E_VF_ATQBAH1; |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 58 | hw->aq.arq.tail = I40E_VF_ARQT1; |
| 59 | hw->aq.arq.head = I40E_VF_ARQH1; |
| 60 | hw->aq.arq.len = I40E_VF_ARQLEN1; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 61 | hw->aq.arq.bal = I40E_VF_ARQBAL1; |
| 62 | hw->aq.arq.bah = I40E_VF_ARQBAH1; |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 63 | } else { |
| 64 | hw->aq.asq.tail = I40E_PF_ATQT; |
| 65 | hw->aq.asq.head = I40E_PF_ATQH; |
| 66 | hw->aq.asq.len = I40E_PF_ATQLEN; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 67 | hw->aq.asq.bal = I40E_PF_ATQBAL; |
| 68 | hw->aq.asq.bah = I40E_PF_ATQBAH; |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 69 | hw->aq.arq.tail = I40E_PF_ARQT; |
| 70 | hw->aq.arq.head = I40E_PF_ARQH; |
| 71 | hw->aq.arq.len = I40E_PF_ARQLEN; |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 72 | hw->aq.arq.bal = I40E_PF_ARQBAL; |
| 73 | hw->aq.arq.bah = I40E_PF_ARQBAH; |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 74 | } |
| 75 | } |
| 76 | |
| 77 | /** |
| 78 | * i40e_alloc_adminq_asq_ring - Allocate Admin Queue send rings |
| 79 | * @hw: pointer to the hardware structure |
| 80 | **/ |
| 81 | static i40e_status i40e_alloc_adminq_asq_ring(struct i40e_hw *hw) |
| 82 | { |
| 83 | i40e_status ret_code; |
| 84 | |
| 85 | ret_code = i40e_allocate_dma_mem(hw, &hw->aq.asq.desc_buf, |
| 86 | i40e_mem_atq_ring, |
| 87 | (hw->aq.num_asq_entries * |
| 88 | sizeof(struct i40e_aq_desc)), |
| 89 | I40E_ADMINQ_DESC_ALIGNMENT); |
| 90 | if (ret_code) |
| 91 | return ret_code; |
| 92 | |
| 93 | ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.cmd_buf, |
| 94 | (hw->aq.num_asq_entries * |
| 95 | sizeof(struct i40e_asq_cmd_details))); |
| 96 | if (ret_code) { |
| 97 | i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf); |
| 98 | return ret_code; |
| 99 | } |
| 100 | |
| 101 | return ret_code; |
| 102 | } |
| 103 | |
| 104 | /** |
| 105 | * i40e_alloc_adminq_arq_ring - Allocate Admin Queue receive rings |
| 106 | * @hw: pointer to the hardware structure |
| 107 | **/ |
| 108 | static i40e_status i40e_alloc_adminq_arq_ring(struct i40e_hw *hw) |
| 109 | { |
| 110 | i40e_status ret_code; |
| 111 | |
| 112 | ret_code = i40e_allocate_dma_mem(hw, &hw->aq.arq.desc_buf, |
| 113 | i40e_mem_arq_ring, |
| 114 | (hw->aq.num_arq_entries * |
| 115 | sizeof(struct i40e_aq_desc)), |
| 116 | I40E_ADMINQ_DESC_ALIGNMENT); |
| 117 | |
| 118 | return ret_code; |
| 119 | } |
| 120 | |
| 121 | /** |
| 122 | * i40e_free_adminq_asq - Free Admin Queue send rings |
| 123 | * @hw: pointer to the hardware structure |
| 124 | * |
| 125 | * This assumes the posted send buffers have already been cleaned |
| 126 | * and de-allocated |
| 127 | **/ |
| 128 | static void i40e_free_adminq_asq(struct i40e_hw *hw) |
| 129 | { |
| 130 | i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf); |
| 131 | } |
| 132 | |
| 133 | /** |
| 134 | * i40e_free_adminq_arq - Free Admin Queue receive rings |
| 135 | * @hw: pointer to the hardware structure |
| 136 | * |
| 137 | * This assumes the posted receive buffers have already been cleaned |
| 138 | * and de-allocated |
| 139 | **/ |
| 140 | static void i40e_free_adminq_arq(struct i40e_hw *hw) |
| 141 | { |
| 142 | i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf); |
| 143 | } |
| 144 | |
| 145 | /** |
| 146 | * i40e_alloc_arq_bufs - Allocate pre-posted buffers for the receive queue |
| 147 | * @hw: pointer to the hardware structure |
| 148 | **/ |
| 149 | static i40e_status i40e_alloc_arq_bufs(struct i40e_hw *hw) |
| 150 | { |
| 151 | i40e_status ret_code; |
| 152 | struct i40e_aq_desc *desc; |
| 153 | struct i40e_dma_mem *bi; |
| 154 | int i; |
| 155 | |
| 156 | /* We'll be allocating the buffer info memory first, then we can |
| 157 | * allocate the mapped buffers for the event processing |
| 158 | */ |
| 159 | |
| 160 | /* buffer_info structures do not need alignment */ |
| 161 | ret_code = i40e_allocate_virt_mem(hw, &hw->aq.arq.dma_head, |
| 162 | (hw->aq.num_arq_entries * sizeof(struct i40e_dma_mem))); |
| 163 | if (ret_code) |
| 164 | goto alloc_arq_bufs; |
| 165 | hw->aq.arq.r.arq_bi = (struct i40e_dma_mem *)hw->aq.arq.dma_head.va; |
| 166 | |
| 167 | /* allocate the mapped buffers */ |
| 168 | for (i = 0; i < hw->aq.num_arq_entries; i++) { |
| 169 | bi = &hw->aq.arq.r.arq_bi[i]; |
| 170 | ret_code = i40e_allocate_dma_mem(hw, bi, |
| 171 | i40e_mem_arq_buf, |
| 172 | hw->aq.arq_buf_size, |
| 173 | I40E_ADMINQ_DESC_ALIGNMENT); |
| 174 | if (ret_code) |
| 175 | goto unwind_alloc_arq_bufs; |
| 176 | |
| 177 | /* now configure the descriptors for use */ |
| 178 | desc = I40E_ADMINQ_DESC(hw->aq.arq, i); |
| 179 | |
| 180 | desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF); |
| 181 | if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF) |
| 182 | desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB); |
| 183 | desc->opcode = 0; |
| 184 | /* This is in accordance with Admin queue design, there is no |
| 185 | * register for buffer size configuration |
| 186 | */ |
| 187 | desc->datalen = cpu_to_le16((u16)bi->size); |
| 188 | desc->retval = 0; |
| 189 | desc->cookie_high = 0; |
| 190 | desc->cookie_low = 0; |
| 191 | desc->params.external.addr_high = |
| 192 | cpu_to_le32(upper_32_bits(bi->pa)); |
| 193 | desc->params.external.addr_low = |
| 194 | cpu_to_le32(lower_32_bits(bi->pa)); |
| 195 | desc->params.external.param0 = 0; |
| 196 | desc->params.external.param1 = 0; |
| 197 | } |
| 198 | |
| 199 | alloc_arq_bufs: |
| 200 | return ret_code; |
| 201 | |
| 202 | unwind_alloc_arq_bufs: |
| 203 | /* don't try to free the one that failed... */ |
| 204 | i--; |
| 205 | for (; i >= 0; i--) |
| 206 | i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]); |
| 207 | i40e_free_virt_mem(hw, &hw->aq.arq.dma_head); |
| 208 | |
| 209 | return ret_code; |
| 210 | } |
| 211 | |
| 212 | /** |
| 213 | * i40e_alloc_asq_bufs - Allocate empty buffer structs for the send queue |
| 214 | * @hw: pointer to the hardware structure |
| 215 | **/ |
| 216 | static i40e_status i40e_alloc_asq_bufs(struct i40e_hw *hw) |
| 217 | { |
| 218 | i40e_status ret_code; |
| 219 | struct i40e_dma_mem *bi; |
| 220 | int i; |
| 221 | |
| 222 | /* No mapped memory needed yet, just the buffer info structures */ |
| 223 | ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.dma_head, |
| 224 | (hw->aq.num_asq_entries * sizeof(struct i40e_dma_mem))); |
| 225 | if (ret_code) |
| 226 | goto alloc_asq_bufs; |
| 227 | hw->aq.asq.r.asq_bi = (struct i40e_dma_mem *)hw->aq.asq.dma_head.va; |
| 228 | |
| 229 | /* allocate the mapped buffers */ |
| 230 | for (i = 0; i < hw->aq.num_asq_entries; i++) { |
| 231 | bi = &hw->aq.asq.r.asq_bi[i]; |
| 232 | ret_code = i40e_allocate_dma_mem(hw, bi, |
| 233 | i40e_mem_asq_buf, |
| 234 | hw->aq.asq_buf_size, |
| 235 | I40E_ADMINQ_DESC_ALIGNMENT); |
| 236 | if (ret_code) |
| 237 | goto unwind_alloc_asq_bufs; |
| 238 | } |
| 239 | alloc_asq_bufs: |
| 240 | return ret_code; |
| 241 | |
| 242 | unwind_alloc_asq_bufs: |
| 243 | /* don't try to free the one that failed... */ |
| 244 | i--; |
| 245 | for (; i >= 0; i--) |
| 246 | i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]); |
| 247 | i40e_free_virt_mem(hw, &hw->aq.asq.dma_head); |
| 248 | |
| 249 | return ret_code; |
| 250 | } |
| 251 | |
| 252 | /** |
| 253 | * i40e_free_arq_bufs - Free receive queue buffer info elements |
| 254 | * @hw: pointer to the hardware structure |
| 255 | **/ |
| 256 | static void i40e_free_arq_bufs(struct i40e_hw *hw) |
| 257 | { |
| 258 | int i; |
| 259 | |
| 260 | /* free descriptors */ |
| 261 | for (i = 0; i < hw->aq.num_arq_entries; i++) |
| 262 | i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]); |
| 263 | |
| 264 | /* free the descriptor memory */ |
| 265 | i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf); |
| 266 | |
| 267 | /* free the dma header */ |
| 268 | i40e_free_virt_mem(hw, &hw->aq.arq.dma_head); |
| 269 | } |
| 270 | |
| 271 | /** |
| 272 | * i40e_free_asq_bufs - Free send queue buffer info elements |
| 273 | * @hw: pointer to the hardware structure |
| 274 | **/ |
| 275 | static void i40e_free_asq_bufs(struct i40e_hw *hw) |
| 276 | { |
| 277 | int i; |
| 278 | |
| 279 | /* only unmap if the address is non-NULL */ |
| 280 | for (i = 0; i < hw->aq.num_asq_entries; i++) |
| 281 | if (hw->aq.asq.r.asq_bi[i].pa) |
| 282 | i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]); |
| 283 | |
| 284 | /* free the buffer info list */ |
| 285 | i40e_free_virt_mem(hw, &hw->aq.asq.cmd_buf); |
| 286 | |
| 287 | /* free the descriptor memory */ |
| 288 | i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf); |
| 289 | |
| 290 | /* free the dma header */ |
| 291 | i40e_free_virt_mem(hw, &hw->aq.asq.dma_head); |
| 292 | } |
| 293 | |
| 294 | /** |
| 295 | * i40e_config_asq_regs - configure ASQ registers |
| 296 | * @hw: pointer to the hardware structure |
| 297 | * |
| 298 | * Configure base address and length registers for the transmit queue |
| 299 | **/ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 300 | static i40e_status i40e_config_asq_regs(struct i40e_hw *hw) |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 301 | { |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 302 | i40e_status ret_code = 0; |
| 303 | u32 reg = 0; |
| 304 | |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 305 | /* Clear Head and Tail */ |
| 306 | wr32(hw, hw->aq.asq.head, 0); |
| 307 | wr32(hw, hw->aq.asq.tail, 0); |
| 308 | |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 309 | /* set starting point */ |
| 310 | wr32(hw, hw->aq.asq.len, (hw->aq.num_asq_entries | |
| 311 | I40E_PF_ATQLEN_ATQENABLE_MASK)); |
| 312 | wr32(hw, hw->aq.asq.bal, lower_32_bits(hw->aq.asq.desc_buf.pa)); |
| 313 | wr32(hw, hw->aq.asq.bah, upper_32_bits(hw->aq.asq.desc_buf.pa)); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 314 | |
| 315 | /* Check one register to verify that config was applied */ |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 316 | reg = rd32(hw, hw->aq.asq.bal); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 317 | if (reg != lower_32_bits(hw->aq.asq.desc_buf.pa)) |
| 318 | ret_code = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 319 | |
| 320 | return ret_code; |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 321 | } |
| 322 | |
| 323 | /** |
| 324 | * i40e_config_arq_regs - ARQ register configuration |
| 325 | * @hw: pointer to the hardware structure |
| 326 | * |
| 327 | * Configure base address and length registers for the receive (event queue) |
| 328 | **/ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 329 | static i40e_status i40e_config_arq_regs(struct i40e_hw *hw) |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 330 | { |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 331 | i40e_status ret_code = 0; |
| 332 | u32 reg = 0; |
| 333 | |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 334 | /* Clear Head and Tail */ |
| 335 | wr32(hw, hw->aq.arq.head, 0); |
| 336 | wr32(hw, hw->aq.arq.tail, 0); |
| 337 | |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 338 | /* set starting point */ |
| 339 | wr32(hw, hw->aq.arq.len, (hw->aq.num_arq_entries | |
| 340 | I40E_PF_ARQLEN_ARQENABLE_MASK)); |
| 341 | wr32(hw, hw->aq.arq.bal, lower_32_bits(hw->aq.arq.desc_buf.pa)); |
| 342 | wr32(hw, hw->aq.arq.bah, upper_32_bits(hw->aq.arq.desc_buf.pa)); |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 343 | |
| 344 | /* Update tail in the HW to post pre-allocated buffers */ |
| 345 | wr32(hw, hw->aq.arq.tail, hw->aq.num_arq_entries - 1); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 346 | |
| 347 | /* Check one register to verify that config was applied */ |
Shannon Nelson | 87dc346 | 2014-06-04 20:41:17 +0000 | [diff] [blame] | 348 | reg = rd32(hw, hw->aq.arq.bal); |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 349 | if (reg != lower_32_bits(hw->aq.arq.desc_buf.pa)) |
| 350 | ret_code = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 351 | |
| 352 | return ret_code; |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 353 | } |
| 354 | |
| 355 | /** |
| 356 | * i40e_init_asq - main initialization routine for ASQ |
| 357 | * @hw: pointer to the hardware structure |
| 358 | * |
| 359 | * This is the main initialization routine for the Admin Send Queue |
| 360 | * Prior to calling this function, drivers *MUST* set the following fields |
| 361 | * in the hw->aq structure: |
| 362 | * - hw->aq.num_asq_entries |
| 363 | * - hw->aq.arq_buf_size |
| 364 | * |
| 365 | * Do *NOT* hold the lock when calling this as the memory allocation routines |
| 366 | * called are not going to be atomic context safe |
| 367 | **/ |
| 368 | static i40e_status i40e_init_asq(struct i40e_hw *hw) |
| 369 | { |
| 370 | i40e_status ret_code = 0; |
| 371 | |
| 372 | if (hw->aq.asq.count > 0) { |
| 373 | /* queue already initialized */ |
| 374 | ret_code = I40E_ERR_NOT_READY; |
| 375 | goto init_adminq_exit; |
| 376 | } |
| 377 | |
| 378 | /* verify input for valid configuration */ |
| 379 | if ((hw->aq.num_asq_entries == 0) || |
| 380 | (hw->aq.asq_buf_size == 0)) { |
| 381 | ret_code = I40E_ERR_CONFIG; |
| 382 | goto init_adminq_exit; |
| 383 | } |
| 384 | |
| 385 | hw->aq.asq.next_to_use = 0; |
| 386 | hw->aq.asq.next_to_clean = 0; |
| 387 | hw->aq.asq.count = hw->aq.num_asq_entries; |
| 388 | |
| 389 | /* allocate the ring memory */ |
| 390 | ret_code = i40e_alloc_adminq_asq_ring(hw); |
| 391 | if (ret_code) |
| 392 | goto init_adminq_exit; |
| 393 | |
| 394 | /* allocate buffers in the rings */ |
| 395 | ret_code = i40e_alloc_asq_bufs(hw); |
| 396 | if (ret_code) |
| 397 | goto init_adminq_free_rings; |
| 398 | |
| 399 | /* initialize base registers */ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 400 | ret_code = i40e_config_asq_regs(hw); |
| 401 | if (ret_code) |
| 402 | goto init_adminq_free_rings; |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 403 | |
| 404 | /* success! */ |
| 405 | goto init_adminq_exit; |
| 406 | |
| 407 | init_adminq_free_rings: |
| 408 | i40e_free_adminq_asq(hw); |
| 409 | |
| 410 | init_adminq_exit: |
| 411 | return ret_code; |
| 412 | } |
| 413 | |
| 414 | /** |
| 415 | * i40e_init_arq - initialize ARQ |
| 416 | * @hw: pointer to the hardware structure |
| 417 | * |
| 418 | * The main initialization routine for the Admin Receive (Event) Queue. |
| 419 | * Prior to calling this function, drivers *MUST* set the following fields |
| 420 | * in the hw->aq structure: |
| 421 | * - hw->aq.num_asq_entries |
| 422 | * - hw->aq.arq_buf_size |
| 423 | * |
| 424 | * Do *NOT* hold the lock when calling this as the memory allocation routines |
| 425 | * called are not going to be atomic context safe |
| 426 | **/ |
| 427 | static i40e_status i40e_init_arq(struct i40e_hw *hw) |
| 428 | { |
| 429 | i40e_status ret_code = 0; |
| 430 | |
| 431 | if (hw->aq.arq.count > 0) { |
| 432 | /* queue already initialized */ |
| 433 | ret_code = I40E_ERR_NOT_READY; |
| 434 | goto init_adminq_exit; |
| 435 | } |
| 436 | |
| 437 | /* verify input for valid configuration */ |
| 438 | if ((hw->aq.num_arq_entries == 0) || |
| 439 | (hw->aq.arq_buf_size == 0)) { |
| 440 | ret_code = I40E_ERR_CONFIG; |
| 441 | goto init_adminq_exit; |
| 442 | } |
| 443 | |
| 444 | hw->aq.arq.next_to_use = 0; |
| 445 | hw->aq.arq.next_to_clean = 0; |
| 446 | hw->aq.arq.count = hw->aq.num_arq_entries; |
| 447 | |
| 448 | /* allocate the ring memory */ |
| 449 | ret_code = i40e_alloc_adminq_arq_ring(hw); |
| 450 | if (ret_code) |
| 451 | goto init_adminq_exit; |
| 452 | |
| 453 | /* allocate buffers in the rings */ |
| 454 | ret_code = i40e_alloc_arq_bufs(hw); |
| 455 | if (ret_code) |
| 456 | goto init_adminq_free_rings; |
| 457 | |
| 458 | /* initialize base registers */ |
Kamil Krawczyk | e03af1e | 2014-04-23 04:50:02 +0000 | [diff] [blame] | 459 | ret_code = i40e_config_arq_regs(hw); |
| 460 | if (ret_code) |
| 461 | goto init_adminq_free_rings; |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 462 | |
| 463 | /* success! */ |
| 464 | goto init_adminq_exit; |
| 465 | |
| 466 | init_adminq_free_rings: |
| 467 | i40e_free_adminq_arq(hw); |
| 468 | |
| 469 | init_adminq_exit: |
| 470 | return ret_code; |
| 471 | } |
| 472 | |
| 473 | /** |
| 474 | * i40e_shutdown_asq - shutdown the ASQ |
| 475 | * @hw: pointer to the hardware structure |
| 476 | * |
| 477 | * The main shutdown routine for the Admin Send Queue |
| 478 | **/ |
| 479 | static i40e_status i40e_shutdown_asq(struct i40e_hw *hw) |
| 480 | { |
| 481 | i40e_status ret_code = 0; |
| 482 | |
| 483 | if (hw->aq.asq.count == 0) |
| 484 | return I40E_ERR_NOT_READY; |
| 485 | |
| 486 | /* Stop firmware AdminQ processing */ |
| 487 | wr32(hw, hw->aq.asq.head, 0); |
| 488 | wr32(hw, hw->aq.asq.tail, 0); |
| 489 | wr32(hw, hw->aq.asq.len, 0); |
Shannon Nelson | 4346940b9 | 2014-06-04 20:41:22 +0000 | [diff] [blame^] | 490 | wr32(hw, hw->aq.asq.bal, 0); |
| 491 | wr32(hw, hw->aq.asq.bah, 0); |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 492 | |
| 493 | /* make sure lock is available */ |
| 494 | mutex_lock(&hw->aq.asq_mutex); |
| 495 | |
| 496 | hw->aq.asq.count = 0; /* to indicate uninitialized queue */ |
| 497 | |
| 498 | /* free ring buffers */ |
| 499 | i40e_free_asq_bufs(hw); |
| 500 | |
| 501 | mutex_unlock(&hw->aq.asq_mutex); |
| 502 | |
| 503 | return ret_code; |
| 504 | } |
| 505 | |
| 506 | /** |
| 507 | * i40e_shutdown_arq - shutdown ARQ |
| 508 | * @hw: pointer to the hardware structure |
| 509 | * |
| 510 | * The main shutdown routine for the Admin Receive Queue |
| 511 | **/ |
| 512 | static i40e_status i40e_shutdown_arq(struct i40e_hw *hw) |
| 513 | { |
| 514 | i40e_status ret_code = 0; |
| 515 | |
| 516 | if (hw->aq.arq.count == 0) |
| 517 | return I40E_ERR_NOT_READY; |
| 518 | |
| 519 | /* Stop firmware AdminQ processing */ |
| 520 | wr32(hw, hw->aq.arq.head, 0); |
| 521 | wr32(hw, hw->aq.arq.tail, 0); |
| 522 | wr32(hw, hw->aq.arq.len, 0); |
Shannon Nelson | 4346940b9 | 2014-06-04 20:41:22 +0000 | [diff] [blame^] | 523 | wr32(hw, hw->aq.arq.bal, 0); |
| 524 | wr32(hw, hw->aq.arq.bah, 0); |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 525 | |
| 526 | /* make sure lock is available */ |
| 527 | mutex_lock(&hw->aq.arq_mutex); |
| 528 | |
| 529 | hw->aq.arq.count = 0; /* to indicate uninitialized queue */ |
| 530 | |
| 531 | /* free ring buffers */ |
| 532 | i40e_free_arq_bufs(hw); |
| 533 | |
| 534 | mutex_unlock(&hw->aq.arq_mutex); |
| 535 | |
| 536 | return ret_code; |
| 537 | } |
| 538 | |
| 539 | /** |
| 540 | * i40evf_init_adminq - main initialization routine for Admin Queue |
| 541 | * @hw: pointer to the hardware structure |
| 542 | * |
| 543 | * Prior to calling this function, drivers *MUST* set the following fields |
| 544 | * in the hw->aq structure: |
| 545 | * - hw->aq.num_asq_entries |
| 546 | * - hw->aq.num_arq_entries |
| 547 | * - hw->aq.arq_buf_size |
| 548 | * - hw->aq.asq_buf_size |
| 549 | **/ |
| 550 | i40e_status i40evf_init_adminq(struct i40e_hw *hw) |
| 551 | { |
| 552 | i40e_status ret_code; |
| 553 | |
| 554 | /* verify input for valid configuration */ |
| 555 | if ((hw->aq.num_arq_entries == 0) || |
| 556 | (hw->aq.num_asq_entries == 0) || |
| 557 | (hw->aq.arq_buf_size == 0) || |
| 558 | (hw->aq.asq_buf_size == 0)) { |
| 559 | ret_code = I40E_ERR_CONFIG; |
| 560 | goto init_adminq_exit; |
| 561 | } |
| 562 | |
| 563 | /* initialize locks */ |
| 564 | mutex_init(&hw->aq.asq_mutex); |
| 565 | mutex_init(&hw->aq.arq_mutex); |
| 566 | |
| 567 | /* Set up register offsets */ |
| 568 | i40e_adminq_init_regs(hw); |
| 569 | |
| 570 | /* allocate the ASQ */ |
| 571 | ret_code = i40e_init_asq(hw); |
| 572 | if (ret_code) |
| 573 | goto init_adminq_destroy_locks; |
| 574 | |
| 575 | /* allocate the ARQ */ |
| 576 | ret_code = i40e_init_arq(hw); |
| 577 | if (ret_code) |
| 578 | goto init_adminq_free_asq; |
| 579 | |
| 580 | /* success! */ |
| 581 | goto init_adminq_exit; |
| 582 | |
| 583 | init_adminq_free_asq: |
| 584 | i40e_shutdown_asq(hw); |
| 585 | init_adminq_destroy_locks: |
| 586 | |
| 587 | init_adminq_exit: |
| 588 | return ret_code; |
| 589 | } |
| 590 | |
| 591 | /** |
| 592 | * i40evf_shutdown_adminq - shutdown routine for the Admin Queue |
| 593 | * @hw: pointer to the hardware structure |
| 594 | **/ |
| 595 | i40e_status i40evf_shutdown_adminq(struct i40e_hw *hw) |
| 596 | { |
| 597 | i40e_status ret_code = 0; |
| 598 | |
| 599 | if (i40evf_check_asq_alive(hw)) |
| 600 | i40evf_aq_queue_shutdown(hw, true); |
| 601 | |
| 602 | i40e_shutdown_asq(hw); |
| 603 | i40e_shutdown_arq(hw); |
| 604 | |
| 605 | /* destroy the locks */ |
| 606 | |
| 607 | return ret_code; |
| 608 | } |
| 609 | |
| 610 | /** |
| 611 | * i40e_clean_asq - cleans Admin send queue |
| 612 | * @hw: pointer to the hardware structure |
| 613 | * |
| 614 | * returns the number of free desc |
| 615 | **/ |
| 616 | static u16 i40e_clean_asq(struct i40e_hw *hw) |
| 617 | { |
| 618 | struct i40e_adminq_ring *asq = &(hw->aq.asq); |
| 619 | struct i40e_asq_cmd_details *details; |
| 620 | u16 ntc = asq->next_to_clean; |
| 621 | struct i40e_aq_desc desc_cb; |
| 622 | struct i40e_aq_desc *desc; |
| 623 | |
| 624 | desc = I40E_ADMINQ_DESC(*asq, ntc); |
| 625 | details = I40E_ADMINQ_DETAILS(*asq, ntc); |
| 626 | while (rd32(hw, hw->aq.asq.head) != ntc) { |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 627 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 628 | "%s: ntc %d head %d.\n", __func__, ntc, |
| 629 | rd32(hw, hw->aq.asq.head)); |
| 630 | |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 631 | if (details->callback) { |
| 632 | I40E_ADMINQ_CALLBACK cb_func = |
| 633 | (I40E_ADMINQ_CALLBACK)details->callback; |
| 634 | desc_cb = *desc; |
| 635 | cb_func(hw, &desc_cb); |
| 636 | } |
| 637 | memset((void *)desc, 0, sizeof(struct i40e_aq_desc)); |
| 638 | memset((void *)details, 0, |
| 639 | sizeof(struct i40e_asq_cmd_details)); |
| 640 | ntc++; |
| 641 | if (ntc == asq->count) |
| 642 | ntc = 0; |
| 643 | desc = I40E_ADMINQ_DESC(*asq, ntc); |
| 644 | details = I40E_ADMINQ_DETAILS(*asq, ntc); |
| 645 | } |
| 646 | |
| 647 | asq->next_to_clean = ntc; |
| 648 | |
| 649 | return I40E_DESC_UNUSED(asq); |
| 650 | } |
| 651 | |
| 652 | /** |
| 653 | * i40evf_asq_done - check if FW has processed the Admin Send Queue |
| 654 | * @hw: pointer to the hw struct |
| 655 | * |
| 656 | * Returns true if the firmware has processed all descriptors on the |
| 657 | * admin send queue. Returns false if there are still requests pending. |
| 658 | **/ |
| 659 | bool i40evf_asq_done(struct i40e_hw *hw) |
| 660 | { |
| 661 | /* AQ designers suggest use of head for better |
| 662 | * timing reliability than DD bit |
| 663 | */ |
| 664 | return rd32(hw, hw->aq.asq.head) == hw->aq.asq.next_to_use; |
| 665 | |
| 666 | } |
| 667 | |
| 668 | /** |
| 669 | * i40evf_asq_send_command - send command to Admin Queue |
| 670 | * @hw: pointer to the hw struct |
| 671 | * @desc: prefilled descriptor describing the command (non DMA mem) |
| 672 | * @buff: buffer to use for indirect commands |
| 673 | * @buff_size: size of buffer for indirect commands |
| 674 | * @cmd_details: pointer to command details structure |
| 675 | * |
| 676 | * This is the main send command driver routine for the Admin Queue send |
| 677 | * queue. It runs the queue, cleans the queue, etc |
| 678 | **/ |
| 679 | i40e_status i40evf_asq_send_command(struct i40e_hw *hw, |
| 680 | struct i40e_aq_desc *desc, |
| 681 | void *buff, /* can be NULL */ |
| 682 | u16 buff_size, |
| 683 | struct i40e_asq_cmd_details *cmd_details) |
| 684 | { |
| 685 | i40e_status status = 0; |
| 686 | struct i40e_dma_mem *dma_buff = NULL; |
| 687 | struct i40e_asq_cmd_details *details; |
| 688 | struct i40e_aq_desc *desc_on_ring; |
| 689 | bool cmd_completed = false; |
| 690 | u16 retval = 0; |
Michal Kosiarz | 80a977e | 2014-06-03 23:50:13 +0000 | [diff] [blame] | 691 | u32 val = 0; |
| 692 | |
| 693 | val = rd32(hw, hw->aq.asq.head); |
| 694 | if (val >= hw->aq.num_asq_entries) { |
| 695 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 696 | "AQTX: head overrun at %d\n", val); |
| 697 | status = I40E_ERR_QUEUE_EMPTY; |
| 698 | goto asq_send_command_exit; |
| 699 | } |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 700 | |
| 701 | if (hw->aq.asq.count == 0) { |
| 702 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 703 | "AQTX: Admin queue not initialized.\n"); |
| 704 | status = I40E_ERR_QUEUE_EMPTY; |
| 705 | goto asq_send_command_exit; |
| 706 | } |
| 707 | |
Shannon Nelson | c9296ad | 2014-03-14 07:32:22 +0000 | [diff] [blame] | 708 | if (i40e_is_nvm_update_op(desc) && hw->aq.nvm_busy) { |
| 709 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQTX: NVM busy.\n"); |
| 710 | status = I40E_ERR_NVM; |
| 711 | goto asq_send_command_exit; |
| 712 | } |
| 713 | |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 714 | details = I40E_ADMINQ_DETAILS(hw->aq.asq, hw->aq.asq.next_to_use); |
| 715 | if (cmd_details) { |
| 716 | *details = *cmd_details; |
| 717 | |
| 718 | /* If the cmd_details are defined copy the cookie. The |
| 719 | * cpu_to_le32 is not needed here because the data is ignored |
| 720 | * by the FW, only used by the driver |
| 721 | */ |
| 722 | if (details->cookie) { |
| 723 | desc->cookie_high = |
| 724 | cpu_to_le32(upper_32_bits(details->cookie)); |
| 725 | desc->cookie_low = |
| 726 | cpu_to_le32(lower_32_bits(details->cookie)); |
| 727 | } |
| 728 | } else { |
| 729 | memset(details, 0, sizeof(struct i40e_asq_cmd_details)); |
| 730 | } |
| 731 | |
| 732 | /* clear requested flags and then set additional flags if defined */ |
| 733 | desc->flags &= ~cpu_to_le16(details->flags_dis); |
| 734 | desc->flags |= cpu_to_le16(details->flags_ena); |
| 735 | |
| 736 | mutex_lock(&hw->aq.asq_mutex); |
| 737 | |
| 738 | if (buff_size > hw->aq.asq_buf_size) { |
| 739 | i40e_debug(hw, |
| 740 | I40E_DEBUG_AQ_MESSAGE, |
| 741 | "AQTX: Invalid buffer size: %d.\n", |
| 742 | buff_size); |
| 743 | status = I40E_ERR_INVALID_SIZE; |
| 744 | goto asq_send_command_error; |
| 745 | } |
| 746 | |
| 747 | if (details->postpone && !details->async) { |
| 748 | i40e_debug(hw, |
| 749 | I40E_DEBUG_AQ_MESSAGE, |
| 750 | "AQTX: Async flag not set along with postpone flag"); |
| 751 | status = I40E_ERR_PARAM; |
| 752 | goto asq_send_command_error; |
| 753 | } |
| 754 | |
| 755 | /* call clean and check queue available function to reclaim the |
| 756 | * descriptors that were processed by FW, the function returns the |
| 757 | * number of desc available |
| 758 | */ |
| 759 | /* the clean function called here could be called in a separate thread |
| 760 | * in case of asynchronous completions |
| 761 | */ |
| 762 | if (i40e_clean_asq(hw) == 0) { |
| 763 | i40e_debug(hw, |
| 764 | I40E_DEBUG_AQ_MESSAGE, |
| 765 | "AQTX: Error queue is full.\n"); |
| 766 | status = I40E_ERR_ADMIN_QUEUE_FULL; |
| 767 | goto asq_send_command_error; |
| 768 | } |
| 769 | |
| 770 | /* initialize the temp desc pointer with the right desc */ |
| 771 | desc_on_ring = I40E_ADMINQ_DESC(hw->aq.asq, hw->aq.asq.next_to_use); |
| 772 | |
| 773 | /* if the desc is available copy the temp desc to the right place */ |
| 774 | *desc_on_ring = *desc; |
| 775 | |
| 776 | /* if buff is not NULL assume indirect command */ |
| 777 | if (buff != NULL) { |
| 778 | dma_buff = &(hw->aq.asq.r.asq_bi[hw->aq.asq.next_to_use]); |
| 779 | /* copy the user buff into the respective DMA buff */ |
| 780 | memcpy(dma_buff->va, buff, buff_size); |
| 781 | desc_on_ring->datalen = cpu_to_le16(buff_size); |
| 782 | |
| 783 | /* Update the address values in the desc with the pa value |
| 784 | * for respective buffer |
| 785 | */ |
| 786 | desc_on_ring->params.external.addr_high = |
| 787 | cpu_to_le32(upper_32_bits(dma_buff->pa)); |
| 788 | desc_on_ring->params.external.addr_low = |
| 789 | cpu_to_le32(lower_32_bits(dma_buff->pa)); |
| 790 | } |
| 791 | |
| 792 | /* bump the tail */ |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 793 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQTX: desc and buffer:\n"); |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 794 | i40evf_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc_on_ring, buff); |
| 795 | (hw->aq.asq.next_to_use)++; |
| 796 | if (hw->aq.asq.next_to_use == hw->aq.asq.count) |
| 797 | hw->aq.asq.next_to_use = 0; |
| 798 | if (!details->postpone) |
| 799 | wr32(hw, hw->aq.asq.tail, hw->aq.asq.next_to_use); |
| 800 | |
| 801 | /* if cmd_details are not defined or async flag is not set, |
| 802 | * we need to wait for desc write back |
| 803 | */ |
| 804 | if (!details->async && !details->postpone) { |
| 805 | u32 total_delay = 0; |
| 806 | u32 delay_len = 10; |
| 807 | |
| 808 | do { |
| 809 | /* AQ designers suggest use of head for better |
| 810 | * timing reliability than DD bit |
| 811 | */ |
| 812 | if (i40evf_asq_done(hw)) |
| 813 | break; |
| 814 | /* ugh! delay while spin_lock */ |
| 815 | udelay(delay_len); |
| 816 | total_delay += delay_len; |
| 817 | } while (total_delay < I40E_ASQ_CMD_TIMEOUT); |
| 818 | } |
| 819 | |
| 820 | /* if ready, copy the desc back to temp */ |
| 821 | if (i40evf_asq_done(hw)) { |
| 822 | *desc = *desc_on_ring; |
| 823 | if (buff != NULL) |
| 824 | memcpy(buff, dma_buff->va, buff_size); |
| 825 | retval = le16_to_cpu(desc->retval); |
| 826 | if (retval != 0) { |
| 827 | i40e_debug(hw, |
| 828 | I40E_DEBUG_AQ_MESSAGE, |
| 829 | "AQTX: Command completed with error 0x%X.\n", |
| 830 | retval); |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 831 | |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 832 | /* strip off FW internal code */ |
| 833 | retval &= 0xff; |
| 834 | } |
| 835 | cmd_completed = true; |
| 836 | if ((enum i40e_admin_queue_err)retval == I40E_AQ_RC_OK) |
| 837 | status = 0; |
| 838 | else |
| 839 | status = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 840 | hw->aq.asq_last_status = (enum i40e_admin_queue_err)retval; |
| 841 | } |
| 842 | |
Shannon Nelson | c9296ad | 2014-03-14 07:32:22 +0000 | [diff] [blame] | 843 | if (i40e_is_nvm_update_op(desc)) |
| 844 | hw->aq.nvm_busy = true; |
| 845 | |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 846 | if (le16_to_cpu(desc->datalen) == buff_size) { |
| 847 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, |
| 848 | "AQTX: desc and buffer writeback:\n"); |
| 849 | i40evf_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, buff); |
| 850 | } |
| 851 | |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 852 | /* update the error if time out occurred */ |
| 853 | if ((!cmd_completed) && |
| 854 | (!details->async && !details->postpone)) { |
| 855 | i40e_debug(hw, |
| 856 | I40E_DEBUG_AQ_MESSAGE, |
| 857 | "AQTX: Writeback timeout.\n"); |
| 858 | status = I40E_ERR_ADMIN_QUEUE_TIMEOUT; |
| 859 | } |
| 860 | |
| 861 | asq_send_command_error: |
| 862 | mutex_unlock(&hw->aq.asq_mutex); |
| 863 | asq_send_command_exit: |
| 864 | return status; |
| 865 | } |
| 866 | |
| 867 | /** |
| 868 | * i40evf_fill_default_direct_cmd_desc - AQ descriptor helper function |
| 869 | * @desc: pointer to the temp descriptor (non DMA mem) |
| 870 | * @opcode: the opcode can be used to decide which flags to turn off or on |
| 871 | * |
| 872 | * Fill the desc with default values |
| 873 | **/ |
| 874 | void i40evf_fill_default_direct_cmd_desc(struct i40e_aq_desc *desc, |
| 875 | u16 opcode) |
| 876 | { |
| 877 | /* zero out the desc */ |
| 878 | memset((void *)desc, 0, sizeof(struct i40e_aq_desc)); |
| 879 | desc->opcode = cpu_to_le16(opcode); |
| 880 | desc->flags = cpu_to_le16(I40E_AQ_FLAG_SI); |
| 881 | } |
| 882 | |
| 883 | /** |
| 884 | * i40evf_clean_arq_element |
| 885 | * @hw: pointer to the hw struct |
| 886 | * @e: event info from the receive descriptor, includes any buffers |
| 887 | * @pending: number of events that could be left to process |
| 888 | * |
| 889 | * This function cleans one Admin Receive Queue element and returns |
| 890 | * the contents through e. It can also return how many events are |
| 891 | * left to process through 'pending' |
| 892 | **/ |
| 893 | i40e_status i40evf_clean_arq_element(struct i40e_hw *hw, |
| 894 | struct i40e_arq_event_info *e, |
| 895 | u16 *pending) |
| 896 | { |
| 897 | i40e_status ret_code = 0; |
| 898 | u16 ntc = hw->aq.arq.next_to_clean; |
| 899 | struct i40e_aq_desc *desc; |
| 900 | struct i40e_dma_mem *bi; |
| 901 | u16 desc_idx; |
| 902 | u16 datalen; |
| 903 | u16 flags; |
| 904 | u16 ntu; |
| 905 | |
| 906 | /* take the lock before we start messing with the ring */ |
| 907 | mutex_lock(&hw->aq.arq_mutex); |
| 908 | |
| 909 | /* set next_to_use to head */ |
| 910 | ntu = (rd32(hw, hw->aq.arq.head) & I40E_PF_ARQH_ARQH_MASK); |
| 911 | if (ntu == ntc) { |
| 912 | /* nothing to do - shouldn't need to update ring's values */ |
| 913 | i40e_debug(hw, |
| 914 | I40E_DEBUG_AQ_MESSAGE, |
| 915 | "AQRX: Queue is empty.\n"); |
| 916 | ret_code = I40E_ERR_ADMIN_QUEUE_NO_WORK; |
| 917 | goto clean_arq_element_out; |
| 918 | } |
| 919 | |
| 920 | /* now clean the next descriptor */ |
| 921 | desc = I40E_ADMINQ_DESC(hw->aq.arq, ntc); |
| 922 | desc_idx = ntc; |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 923 | |
| 924 | flags = le16_to_cpu(desc->flags); |
| 925 | if (flags & I40E_AQ_FLAG_ERR) { |
| 926 | ret_code = I40E_ERR_ADMIN_QUEUE_ERROR; |
| 927 | hw->aq.arq_last_status = |
| 928 | (enum i40e_admin_queue_err)le16_to_cpu(desc->retval); |
| 929 | i40e_debug(hw, |
| 930 | I40E_DEBUG_AQ_MESSAGE, |
| 931 | "AQRX: Event received with error 0x%X.\n", |
| 932 | hw->aq.arq_last_status); |
| 933 | } else { |
| 934 | e->desc = *desc; |
| 935 | datalen = le16_to_cpu(desc->datalen); |
| 936 | e->msg_size = min(datalen, e->msg_size); |
| 937 | if (e->msg_buf != NULL && (e->msg_size != 0)) |
| 938 | memcpy(e->msg_buf, hw->aq.arq.r.arq_bi[desc_idx].va, |
| 939 | e->msg_size); |
| 940 | } |
| 941 | |
Shannon Nelson | c9296ad | 2014-03-14 07:32:22 +0000 | [diff] [blame] | 942 | if (i40e_is_nvm_update_op(&e->desc)) |
| 943 | hw->aq.nvm_busy = false; |
| 944 | |
Kamil Krawczyk | 66d90e7 | 2014-06-04 00:57:12 +0000 | [diff] [blame] | 945 | i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQRX: desc and buffer:\n"); |
| 946 | i40evf_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, e->msg_buf); |
| 947 | |
Greg Rose | d358aa9 | 2013-12-21 06:13:11 +0000 | [diff] [blame] | 948 | /* Restore the original datalen and buffer address in the desc, |
| 949 | * FW updates datalen to indicate the event message |
| 950 | * size |
| 951 | */ |
| 952 | bi = &hw->aq.arq.r.arq_bi[ntc]; |
| 953 | memset((void *)desc, 0, sizeof(struct i40e_aq_desc)); |
| 954 | |
| 955 | desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF); |
| 956 | if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF) |
| 957 | desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB); |
| 958 | desc->datalen = cpu_to_le16((u16)bi->size); |
| 959 | desc->params.external.addr_high = cpu_to_le32(upper_32_bits(bi->pa)); |
| 960 | desc->params.external.addr_low = cpu_to_le32(lower_32_bits(bi->pa)); |
| 961 | |
| 962 | /* set tail = the last cleaned desc index. */ |
| 963 | wr32(hw, hw->aq.arq.tail, ntc); |
| 964 | /* ntc is updated to tail + 1 */ |
| 965 | ntc++; |
| 966 | if (ntc == hw->aq.num_arq_entries) |
| 967 | ntc = 0; |
| 968 | hw->aq.arq.next_to_clean = ntc; |
| 969 | hw->aq.arq.next_to_use = ntu; |
| 970 | |
| 971 | clean_arq_element_out: |
| 972 | /* Set pending if needed, unlock and return */ |
| 973 | if (pending != NULL) |
| 974 | *pending = (ntc > ntu ? hw->aq.arq.count : 0) + (ntu - ntc); |
| 975 | mutex_unlock(&hw->aq.arq_mutex); |
| 976 | |
| 977 | return ret_code; |
| 978 | } |
| 979 | |
| 980 | void i40evf_resume_aq(struct i40e_hw *hw) |
| 981 | { |
| 982 | /* Registers are reset after PF reset */ |
| 983 | hw->aq.asq.next_to_use = 0; |
| 984 | hw->aq.asq.next_to_clean = 0; |
| 985 | |
| 986 | i40e_config_asq_regs(hw); |
| 987 | |
| 988 | hw->aq.arq.next_to_use = 0; |
| 989 | hw->aq.arq.next_to_clean = 0; |
| 990 | |
| 991 | i40e_config_arq_regs(hw); |
| 992 | } |