blob: 71781267ee4c00d7ceb7c5271c7f809503c1a1ec [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef __AMDGPU_VCE_H__
25#define __AMDGPU_VCE_H__
26
Leo Liu5e568172017-01-10 11:02:58 -050027#define AMDGPU_MAX_VCE_HANDLES 16
28#define AMDGPU_VCE_FIRMWARE_OFFSET 256
29
30#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
31#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
32
Christian König6b034e22018-01-29 16:03:50 +010033#define AMDGPU_VCE_FW_53_45 ((53 << 24) | (45 << 16))
34
Leo Liu5e568172017-01-10 11:02:58 -050035struct amdgpu_vce {
36 struct amdgpu_bo *vcpu_bo;
37 uint64_t gpu_addr;
Leo Liu91415a02017-05-31 14:07:36 -040038 void *cpu_addr;
Leo Liua107ebf2017-05-31 14:25:54 -040039 void *saved_bo;
Leo Liu5e568172017-01-10 11:02:58 -050040 unsigned fw_version;
41 unsigned fb_version;
42 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
43 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
44 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
45 struct delayed_work idle_work;
46 struct mutex idle_mutex;
47 const struct firmware *fw; /* VCE firmware */
48 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
49 struct amdgpu_irq_src irq;
50 unsigned harvest_config;
Lucas Stach1b1f42d2017-12-06 17:49:39 +010051 struct drm_sched_entity entity;
Leo Liu5e568172017-01-10 11:02:58 -050052 uint32_t srbm_soft_reset;
53 unsigned num_rings;
54};
55
Leo Liue9822622015-05-06 14:31:27 -040056int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040057int amdgpu_vce_sw_fini(struct amdgpu_device *adev);
58int amdgpu_vce_suspend(struct amdgpu_device *adev);
59int amdgpu_vce_resume(struct amdgpu_device *adev);
60int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
Chris Wilsonf54d1862016-10-25 13:00:45 +010061 struct dma_fence **fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040062int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
Chris Wilsonf54d1862016-10-25 13:00:45 +010063 bool direct, struct dma_fence **fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040064void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx);
Christian König98614702016-10-10 15:23:32 +020066int amdgpu_vce_ring_parse_cs_vm(struct amdgpu_cs_parser *p, uint32_t ib_idx);
Christian Königd88bf582016-05-06 17:50:03 +020067void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib,
Christian Königc4f46f22017-12-18 17:08:25 +010068 unsigned vmid, bool ctx_switch);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040069void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
Chunming Zhou890ee232015-06-01 14:35:03 +080070 unsigned flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring);
Christian Königbbec97a2016-07-05 21:07:17 +020072int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout);
Christian Königebff4852016-07-20 16:53:36 +020073void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring);
74void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring);
Alex Deuchera6f8d7282016-09-16 11:01:26 -040075unsigned amdgpu_vce_ring_get_emit_ib_size(struct amdgpu_ring *ring);
76unsigned amdgpu_vce_ring_get_dma_frame_size(struct amdgpu_ring *ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077
78#endif