blob: 566658750201c33df682e1fd697d782296a7f40d [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017#include <linux/module.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090018#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090019#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010020#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090021#include <linux/pci.h>
22#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053023#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090024#include <linux/types.h>
25
Jingoo Han4b1ced82013-07-31 17:14:10 +090026#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090027
28/* Synopsis specific PCIE configuration registers */
29#define PCIE_PORT_LINK_CONTROL 0x710
30#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090031#define PORT_LINK_MODE_1_LANES (0x1 << 16)
32#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090033#define PORT_LINK_MODE_4_LANES (0x7 << 16)
34
35#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
36#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
37#define PORT_LOGIC_LINK_WIDTH_MASK (0x1ff << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090038#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
39#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
40#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090041
42#define PCIE_MSI_ADDR_LO 0x820
43#define PCIE_MSI_ADDR_HI 0x824
44#define PCIE_MSI_INTR0_ENABLE 0x828
45#define PCIE_MSI_INTR0_MASK 0x82C
46#define PCIE_MSI_INTR0_STATUS 0x830
47
48#define PCIE_ATU_VIEWPORT 0x900
49#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
50#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
51#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
52#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
53#define PCIE_ATU_CR1 0x904
54#define PCIE_ATU_TYPE_MEM (0x0 << 0)
55#define PCIE_ATU_TYPE_IO (0x2 << 0)
56#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
57#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
58#define PCIE_ATU_CR2 0x908
59#define PCIE_ATU_ENABLE (0x1 << 31)
60#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
61#define PCIE_ATU_LOWER_BASE 0x90C
62#define PCIE_ATU_UPPER_BASE 0x910
63#define PCIE_ATU_LIMIT 0x914
64#define PCIE_ATU_LOWER_TARGET 0x918
65#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
66#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
67#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
68#define PCIE_ATU_UPPER_TARGET 0x91C
69
Jingoo Han4b1ced82013-07-31 17:14:10 +090070static struct hw_pci dw_pci;
Jingoo Han340cba62013-06-21 16:24:54 +090071
Bjorn Helgaas73e40852013-10-09 09:12:37 -060072static unsigned long global_io_offset;
Jingoo Han340cba62013-06-21 16:24:54 +090073
74static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
75{
Lucas Stach84a263f2014-09-05 09:37:55 -060076 BUG_ON(!sys->private_data);
77
Jingoo Han340cba62013-06-21 16:24:54 +090078 return sys->private_data;
79}
80
Pratyush Ananda01ef592013-12-11 15:08:32 +053081int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090082{
83 *val = readl(addr);
84
85 if (size == 1)
86 *val = (*val >> (8 * (where & 3))) & 0xff;
87 else if (size == 2)
88 *val = (*val >> (8 * (where & 3))) & 0xffff;
89 else if (size != 4)
90 return PCIBIOS_BAD_REGISTER_NUMBER;
91
92 return PCIBIOS_SUCCESSFUL;
93}
94
Pratyush Ananda01ef592013-12-11 15:08:32 +053095int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090096{
97 if (size == 4)
98 writel(val, addr);
99 else if (size == 2)
100 writew(val, addr + (where & 2));
101 else if (size == 1)
102 writeb(val, addr + (where & 3));
103 else
104 return PCIBIOS_BAD_REGISTER_NUMBER;
105
106 return PCIBIOS_SUCCESSFUL;
107}
108
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900109static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900110{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900111 if (pp->ops->readl_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900112 pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900113 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900114 *val = readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900115}
116
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900117static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900118{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900119 if (pp->ops->writel_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900120 pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900121 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900122 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900123}
124
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600125static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
126 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900127{
128 int ret;
129
Jingoo Han4b1ced82013-07-31 17:14:10 +0900130 if (pp->ops->rd_own_conf)
131 ret = pp->ops->rd_own_conf(pp, where, size, val);
132 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530133 ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
134 size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900135
Jingoo Han340cba62013-06-21 16:24:54 +0900136 return ret;
137}
138
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600139static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
140 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900141{
142 int ret;
143
Jingoo Han4b1ced82013-07-31 17:14:10 +0900144 if (pp->ops->wr_own_conf)
145 ret = pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900146 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530147 ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
148 size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900149
150 return ret;
151}
152
Jingoo Hanf342d942013-09-06 15:54:59 +0900153static struct irq_chip dw_msi_irq_chip = {
154 .name = "PCI-MSI",
155 .irq_enable = unmask_msi_irq,
156 .irq_disable = mask_msi_irq,
157 .irq_mask = mask_msi_irq,
158 .irq_unmask = unmask_msi_irq,
159};
160
161/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100162irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900163{
164 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900165 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100166 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900167
168 for (i = 0; i < MAX_MSI_CTRLS; i++) {
169 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
170 (u32 *)&val);
171 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100172 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900173 pos = 0;
174 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900175 irq = irq_find_mapping(pp->irq_domain,
176 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100177 dw_pcie_wr_own_conf(pp,
178 PCIE_MSI_INTR0_STATUS + i * 12,
179 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900180 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900181 pos++;
182 }
183 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900184 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100185
186 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900187}
188
189void dw_pcie_msi_init(struct pcie_port *pp)
190{
191 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
192
193 /* program the msi_data */
194 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
195 virt_to_phys((void *)pp->msi_data));
196 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4, 0);
197}
198
199static int find_valid_pos0(struct pcie_port *pp, int msgvec, int pos, int *pos0)
200{
201 int flag = 1;
202
203 do {
204 pos = find_next_zero_bit(pp->msi_irq_in_use,
205 MAX_MSI_IRQS, pos);
206 /*if you have reached to the end then get out from here.*/
207 if (pos == MAX_MSI_IRQS)
208 return -ENOSPC;
209 /*
210 * Check if this position is at correct offset.nvec is always a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700211 * power of two. pos0 must be nvec bit aligned.
Jingoo Hanf342d942013-09-06 15:54:59 +0900212 */
213 if (pos % msgvec)
214 pos += msgvec - (pos % msgvec);
215 else
216 flag = 0;
217 } while (flag);
218
219 *pos0 = pos;
220 return 0;
221}
222
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400223static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
224{
225 unsigned int res, bit, val;
226
227 res = (irq / 32) * 12;
228 bit = irq % 32;
229 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
230 val &= ~(1 << bit);
231 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
232}
233
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100234static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900235 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100236{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400237 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100238
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700239 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100240 irq_set_msi_desc_off(irq_base, i, NULL);
241 clear_bit(pos + i, pp->msi_irq_in_use);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900242 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400243 if (pp->ops->msi_clear_irq)
244 pp->ops->msi_clear_irq(pp, pos + i);
245 else
246 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100247 }
248}
249
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400250static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
251{
252 unsigned int res, bit, val;
253
254 res = (irq / 32) * 12;
255 bit = irq % 32;
256 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
257 val |= 1 << bit;
258 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
259}
260
Jingoo Hanf342d942013-09-06 15:54:59 +0900261static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
262{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400263 int irq, pos0, pos1, i;
Jingoo Hanf342d942013-09-06 15:54:59 +0900264 struct pcie_port *pp = sys_to_pcie(desc->dev->bus->sysdata);
265
Jingoo Hanf342d942013-09-06 15:54:59 +0900266 pos0 = find_first_zero_bit(pp->msi_irq_in_use,
267 MAX_MSI_IRQS);
268 if (pos0 % no_irqs) {
269 if (find_valid_pos0(pp, no_irqs, pos0, &pos0))
270 goto no_valid_irq;
271 }
272 if (no_irqs > 1) {
273 pos1 = find_next_bit(pp->msi_irq_in_use,
274 MAX_MSI_IRQS, pos0);
275 /* there must be nvec number of consecutive free bits */
276 while ((pos1 - pos0) < no_irqs) {
277 if (find_valid_pos0(pp, no_irqs, pos1, &pos0))
278 goto no_valid_irq;
279 pos1 = find_next_bit(pp->msi_irq_in_use,
280 MAX_MSI_IRQS, pos0);
281 }
282 }
283
Pratyush Anand904d0e72013-10-09 21:32:12 +0900284 irq = irq_find_mapping(pp->irq_domain, pos0);
285 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900286 goto no_valid_irq;
287
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100288 /*
289 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
290 * descs so there is no need to allocate descs here. We can therefore
291 * assume that if irq_find_mapping above returns non-zero, then the
292 * descs are also successfully allocated.
293 */
294
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700295 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100296 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
297 clear_irq_range(pp, irq, i, pos0);
298 goto no_valid_irq;
299 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900300 set_bit(pos0 + i, pp->msi_irq_in_use);
Jingoo Hanf342d942013-09-06 15:54:59 +0900301 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400302 if (pp->ops->msi_set_irq)
303 pp->ops->msi_set_irq(pp, pos0 + i);
304 else
305 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900306 }
307
308 *pos = pos0;
309 return irq;
310
311no_valid_irq:
312 *pos = pos0;
313 return -ENOSPC;
314}
315
316static void clear_irq(unsigned int irq)
317{
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100318 unsigned int pos, nvec;
Jingoo Hanf342d942013-09-06 15:54:59 +0900319 struct msi_desc *msi;
320 struct pcie_port *pp;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900321 struct irq_data *data = irq_get_irq_data(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900322
323 /* get the port structure */
Thomas Gleixnerf7bfca62014-02-23 21:40:11 +0000324 msi = irq_data_get_msi(data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900325 pp = sys_to_pcie(msi->dev->bus->sysdata);
Jingoo Hanf342d942013-09-06 15:54:59 +0900326
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100327 /* undo what was done in assign_irq */
Pratyush Anand904d0e72013-10-09 21:32:12 +0900328 pos = data->hwirq;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100329 nvec = 1 << msi->msi_attrib.multiple;
Jingoo Hanf342d942013-09-06 15:54:59 +0900330
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100331 clear_irq_range(pp, irq, nvec, pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900332
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100333 /* all irqs cleared; reset attributes */
334 msi->irq = 0;
335 msi->msi_attrib.multiple = 0;
Jingoo Hanf342d942013-09-06 15:54:59 +0900336}
337
338static int dw_msi_setup_irq(struct msi_chip *chip, struct pci_dev *pdev,
339 struct msi_desc *desc)
340{
341 int irq, pos, msgvec;
342 u16 msg_ctr;
343 struct msi_msg msg;
344 struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);
345
Jingoo Hanf342d942013-09-06 15:54:59 +0900346 pci_read_config_word(pdev, desc->msi_attrib.pos+PCI_MSI_FLAGS,
347 &msg_ctr);
348 msgvec = (msg_ctr&PCI_MSI_FLAGS_QSIZE) >> 4;
349 if (msgvec == 0)
350 msgvec = (msg_ctr & PCI_MSI_FLAGS_QMASK) >> 1;
351 if (msgvec > 5)
352 msgvec = 0;
353
354 irq = assign_irq((1 << msgvec), desc, &pos);
355 if (irq < 0)
356 return irq;
357
Bjørn Erik Nilsen64989e72013-11-29 14:35:25 +0100358 /*
359 * write_msi_msg() will update PCI_MSI_FLAGS so there is
360 * no need to explicitly call pci_write_config_word().
361 */
Jingoo Hanf342d942013-09-06 15:54:59 +0900362 desc->msi_attrib.multiple = msgvec;
363
Minghuan Lian450e3442014-09-23 22:28:58 +0800364 if (pp->ops->get_msi_addr)
365 msg.address_lo = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400366 else
367 msg.address_lo = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900368 msg.address_hi = 0x0;
369 msg.data = pos;
370 write_msi_msg(irq, &msg);
371
372 return 0;
373}
374
375static void dw_msi_teardown_irq(struct msi_chip *chip, unsigned int irq)
376{
377 clear_irq(irq);
378}
379
380static struct msi_chip dw_pcie_msi_chip = {
381 .setup_irq = dw_msi_setup_irq,
382 .teardown_irq = dw_msi_teardown_irq,
383};
384
Jingoo Han4b1ced82013-07-31 17:14:10 +0900385int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900386{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900387 if (pp->ops->link_up)
388 return pp->ops->link_up(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900389 else
Jingoo Han340cba62013-06-21 16:24:54 +0900390 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900391}
392
Jingoo Hanf342d942013-09-06 15:54:59 +0900393static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
394 irq_hw_number_t hwirq)
395{
396 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
397 irq_set_chip_data(irq, domain->host_data);
398 set_irq_flags(irq, IRQF_VALID);
399
400 return 0;
401}
402
403static const struct irq_domain_ops msi_domain_ops = {
404 .map = dw_pcie_msi_map,
405};
406
Jingoo Han4b1ced82013-07-31 17:14:10 +0900407int __init dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900408{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900409 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530410 struct platform_device *pdev = to_platform_device(pp->dev);
Jingoo Han340cba62013-06-21 16:24:54 +0900411 struct of_pci_range range;
412 struct of_pci_range_parser parser;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530413 struct resource *cfg_res;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530414 u32 val, na, ns;
415 const __be32 *addrp;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400416 int i, index, ret;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530417
418 /* Find the address cell size and the number of cells in order to get
419 * the untranslated address.
420 */
421 of_property_read_u32(np, "#address-cells", &na);
422 ns = of_n_size_cells(np);
Jingoo Hanf342d942013-09-06 15:54:59 +0900423
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530424 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
425 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600426 pp->cfg0_size = resource_size(cfg_res)/2;
427 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530428 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600429 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530430
431 /* Find the untranslated configuration space address */
432 index = of_property_match_string(np, "reg-names", "config");
Fabio Estevam9f0dbe02014-09-22 14:52:07 -0600433 addrp = of_get_address(np, index, NULL, NULL);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530434 pp->cfg0_mod_base = of_read_number(addrp, ns);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600435 pp->cfg1_mod_base = pp->cfg0_mod_base + pp->cfg0_size;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530436 } else {
437 dev_err(pp->dev, "missing *config* reg space\n");
438 }
439
Jingoo Han340cba62013-06-21 16:24:54 +0900440 if (of_pci_range_parser_init(&parser, np)) {
Jingoo Han4b1ced82013-07-31 17:14:10 +0900441 dev_err(pp->dev, "missing ranges property\n");
Jingoo Han340cba62013-06-21 16:24:54 +0900442 return -EINVAL;
443 }
444
445 /* Get the I/O and memory ranges from DT */
446 for_each_of_pci_range(&parser, &range) {
447 unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
448 if (restype == IORESOURCE_IO) {
449 of_pci_range_to_resource(&range, np, &pp->io);
450 pp->io.name = "I/O";
451 pp->io.start = max_t(resource_size_t,
452 PCIBIOS_MIN_IO,
453 range.pci_addr + global_io_offset);
454 pp->io.end = min_t(resource_size_t,
455 IO_SPACE_LIMIT,
456 range.pci_addr + range.size
Minghuan Lian0c61ea72014-09-23 22:28:57 +0800457 + global_io_offset - 1);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600458 pp->io_size = resource_size(&pp->io);
459 pp->io_bus_addr = range.pci_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530460 pp->io_base = range.cpu_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530461
462 /* Find the untranslated IO space address */
463 pp->io_mod_base = of_read_number(parser.range -
464 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900465 }
466 if (restype == IORESOURCE_MEM) {
467 of_pci_range_to_resource(&range, np, &pp->mem);
468 pp->mem.name = "MEM";
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600469 pp->mem_size = resource_size(&pp->mem);
470 pp->mem_bus_addr = range.pci_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530471
472 /* Find the untranslated MEM space address */
473 pp->mem_mod_base = of_read_number(parser.range -
474 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900475 }
476 if (restype == 0) {
477 of_pci_range_to_resource(&range, np, &pp->cfg);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600478 pp->cfg0_size = resource_size(&pp->cfg)/2;
479 pp->cfg1_size = resource_size(&pp->cfg)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530480 pp->cfg0_base = pp->cfg.start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600481 pp->cfg1_base = pp->cfg.start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530482
483 /* Find the untranslated configuration space address */
484 pp->cfg0_mod_base = of_read_number(parser.range -
485 parser.np + na, ns);
486 pp->cfg1_mod_base = pp->cfg0_mod_base +
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600487 pp->cfg0_size;
Jingoo Han340cba62013-06-21 16:24:54 +0900488 }
489 }
490
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200491 ret = of_pci_parse_bus_range(np, &pp->busn);
492 if (ret < 0) {
493 pp->busn.name = np->name;
494 pp->busn.start = 0;
495 pp->busn.end = 0xff;
496 pp->busn.flags = IORESOURCE_BUS;
497 dev_dbg(pp->dev, "failed to parse bus-range property: %d, using default %pR\n",
498 ret, &pp->busn);
499 }
500
Jingoo Han4b1ced82013-07-31 17:14:10 +0900501 if (!pp->dbi_base) {
502 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
503 resource_size(&pp->cfg));
504 if (!pp->dbi_base) {
505 dev_err(pp->dev, "error with ioremap\n");
506 return -ENOMEM;
507 }
Jingoo Han340cba62013-06-21 16:24:54 +0900508 }
Jingoo Han340cba62013-06-21 16:24:54 +0900509
Jingoo Han4b1ced82013-07-31 17:14:10 +0900510 pp->mem_base = pp->mem.start;
511
Jingoo Han4b1ced82013-07-31 17:14:10 +0900512 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400513 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600514 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400515 if (!pp->va_cfg0_base) {
516 dev_err(pp->dev, "error with ioremap in function\n");
517 return -ENOMEM;
518 }
Jingoo Han340cba62013-06-21 16:24:54 +0900519 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400520
Jingoo Han4b1ced82013-07-31 17:14:10 +0900521 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400522 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600523 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400524 if (!pp->va_cfg1_base) {
525 dev_err(pp->dev, "error with ioremap\n");
526 return -ENOMEM;
527 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900528 }
Jingoo Han340cba62013-06-21 16:24:54 +0900529
Jingoo Han4b1ced82013-07-31 17:14:10 +0900530 if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
531 dev_err(pp->dev, "Failed to parse the number of lanes\n");
532 return -EINVAL;
533 }
Jingoo Han340cba62013-06-21 16:24:54 +0900534
Jingoo Hanf342d942013-09-06 15:54:59 +0900535 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400536 if (!pp->ops->msi_host_init) {
537 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
538 MAX_MSI_IRQS, &msi_domain_ops,
539 &dw_pcie_msi_chip);
540 if (!pp->irq_domain) {
541 dev_err(pp->dev, "irq domain init failed\n");
542 return -ENXIO;
543 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900544
Murali Karicherib14a3d12014-07-23 14:54:51 -0400545 for (i = 0; i < MAX_MSI_IRQS; i++)
546 irq_create_mapping(pp->irq_domain, i);
547 } else {
548 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
549 if (ret < 0)
550 return ret;
551 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900552 }
553
Jingoo Han4b1ced82013-07-31 17:14:10 +0900554 if (pp->ops->host_init)
555 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900556
Jingoo Han4b1ced82013-07-31 17:14:10 +0900557 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
558
559 /* program correct class for RC */
560 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
561
562 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
563 val |= PORT_LOGIC_SPEED_CHANGE;
564 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
565
566 dw_pci.nr_controllers = 1;
567 dw_pci.private_data = (void **)&pp;
568
Lucas Stach804f57b2014-03-05 14:25:51 +0100569 pci_common_init_dev(pp->dev, &dw_pci);
Jingoo Han340cba62013-06-21 16:24:54 +0900570#ifdef CONFIG_PCI_DOMAINS
Jingoo Han4b1ced82013-07-31 17:14:10 +0900571 dw_pci.domain++;
Jingoo Han340cba62013-06-21 16:24:54 +0900572#endif
573
Jingoo Han340cba62013-06-21 16:24:54 +0900574 return 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900575}
Jingoo Han340cba62013-06-21 16:24:54 +0900576
Jingoo Han4b1ced82013-07-31 17:14:10 +0900577static void dw_pcie_prog_viewport_cfg0(struct pcie_port *pp, u32 busdev)
578{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900579 /* Program viewport 0 : OUTBOUND : CFG0 */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900580 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
581 PCIE_ATU_VIEWPORT);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530582 dw_pcie_writel_rc(pp, pp->cfg0_mod_base, PCIE_ATU_LOWER_BASE);
583 dw_pcie_writel_rc(pp, (pp->cfg0_mod_base >> 32), PCIE_ATU_UPPER_BASE);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600584 dw_pcie_writel_rc(pp, pp->cfg0_mod_base + pp->cfg0_size - 1,
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900585 PCIE_ATU_LIMIT);
586 dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
587 dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
588 dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG0, PCIE_ATU_CR1);
589 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900590}
591
592static void dw_pcie_prog_viewport_cfg1(struct pcie_port *pp, u32 busdev)
593{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900594 /* Program viewport 1 : OUTBOUND : CFG1 */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900595 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
596 PCIE_ATU_VIEWPORT);
597 dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG1, PCIE_ATU_CR1);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530598 dw_pcie_writel_rc(pp, pp->cfg1_mod_base, PCIE_ATU_LOWER_BASE);
599 dw_pcie_writel_rc(pp, (pp->cfg1_mod_base >> 32), PCIE_ATU_UPPER_BASE);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600600 dw_pcie_writel_rc(pp, pp->cfg1_mod_base + pp->cfg1_size - 1,
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900601 PCIE_ATU_LIMIT);
602 dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
603 dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
Mohit Kumara19f88b2014-04-14 14:22:55 -0600604 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900605}
606
607static void dw_pcie_prog_viewport_mem_outbound(struct pcie_port *pp)
608{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900609 /* Program viewport 0 : OUTBOUND : MEM */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900610 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
611 PCIE_ATU_VIEWPORT);
612 dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_MEM, PCIE_ATU_CR1);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530613 dw_pcie_writel_rc(pp, pp->mem_mod_base, PCIE_ATU_LOWER_BASE);
614 dw_pcie_writel_rc(pp, (pp->mem_mod_base >> 32), PCIE_ATU_UPPER_BASE);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600615 dw_pcie_writel_rc(pp, pp->mem_mod_base + pp->mem_size - 1,
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900616 PCIE_ATU_LIMIT);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600617 dw_pcie_writel_rc(pp, pp->mem_bus_addr, PCIE_ATU_LOWER_TARGET);
618 dw_pcie_writel_rc(pp, upper_32_bits(pp->mem_bus_addr),
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900619 PCIE_ATU_UPPER_TARGET);
Mohit Kumara19f88b2014-04-14 14:22:55 -0600620 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900621}
622
623static void dw_pcie_prog_viewport_io_outbound(struct pcie_port *pp)
624{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900625 /* Program viewport 1 : OUTBOUND : IO */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900626 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
627 PCIE_ATU_VIEWPORT);
628 dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_IO, PCIE_ATU_CR1);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530629 dw_pcie_writel_rc(pp, pp->io_mod_base, PCIE_ATU_LOWER_BASE);
630 dw_pcie_writel_rc(pp, (pp->io_mod_base >> 32), PCIE_ATU_UPPER_BASE);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600631 dw_pcie_writel_rc(pp, pp->io_mod_base + pp->io_size - 1,
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900632 PCIE_ATU_LIMIT);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600633 dw_pcie_writel_rc(pp, pp->io_bus_addr, PCIE_ATU_LOWER_TARGET);
634 dw_pcie_writel_rc(pp, upper_32_bits(pp->io_bus_addr),
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900635 PCIE_ATU_UPPER_TARGET);
Mohit Kumara19f88b2014-04-14 14:22:55 -0600636 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900637}
638
639static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
640 u32 devfn, int where, int size, u32 *val)
641{
642 int ret = PCIBIOS_SUCCESSFUL;
643 u32 address, busdev;
644
645 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
646 PCIE_ATU_FUNC(PCI_FUNC(devfn));
647 address = where & ~0x3;
648
649 if (bus->parent->number == pp->root_bus_nr) {
650 dw_pcie_prog_viewport_cfg0(pp, busdev);
Pratyush Ananda01ef592013-12-11 15:08:32 +0530651 ret = dw_pcie_cfg_read(pp->va_cfg0_base + address, where, size,
652 val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900653 dw_pcie_prog_viewport_mem_outbound(pp);
654 } else {
655 dw_pcie_prog_viewport_cfg1(pp, busdev);
Pratyush Ananda01ef592013-12-11 15:08:32 +0530656 ret = dw_pcie_cfg_read(pp->va_cfg1_base + address, where, size,
657 val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900658 dw_pcie_prog_viewport_io_outbound(pp);
659 }
660
Jingoo Han340cba62013-06-21 16:24:54 +0900661 return ret;
662}
663
Jingoo Han4b1ced82013-07-31 17:14:10 +0900664static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
665 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900666{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900667 int ret = PCIBIOS_SUCCESSFUL;
668 u32 address, busdev;
Jingoo Han340cba62013-06-21 16:24:54 +0900669
Jingoo Han4b1ced82013-07-31 17:14:10 +0900670 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
671 PCIE_ATU_FUNC(PCI_FUNC(devfn));
672 address = where & ~0x3;
Jingoo Han340cba62013-06-21 16:24:54 +0900673
Jingoo Han4b1ced82013-07-31 17:14:10 +0900674 if (bus->parent->number == pp->root_bus_nr) {
675 dw_pcie_prog_viewport_cfg0(pp, busdev);
Pratyush Ananda01ef592013-12-11 15:08:32 +0530676 ret = dw_pcie_cfg_write(pp->va_cfg0_base + address, where, size,
677 val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900678 dw_pcie_prog_viewport_mem_outbound(pp);
679 } else {
680 dw_pcie_prog_viewport_cfg1(pp, busdev);
Pratyush Ananda01ef592013-12-11 15:08:32 +0530681 ret = dw_pcie_cfg_write(pp->va_cfg1_base + address, where, size,
682 val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900683 dw_pcie_prog_viewport_io_outbound(pp);
684 }
685
686 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900687}
688
Jingoo Han4b1ced82013-07-31 17:14:10 +0900689static int dw_pcie_valid_config(struct pcie_port *pp,
690 struct pci_bus *bus, int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900691{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900692 /* If there is no link, then there is no device */
693 if (bus->number != pp->root_bus_nr) {
694 if (!dw_pcie_link_up(pp))
695 return 0;
696 }
Jingoo Han340cba62013-06-21 16:24:54 +0900697
Jingoo Han4b1ced82013-07-31 17:14:10 +0900698 /* access only one slot on each root port */
699 if (bus->number == pp->root_bus_nr && dev > 0)
700 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900701
702 /*
Jingoo Han4b1ced82013-07-31 17:14:10 +0900703 * do not read more than one device on the bus directly attached
704 * to RC's (Virtual Bridge's) DS side.
Jingoo Han340cba62013-06-21 16:24:54 +0900705 */
Jingoo Han4b1ced82013-07-31 17:14:10 +0900706 if (bus->primary == pp->root_bus_nr && dev > 0)
Jingoo Han340cba62013-06-21 16:24:54 +0900707 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900708
709 return 1;
710}
711
Jingoo Han4b1ced82013-07-31 17:14:10 +0900712static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
713 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900714{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900715 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900716 int ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900717
Jingoo Han4b1ced82013-07-31 17:14:10 +0900718 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
719 *val = 0xffffffff;
720 return PCIBIOS_DEVICE_NOT_FOUND;
721 }
722
Jingoo Han4b1ced82013-07-31 17:14:10 +0900723 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400724 if (pp->ops->rd_other_conf)
725 ret = pp->ops->rd_other_conf(pp, bus, devfn,
726 where, size, val);
727 else
728 ret = dw_pcie_rd_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900729 where, size, val);
730 else
731 ret = dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900732
733 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900734}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900735
736static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
737 int where, int size, u32 val)
738{
739 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900740 int ret;
741
Jingoo Han4b1ced82013-07-31 17:14:10 +0900742 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
743 return PCIBIOS_DEVICE_NOT_FOUND;
744
Jingoo Han4b1ced82013-07-31 17:14:10 +0900745 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400746 if (pp->ops->wr_other_conf)
747 ret = pp->ops->wr_other_conf(pp, bus, devfn,
748 where, size, val);
749 else
750 ret = dw_pcie_wr_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900751 where, size, val);
752 else
753 ret = dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900754
755 return ret;
756}
757
758static struct pci_ops dw_pcie_ops = {
759 .read = dw_pcie_rd_conf,
760 .write = dw_pcie_wr_conf,
761};
762
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600763static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900764{
765 struct pcie_port *pp;
766
767 pp = sys_to_pcie(sys);
768
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600769 if (global_io_offset < SZ_1M && pp->io_size > 0) {
770 sys->io_offset = global_io_offset - pp->io_bus_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530771 pci_ioremap_io(global_io_offset, pp->io_base);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900772 global_io_offset += SZ_64K;
773 pci_add_resource_offset(&sys->resources, &pp->io,
774 sys->io_offset);
775 }
776
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600777 sys->mem_offset = pp->mem.start - pp->mem_bus_addr;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900778 pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200779 pci_add_resource(&sys->resources, &pp->busn);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900780
781 return 1;
782}
783
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600784static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900785{
786 struct pci_bus *bus;
787 struct pcie_port *pp = sys_to_pcie(sys);
788
Lucas Stach92483df2014-07-23 19:52:39 +0200789 pp->root_bus_nr = sys->busnr;
790 bus = pci_create_root_bus(pp->dev, sys->busnr,
791 &dw_pcie_ops, sys, &sys->resources);
792 if (!bus)
793 return NULL;
794
795 pci_scan_child_bus(bus);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900796
Murali Karicherib14a3d12014-07-23 14:54:51 -0400797 if (bus && pp->ops->scan_bus)
798 pp->ops->scan_bus(pp);
799
Jingoo Han4b1ced82013-07-31 17:14:10 +0900800 return bus;
801}
802
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600803static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900804{
805 struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
Lucas Stach804f57b2014-03-05 14:25:51 +0100806 int irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900807
Lucas Stach804f57b2014-03-05 14:25:51 +0100808 irq = of_irq_parse_and_map_pci(dev, slot, pin);
809 if (!irq)
810 irq = pp->irq;
811
812 return irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900813}
814
Jingoo Hanf342d942013-09-06 15:54:59 +0900815static void dw_pcie_add_bus(struct pci_bus *bus)
816{
817 if (IS_ENABLED(CONFIG_PCI_MSI)) {
818 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
819
820 dw_pcie_msi_chip.dev = pp->dev;
821 bus->msi = &dw_pcie_msi_chip;
822 }
823}
824
Jingoo Han4b1ced82013-07-31 17:14:10 +0900825static struct hw_pci dw_pci = {
826 .setup = dw_pcie_setup,
827 .scan = dw_pcie_scan_bus,
828 .map_irq = dw_pcie_map_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900829 .add_bus = dw_pcie_add_bus,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900830};
831
832void dw_pcie_setup_rc(struct pcie_port *pp)
833{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900834 u32 val;
835 u32 membase;
836 u32 memlimit;
837
Mohit Kumar66c5c342014-04-14 14:22:54 -0600838 /* set the number of lanes */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900839 dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900840 val &= ~PORT_LINK_MODE_MASK;
841 switch (pp->lanes) {
842 case 1:
843 val |= PORT_LINK_MODE_1_LANES;
844 break;
845 case 2:
846 val |= PORT_LINK_MODE_2_LANES;
847 break;
848 case 4:
849 val |= PORT_LINK_MODE_4_LANES;
850 break;
851 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900852 dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900853
854 /* set link width speed control register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900855 dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900856 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
857 switch (pp->lanes) {
858 case 1:
859 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
860 break;
861 case 2:
862 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
863 break;
864 case 4:
865 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
866 break;
867 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900868 dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900869
870 /* setup RC BARs */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900871 dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
Mohit Kumardbffdd62014-02-19 17:34:35 +0530872 dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900873
874 /* setup interrupt pins */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900875 dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900876 val &= 0xffff00ff;
877 val |= 0x00000100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900878 dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900879
880 /* setup bus numbers */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900881 dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900882 val &= 0xff000000;
883 val |= 0x00010100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900884 dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900885
886 /* setup memory base, memory limit */
887 membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600888 memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900889 val = memlimit | membase;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900890 dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900891
892 /* setup command register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900893 dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900894 val &= 0xffff0000;
895 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
896 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900897 dw_pcie_writel_rc(pp, val, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900898}
Jingoo Han340cba62013-06-21 16:24:54 +0900899
900MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
Jingoo Han4b1ced82013-07-31 17:14:10 +0900901MODULE_DESCRIPTION("Designware PCIe host controller driver");
Jingoo Han340cba62013-06-21 16:24:54 +0900902MODULE_LICENSE("GPL v2");