blob: 0e21c07675806a8be16db392e7568686205ccb1f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/copypage-v6.c
3 *
4 * Copyright (C) 2002 Deep Blue Solutions Ltd, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/init.h>
11#include <linux/spinlock.h>
12#include <linux/mm.h>
13
14#include <asm/page.h>
15#include <asm/pgtable.h>
16#include <asm/shmparam.h>
17#include <asm/tlbflush.h>
18#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010019#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Russell King1b2e2b72006-08-21 17:06:38 +010021#include "mm.h"
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#if SHMLBA > 16384
24#error FIX ME
25#endif
26
27#define from_address (0xffff8000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#define to_address (0xffffc000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Linus Torvalds1da177e2005-04-16 15:20:36 -070030static DEFINE_SPINLOCK(v6_lock);
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/*
33 * Copy the user page. No aliasing to deal with so we can just
34 * attack the kernel's existing mapping of these pages.
35 */
Russell Kingb4c28032005-10-30 19:03:21 +000036static void v6_copy_user_page_nonaliasing(void *kto, const void *kfrom, unsigned long vaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -070037{
38 copy_page(kto, kfrom);
39}
40
41/*
42 * Clear the user page. No aliasing to deal with so we can just
43 * attack the kernel's existing mapping of this page.
44 */
Russell Kingb4c28032005-10-30 19:03:21 +000045static void v6_clear_user_page_nonaliasing(void *kaddr, unsigned long vaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -070046{
47 clear_page(kaddr);
48}
49
50/*
51 * Copy the page, taking account of the cache colour.
52 */
Russell Kingb4c28032005-10-30 19:03:21 +000053static void v6_copy_user_page_aliasing(void *kto, const void *kfrom, unsigned long vaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -070054{
Russell Kingb8a9b662005-06-20 11:31:09 +010055 unsigned int offset = CACHE_COLOUR(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 unsigned long from, to;
Richard Purdie1c9d3df2006-12-30 16:08:50 +010057 struct page *page = virt_to_page(kfrom);
58
59 if (test_and_clear_bit(PG_dcache_dirty, &page->flags))
60 __flush_dcache_page(page_mapping(page), page);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62 /*
63 * Discard data in the kernel mapping for the new page.
64 * FIXME: needs this MCRR to be supported.
65 */
66 __asm__("mcrr p15, 0, %1, %0, c6 @ 0xec401f06"
67 :
68 : "r" (kto),
69 "r" ((unsigned long)kto + PAGE_SIZE - L1_CACHE_BYTES)
70 : "cc");
71
72 /*
73 * Now copy the page using the same cache colour as the
74 * pages ultimate destination.
75 */
76 spin_lock(&v6_lock);
77
Russell Kingad1ae2f2006-12-13 14:34:43 +000078 set_pte_ext(TOP_PTE(from_address) + offset, pfn_pte(__pa(kfrom) >> PAGE_SHIFT, PAGE_KERNEL), 0);
79 set_pte_ext(TOP_PTE(to_address) + offset, pfn_pte(__pa(kto) >> PAGE_SHIFT, PAGE_KERNEL), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81 from = from_address + (offset << PAGE_SHIFT);
82 to = to_address + (offset << PAGE_SHIFT);
83
84 flush_tlb_kernel_page(from);
85 flush_tlb_kernel_page(to);
86
87 copy_page((void *)to, (void *)from);
88
89 spin_unlock(&v6_lock);
90}
91
92/*
93 * Clear the user page. We need to deal with the aliasing issues,
94 * so remap the kernel page into the same cache colour as the user
95 * page.
96 */
Russell Kingb4c28032005-10-30 19:03:21 +000097static void v6_clear_user_page_aliasing(void *kaddr, unsigned long vaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098{
Russell Kingb8a9b662005-06-20 11:31:09 +010099 unsigned int offset = CACHE_COLOUR(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 unsigned long to = to_address + (offset << PAGE_SHIFT);
101
102 /*
103 * Discard data in the kernel mapping for the new page
104 * FIXME: needs this MCRR to be supported.
105 */
106 __asm__("mcrr p15, 0, %1, %0, c6 @ 0xec401f06"
107 :
108 : "r" (kaddr),
109 "r" ((unsigned long)kaddr + PAGE_SIZE - L1_CACHE_BYTES)
110 : "cc");
111
112 /*
113 * Now clear the page using the same cache colour as
114 * the pages ultimate destination.
115 */
116 spin_lock(&v6_lock);
117
Russell Kingad1ae2f2006-12-13 14:34:43 +0000118 set_pte_ext(TOP_PTE(to_address) + offset, pfn_pte(__pa(kaddr) >> PAGE_SHIFT, PAGE_KERNEL), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 flush_tlb_kernel_page(to);
120 clear_page((void *)to);
121
122 spin_unlock(&v6_lock);
123}
124
125struct cpu_user_fns v6_user_fns __initdata = {
126 .cpu_clear_user_page = v6_clear_user_page_nonaliasing,
127 .cpu_copy_user_page = v6_copy_user_page_nonaliasing,
128};
129
130static int __init v6_userpage_init(void)
131{
132 if (cache_is_vipt_aliasing()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 cpu_user.cpu_clear_user_page = v6_clear_user_page_aliasing;
134 cpu_user.cpu_copy_user_page = v6_copy_user_page_aliasing;
135 }
136
137 return 0;
138}
139
Russell King08ee4e42005-05-10 17:30:47 +0100140core_initcall(v6_userpage_init);