blob: 67f73d1a8e7b3d3a70a7b99454880c33de1ab8af [file] [log] [blame]
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001/*
2 * NXP (Philips) SCC+++(SCN+++) serial driver
3 *
4 * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
5 *
6 * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
15#define SUPPORT_SYSRQ
16#endif
17
Alexander Shiyan90efa752013-07-31 14:56:30 +040018#include <linux/clk.h>
Thierry Redingeb612fa2013-01-21 11:09:21 +010019#include <linux/err.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040020#include <linux/module.h>
21#include <linux/device.h>
Stephen Rothwelld83b5422012-09-06 15:05:04 +100022#include <linux/console.h>
Alexander Shiyan85c99692013-07-31 14:55:45 +040023#include <linux/of.h>
24#include <linux/of_device.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040025#include <linux/serial_core.h>
26#include <linux/serial.h>
27#include <linux/io.h>
28#include <linux/tty.h>
29#include <linux/tty_flip.h>
Alexander Shiyanec063892012-12-03 22:23:31 +040030#include <linux/spinlock.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040031#include <linux/platform_device.h>
Alexander Shiyan463dcc42012-12-03 22:23:32 +040032#include <linux/platform_data/serial-sccnxp.h>
Alexander Shiyan31815c02013-04-13 08:46:58 +040033#include <linux/regulator/consumer.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040034
35#define SCCNXP_NAME "uart-sccnxp"
36#define SCCNXP_MAJOR 204
37#define SCCNXP_MINOR 205
38
39#define SCCNXP_MR_REG (0x00)
40# define MR0_BAUD_NORMAL (0 << 0)
41# define MR0_BAUD_EXT1 (1 << 0)
42# define MR0_BAUD_EXT2 (5 << 0)
43# define MR0_FIFO (1 << 3)
44# define MR0_TXLVL (1 << 4)
45# define MR1_BITS_5 (0 << 0)
46# define MR1_BITS_6 (1 << 0)
47# define MR1_BITS_7 (2 << 0)
48# define MR1_BITS_8 (3 << 0)
49# define MR1_PAR_EVN (0 << 2)
50# define MR1_PAR_ODD (1 << 2)
51# define MR1_PAR_NO (4 << 2)
52# define MR2_STOP1 (7 << 0)
53# define MR2_STOP2 (0xf << 0)
54#define SCCNXP_SR_REG (0x01)
55#define SCCNXP_CSR_REG SCCNXP_SR_REG
56# define SR_RXRDY (1 << 0)
57# define SR_FULL (1 << 1)
58# define SR_TXRDY (1 << 2)
59# define SR_TXEMT (1 << 3)
60# define SR_OVR (1 << 4)
61# define SR_PE (1 << 5)
62# define SR_FE (1 << 6)
63# define SR_BRK (1 << 7)
64#define SCCNXP_CR_REG (0x02)
65# define CR_RX_ENABLE (1 << 0)
66# define CR_RX_DISABLE (1 << 1)
67# define CR_TX_ENABLE (1 << 2)
68# define CR_TX_DISABLE (1 << 3)
69# define CR_CMD_MRPTR1 (0x01 << 4)
70# define CR_CMD_RX_RESET (0x02 << 4)
71# define CR_CMD_TX_RESET (0x03 << 4)
72# define CR_CMD_STATUS_RESET (0x04 << 4)
73# define CR_CMD_BREAK_RESET (0x05 << 4)
74# define CR_CMD_START_BREAK (0x06 << 4)
75# define CR_CMD_STOP_BREAK (0x07 << 4)
76# define CR_CMD_MRPTR0 (0x0b << 4)
77#define SCCNXP_RHR_REG (0x03)
78#define SCCNXP_THR_REG SCCNXP_RHR_REG
79#define SCCNXP_IPCR_REG (0x04)
80#define SCCNXP_ACR_REG SCCNXP_IPCR_REG
81# define ACR_BAUD0 (0 << 7)
82# define ACR_BAUD1 (1 << 7)
83# define ACR_TIMER_MODE (6 << 4)
84#define SCCNXP_ISR_REG (0x05)
85#define SCCNXP_IMR_REG SCCNXP_ISR_REG
86# define IMR_TXRDY (1 << 0)
87# define IMR_RXRDY (1 << 1)
88# define ISR_TXRDY(x) (1 << ((x * 4) + 0))
89# define ISR_RXRDY(x) (1 << ((x * 4) + 1))
90#define SCCNXP_IPR_REG (0x0d)
91#define SCCNXP_OPCR_REG SCCNXP_IPR_REG
92#define SCCNXP_SOP_REG (0x0e)
93#define SCCNXP_ROP_REG (0x0f)
94
95/* Route helpers */
96#define MCTRL_MASK(sig) (0xf << (sig))
97#define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
98#define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
99
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400100#define SCCNXP_HAVE_IO 0x00000001
101#define SCCNXP_HAVE_MR0 0x00000002
102
103struct sccnxp_chip {
104 const char *name;
105 unsigned int nr;
106 unsigned long freq_min;
107 unsigned long freq_std;
108 unsigned long freq_max;
109 unsigned int flags;
110 unsigned int fifosize;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400111};
112
113struct sccnxp_port {
114 struct uart_driver uart;
115 struct uart_port port[SCCNXP_MAX_UARTS];
Alexander Shiyanec063892012-12-03 22:23:31 +0400116 bool opened[SCCNXP_MAX_UARTS];
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400117
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400118 int irq;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400119 u8 imr;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400120
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400121 struct sccnxp_chip *chip;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400122
123#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
124 struct console console;
125#endif
126
Alexander Shiyanec063892012-12-03 22:23:31 +0400127 spinlock_t lock;
128
129 bool poll;
130 struct timer_list timer;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400131
132 struct sccnxp_pdata pdata;
Alexander Shiyan31815c02013-04-13 08:46:58 +0400133
134 struct regulator *regulator;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400135};
136
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400137static const struct sccnxp_chip sc2681 = {
138 .name = "SC2681",
139 .nr = 2,
140 .freq_min = 1000000,
141 .freq_std = 3686400,
142 .freq_max = 4000000,
143 .flags = SCCNXP_HAVE_IO,
144 .fifosize = 3,
145};
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400146
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400147static const struct sccnxp_chip sc2691 = {
148 .name = "SC2691",
149 .nr = 1,
150 .freq_min = 1000000,
151 .freq_std = 3686400,
152 .freq_max = 4000000,
153 .flags = 0,
154 .fifosize = 3,
155};
156
157static const struct sccnxp_chip sc2692 = {
158 .name = "SC2692",
159 .nr = 2,
160 .freq_min = 1000000,
161 .freq_std = 3686400,
162 .freq_max = 4000000,
163 .flags = SCCNXP_HAVE_IO,
164 .fifosize = 3,
165};
166
167static const struct sccnxp_chip sc2891 = {
168 .name = "SC2891",
169 .nr = 1,
170 .freq_min = 100000,
171 .freq_std = 3686400,
172 .freq_max = 8000000,
173 .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
174 .fifosize = 16,
175};
176
177static const struct sccnxp_chip sc2892 = {
178 .name = "SC2892",
179 .nr = 2,
180 .freq_min = 100000,
181 .freq_std = 3686400,
182 .freq_max = 8000000,
183 .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
184 .fifosize = 16,
185};
186
187static const struct sccnxp_chip sc28202 = {
188 .name = "SC28202",
189 .nr = 2,
190 .freq_min = 1000000,
191 .freq_std = 14745600,
192 .freq_max = 50000000,
193 .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
194 .fifosize = 256,
195};
196
197static const struct sccnxp_chip sc68681 = {
198 .name = "SC68681",
199 .nr = 2,
200 .freq_min = 1000000,
201 .freq_std = 3686400,
202 .freq_max = 4000000,
203 .flags = SCCNXP_HAVE_IO,
204 .fifosize = 3,
205};
206
207static const struct sccnxp_chip sc68692 = {
208 .name = "SC68692",
209 .nr = 2,
210 .freq_min = 1000000,
211 .freq_std = 3686400,
212 .freq_max = 4000000,
213 .flags = SCCNXP_HAVE_IO,
214 .fifosize = 3,
215};
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400216
217static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
218{
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400219 return readb(port->membase + (reg << port->regshift));
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400220}
221
222static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
223{
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400224 writeb(v, port->membase + (reg << port->regshift));
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400225}
226
227static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
228{
229 return sccnxp_read(port, (port->line << 3) + reg);
230}
231
232static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
233{
234 sccnxp_write(port, (port->line << 3) + reg, v);
235}
236
237static int sccnxp_update_best_err(int a, int b, int *besterr)
238{
239 int err = abs(a - b);
240
241 if ((*besterr < 0) || (*besterr > err)) {
242 *besterr = err;
243 return 0;
244 }
245
246 return 1;
247}
248
Alexander Shiyan4bbed6b2013-01-21 19:38:57 +0400249static const struct {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400250 u8 csr;
251 u8 acr;
252 u8 mr0;
253 int baud;
Alexander Shiyan4bbed6b2013-01-21 19:38:57 +0400254} baud_std[] = {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400255 { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
256 { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
257 { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
258 { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
259 { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
260 { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
261 { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
262 { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
263 { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
264 { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
265 { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
266 { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
267 { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
268 { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
269 { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
270 { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
271 { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
272 { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
273 { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
274 { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
275 { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
276 { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
277 { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
278 { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
279 { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
280 { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
281 { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
282 { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
283 { 0, 0, 0, 0 }
284};
285
Alexander Shiyan16851182012-09-24 21:12:00 +0400286static int sccnxp_set_baud(struct uart_port *port, int baud)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400287{
288 struct sccnxp_port *s = dev_get_drvdata(port->dev);
289 int div_std, tmp_baud, bestbaud = baud, besterr = -1;
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400290 struct sccnxp_chip *chip = s->chip;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400291 u8 i, acr = 0, csr = 0, mr0 = 0;
292
293 /* Find best baud from table */
294 for (i = 0; baud_std[i].baud && besterr; i++) {
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400295 if (baud_std[i].mr0 && !(chip->flags & SCCNXP_HAVE_MR0))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400296 continue;
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400297 div_std = DIV_ROUND_CLOSEST(chip->freq_std, baud_std[i].baud);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400298 tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
299 if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
300 acr = baud_std[i].acr;
301 csr = baud_std[i].csr;
302 mr0 = baud_std[i].mr0;
303 bestbaud = tmp_baud;
304 }
305 }
306
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400307 if (chip->flags & SCCNXP_HAVE_MR0) {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400308 /* Enable FIFO, set half level for TX */
309 mr0 |= MR0_FIFO | MR0_TXLVL;
310 /* Update MR0 */
311 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
312 sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
313 }
314
315 sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
316 sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
317
Alexander Shiyan16851182012-09-24 21:12:00 +0400318 if (baud != bestbaud)
319 dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
320 baud, bestbaud);
321
322 return bestbaud;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400323}
324
325static void sccnxp_enable_irq(struct uart_port *port, int mask)
326{
327 struct sccnxp_port *s = dev_get_drvdata(port->dev);
328
329 s->imr |= mask << (port->line * 4);
330 sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
331}
332
333static void sccnxp_disable_irq(struct uart_port *port, int mask)
334{
335 struct sccnxp_port *s = dev_get_drvdata(port->dev);
336
337 s->imr &= ~(mask << (port->line * 4));
338 sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
339}
340
341static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
342{
343 u8 bitmask;
344 struct sccnxp_port *s = dev_get_drvdata(port->dev);
345
346 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
347 bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
348 if (state)
349 sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
350 else
351 sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
352 }
353}
354
355static void sccnxp_handle_rx(struct uart_port *port)
356{
357 u8 sr;
358 unsigned int ch, flag;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400359
360 for (;;) {
361 sr = sccnxp_port_read(port, SCCNXP_SR_REG);
362 if (!(sr & SR_RXRDY))
363 break;
364 sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
365
366 ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
367
368 port->icount.rx++;
369 flag = TTY_NORMAL;
370
371 if (unlikely(sr)) {
372 if (sr & SR_BRK) {
373 port->icount.brk++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400374 sccnxp_port_write(port, SCCNXP_CR_REG,
375 CR_CMD_BREAK_RESET);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400376 if (uart_handle_break(port))
377 continue;
378 } else if (sr & SR_PE)
379 port->icount.parity++;
380 else if (sr & SR_FE)
381 port->icount.frame++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400382 else if (sr & SR_OVR) {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400383 port->icount.overrun++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400384 sccnxp_port_write(port, SCCNXP_CR_REG,
385 CR_CMD_STATUS_RESET);
386 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400387
388 sr &= port->read_status_mask;
389 if (sr & SR_BRK)
390 flag = TTY_BREAK;
391 else if (sr & SR_PE)
392 flag = TTY_PARITY;
393 else if (sr & SR_FE)
394 flag = TTY_FRAME;
395 else if (sr & SR_OVR)
396 flag = TTY_OVERRUN;
397 }
398
399 if (uart_handle_sysrq_char(port, ch))
400 continue;
401
402 if (sr & port->ignore_status_mask)
403 continue;
404
405 uart_insert_char(port, sr, SR_OVR, ch, flag);
406 }
407
Jiri Slaby2e124b42013-01-03 15:53:06 +0100408 tty_flip_buffer_push(&port->state->port);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400409}
410
411static void sccnxp_handle_tx(struct uart_port *port)
412{
413 u8 sr;
414 struct circ_buf *xmit = &port->state->xmit;
415 struct sccnxp_port *s = dev_get_drvdata(port->dev);
416
417 if (unlikely(port->x_char)) {
418 sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
419 port->icount.tx++;
420 port->x_char = 0;
421 return;
422 }
423
424 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
425 /* Disable TX if FIFO is empty */
426 if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
427 sccnxp_disable_irq(port, IMR_TXRDY);
428
429 /* Set direction to input */
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400430 if (s->chip->flags & SCCNXP_HAVE_IO)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400431 sccnxp_set_bit(port, DIR_OP, 0);
432 }
433 return;
434 }
435
436 while (!uart_circ_empty(xmit)) {
437 sr = sccnxp_port_read(port, SCCNXP_SR_REG);
438 if (!(sr & SR_TXRDY))
439 break;
440
441 sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
442 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
443 port->icount.tx++;
444 }
445
446 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
447 uart_write_wakeup(port);
448}
449
Alexander Shiyanec063892012-12-03 22:23:31 +0400450static void sccnxp_handle_events(struct sccnxp_port *s)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400451{
452 int i;
453 u8 isr;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400454
Alexander Shiyanec063892012-12-03 22:23:31 +0400455 do {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400456 isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
457 isr &= s->imr;
458 if (!isr)
459 break;
460
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400461 for (i = 0; i < s->uart.nr; i++) {
Alexander Shiyanec063892012-12-03 22:23:31 +0400462 if (s->opened[i] && (isr & ISR_RXRDY(i)))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400463 sccnxp_handle_rx(&s->port[i]);
Alexander Shiyanec063892012-12-03 22:23:31 +0400464 if (s->opened[i] && (isr & ISR_TXRDY(i)))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400465 sccnxp_handle_tx(&s->port[i]);
466 }
Alexander Shiyanec063892012-12-03 22:23:31 +0400467 } while (1);
468}
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400469
Alexander Shiyanec063892012-12-03 22:23:31 +0400470static void sccnxp_timer(unsigned long data)
471{
472 struct sccnxp_port *s = (struct sccnxp_port *)data;
473 unsigned long flags;
474
475 spin_lock_irqsave(&s->lock, flags);
476 sccnxp_handle_events(s);
477 spin_unlock_irqrestore(&s->lock, flags);
478
479 if (!timer_pending(&s->timer))
480 mod_timer(&s->timer, jiffies +
481 usecs_to_jiffies(s->pdata.poll_time_us));
482}
483
484static irqreturn_t sccnxp_ist(int irq, void *dev_id)
485{
486 struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
487 unsigned long flags;
488
489 spin_lock_irqsave(&s->lock, flags);
490 sccnxp_handle_events(s);
491 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400492
493 return IRQ_HANDLED;
494}
495
496static void sccnxp_start_tx(struct uart_port *port)
497{
498 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400499 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400500
Alexander Shiyanec063892012-12-03 22:23:31 +0400501 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400502
503 /* Set direction to output */
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400504 if (s->chip->flags & SCCNXP_HAVE_IO)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400505 sccnxp_set_bit(port, DIR_OP, 1);
506
507 sccnxp_enable_irq(port, IMR_TXRDY);
508
Alexander Shiyanec063892012-12-03 22:23:31 +0400509 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400510}
511
512static void sccnxp_stop_tx(struct uart_port *port)
513{
514 /* Do nothing */
515}
516
517static void sccnxp_stop_rx(struct uart_port *port)
518{
519 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400520 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400521
Alexander Shiyanec063892012-12-03 22:23:31 +0400522 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400523 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
Alexander Shiyanec063892012-12-03 22:23:31 +0400524 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400525}
526
527static unsigned int sccnxp_tx_empty(struct uart_port *port)
528{
529 u8 val;
Alexander Shiyanec063892012-12-03 22:23:31 +0400530 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400531 struct sccnxp_port *s = dev_get_drvdata(port->dev);
532
Alexander Shiyanec063892012-12-03 22:23:31 +0400533 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400534 val = sccnxp_port_read(port, SCCNXP_SR_REG);
Alexander Shiyanec063892012-12-03 22:23:31 +0400535 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400536
537 return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
538}
539
540static void sccnxp_enable_ms(struct uart_port *port)
541{
542 /* Do nothing */
543}
544
545static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
546{
547 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400548 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400549
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400550 if (!(s->chip->flags & SCCNXP_HAVE_IO))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400551 return;
552
Alexander Shiyanec063892012-12-03 22:23:31 +0400553 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400554
555 sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
556 sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
557
Alexander Shiyanec063892012-12-03 22:23:31 +0400558 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400559}
560
561static unsigned int sccnxp_get_mctrl(struct uart_port *port)
562{
563 u8 bitmask, ipr;
Alexander Shiyanec063892012-12-03 22:23:31 +0400564 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400565 struct sccnxp_port *s = dev_get_drvdata(port->dev);
566 unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
567
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400568 if (!(s->chip->flags & SCCNXP_HAVE_IO))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400569 return mctrl;
570
Alexander Shiyanec063892012-12-03 22:23:31 +0400571 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400572
573 ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
574
575 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
576 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
577 DSR_IP);
578 mctrl &= ~TIOCM_DSR;
579 mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
580 }
581 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
582 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
583 CTS_IP);
584 mctrl &= ~TIOCM_CTS;
585 mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
586 }
587 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
588 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
589 DCD_IP);
590 mctrl &= ~TIOCM_CAR;
591 mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
592 }
593 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
594 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
595 RNG_IP);
596 mctrl &= ~TIOCM_RNG;
597 mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
598 }
599
Alexander Shiyanec063892012-12-03 22:23:31 +0400600 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400601
602 return mctrl;
603}
604
605static void sccnxp_break_ctl(struct uart_port *port, int break_state)
606{
607 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400608 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400609
Alexander Shiyanec063892012-12-03 22:23:31 +0400610 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400611 sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
612 CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
Alexander Shiyanec063892012-12-03 22:23:31 +0400613 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400614}
615
616static void sccnxp_set_termios(struct uart_port *port,
617 struct ktermios *termios, struct ktermios *old)
618{
619 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400620 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400621 u8 mr1, mr2;
622 int baud;
623
Alexander Shiyanec063892012-12-03 22:23:31 +0400624 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400625
626 /* Mask termios capabilities we don't support */
627 termios->c_cflag &= ~CMSPAR;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400628
629 /* Disable RX & TX, reset break condition, status and FIFOs */
630 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
631 CR_RX_DISABLE | CR_TX_DISABLE);
632 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
633 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
634 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
635
636 /* Word size */
637 switch (termios->c_cflag & CSIZE) {
638 case CS5:
639 mr1 = MR1_BITS_5;
640 break;
641 case CS6:
642 mr1 = MR1_BITS_6;
643 break;
644 case CS7:
645 mr1 = MR1_BITS_7;
646 break;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400647 case CS8:
Alexander Shiyan91f61ce2012-09-24 21:12:02 +0400648 default:
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400649 mr1 = MR1_BITS_8;
650 break;
651 }
652
653 /* Parity */
654 if (termios->c_cflag & PARENB) {
655 if (termios->c_cflag & PARODD)
656 mr1 |= MR1_PAR_ODD;
657 } else
658 mr1 |= MR1_PAR_NO;
659
660 /* Stop bits */
661 mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
662
663 /* Update desired format */
664 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
665 sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
666 sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
667
668 /* Set read status mask */
669 port->read_status_mask = SR_OVR;
670 if (termios->c_iflag & INPCK)
671 port->read_status_mask |= SR_PE | SR_FE;
672 if (termios->c_iflag & (BRKINT | PARMRK))
673 port->read_status_mask |= SR_BRK;
674
675 /* Set status ignore mask */
676 port->ignore_status_mask = 0;
677 if (termios->c_iflag & IGNBRK)
678 port->ignore_status_mask |= SR_BRK;
679 if (!(termios->c_cflag & CREAD))
680 port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
681
682 /* Setup baudrate */
683 baud = uart_get_baud_rate(port, termios, old, 50,
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400684 (s->chip->flags & SCCNXP_HAVE_MR0) ?
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400685 230400 : 38400);
Alexander Shiyan16851182012-09-24 21:12:00 +0400686 baud = sccnxp_set_baud(port, baud);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400687
688 /* Update timeout according to new baud rate */
689 uart_update_timeout(port, termios->c_cflag, baud);
690
Alexander Shiyanec063892012-12-03 22:23:31 +0400691 /* Report actual baudrate back to core */
Alexander Shiyan16851182012-09-24 21:12:00 +0400692 if (tty_termios_baud_rate(termios))
693 tty_termios_encode_baud_rate(termios, baud, baud);
694
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400695 /* Enable RX & TX */
696 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
697
Alexander Shiyanec063892012-12-03 22:23:31 +0400698 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400699}
700
701static int sccnxp_startup(struct uart_port *port)
702{
703 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400704 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400705
Alexander Shiyanec063892012-12-03 22:23:31 +0400706 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400707
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400708 if (s->chip->flags & SCCNXP_HAVE_IO) {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400709 /* Outputs are controlled manually */
710 sccnxp_write(port, SCCNXP_OPCR_REG, 0);
711 }
712
713 /* Reset break condition, status and FIFOs */
714 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
715 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
716 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
717 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
718
719 /* Enable RX & TX */
720 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
721
722 /* Enable RX interrupt */
723 sccnxp_enable_irq(port, IMR_RXRDY);
724
Alexander Shiyanec063892012-12-03 22:23:31 +0400725 s->opened[port->line] = 1;
726
727 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400728
729 return 0;
730}
731
732static void sccnxp_shutdown(struct uart_port *port)
733{
734 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400735 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400736
Alexander Shiyanec063892012-12-03 22:23:31 +0400737 spin_lock_irqsave(&s->lock, flags);
738
739 s->opened[port->line] = 0;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400740
741 /* Disable interrupts */
742 sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
743
744 /* Disable TX & RX */
745 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
746
747 /* Leave direction to input */
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400748 if (s->chip->flags & SCCNXP_HAVE_IO)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400749 sccnxp_set_bit(port, DIR_OP, 0);
750
Alexander Shiyanec063892012-12-03 22:23:31 +0400751 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400752}
753
754static const char *sccnxp_type(struct uart_port *port)
755{
756 struct sccnxp_port *s = dev_get_drvdata(port->dev);
757
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400758 return (port->type == PORT_SC26XX) ? s->chip->name : NULL;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400759}
760
761static void sccnxp_release_port(struct uart_port *port)
762{
763 /* Do nothing */
764}
765
766static int sccnxp_request_port(struct uart_port *port)
767{
768 /* Do nothing */
769 return 0;
770}
771
772static void sccnxp_config_port(struct uart_port *port, int flags)
773{
774 if (flags & UART_CONFIG_TYPE)
775 port->type = PORT_SC26XX;
776}
777
778static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
779{
780 if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
781 return 0;
782 if (s->irq == port->irq)
783 return 0;
784
785 return -EINVAL;
786}
787
788static const struct uart_ops sccnxp_ops = {
789 .tx_empty = sccnxp_tx_empty,
790 .set_mctrl = sccnxp_set_mctrl,
791 .get_mctrl = sccnxp_get_mctrl,
792 .stop_tx = sccnxp_stop_tx,
793 .start_tx = sccnxp_start_tx,
794 .stop_rx = sccnxp_stop_rx,
795 .enable_ms = sccnxp_enable_ms,
796 .break_ctl = sccnxp_break_ctl,
797 .startup = sccnxp_startup,
798 .shutdown = sccnxp_shutdown,
799 .set_termios = sccnxp_set_termios,
800 .type = sccnxp_type,
801 .release_port = sccnxp_release_port,
802 .request_port = sccnxp_request_port,
803 .config_port = sccnxp_config_port,
804 .verify_port = sccnxp_verify_port,
805};
806
807#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
808static void sccnxp_console_putchar(struct uart_port *port, int c)
809{
810 int tryes = 100000;
811
812 while (tryes--) {
813 if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
814 sccnxp_port_write(port, SCCNXP_THR_REG, c);
815 break;
816 }
817 barrier();
818 }
819}
820
821static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
822{
823 struct sccnxp_port *s = (struct sccnxp_port *)co->data;
824 struct uart_port *port = &s->port[co->index];
Alexander Shiyanec063892012-12-03 22:23:31 +0400825 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400826
Alexander Shiyanec063892012-12-03 22:23:31 +0400827 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400828 uart_console_write(port, c, n, sccnxp_console_putchar);
Alexander Shiyanec063892012-12-03 22:23:31 +0400829 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400830}
831
832static int sccnxp_console_setup(struct console *co, char *options)
833{
834 struct sccnxp_port *s = (struct sccnxp_port *)co->data;
835 struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
836 int baud = 9600, bits = 8, parity = 'n', flow = 'n';
837
838 if (options)
839 uart_parse_options(options, &baud, &parity, &bits, &flow);
840
841 return uart_set_options(port, co, baud, parity, bits, flow);
842}
843#endif
844
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400845static const struct platform_device_id sccnxp_id_table[] = {
846 { .name = "sc2681", .driver_data = (kernel_ulong_t)&sc2681, },
847 { .name = "sc2691", .driver_data = (kernel_ulong_t)&sc2691, },
848 { .name = "sc2692", .driver_data = (kernel_ulong_t)&sc2692, },
849 { .name = "sc2891", .driver_data = (kernel_ulong_t)&sc2891, },
850 { .name = "sc2892", .driver_data = (kernel_ulong_t)&sc2892, },
851 { .name = "sc28202", .driver_data = (kernel_ulong_t)&sc28202, },
852 { .name = "sc68681", .driver_data = (kernel_ulong_t)&sc68681, },
853 { .name = "sc68692", .driver_data = (kernel_ulong_t)&sc68692, },
854 { }
855};
856MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
857
Alexander Shiyan85c99692013-07-31 14:55:45 +0400858static const struct of_device_id sccnxp_dt_id_table[] = {
859 { .compatible = "nxp,sc2681", .data = &sc2681, },
860 { .compatible = "nxp,sc2691", .data = &sc2691, },
861 { .compatible = "nxp,sc2692", .data = &sc2692, },
862 { .compatible = "nxp,sc2891", .data = &sc2891, },
863 { .compatible = "nxp,sc2892", .data = &sc2892, },
864 { .compatible = "nxp,sc28202", .data = &sc28202, },
865 { .compatible = "nxp,sc68681", .data = &sc68681, },
866 { .compatible = "nxp,sc68692", .data = &sc68692, },
867 { }
868};
869MODULE_DEVICE_TABLE(of, sccnxp_dt_id_table);
870
Bill Pemberton9671f092012-11-19 13:21:50 -0500871static int sccnxp_probe(struct platform_device *pdev)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400872{
873 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400874 struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
Alexander Shiyan85c99692013-07-31 14:55:45 +0400875 const struct of_device_id *of_id =
876 of_match_device(sccnxp_dt_id_table, &pdev->dev);
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400877 int i, ret, uartclk;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400878 struct sccnxp_port *s;
879 void __iomem *membase;
Alexander Shiyan90efa752013-07-31 14:56:30 +0400880 struct clk *clk;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400881
Alexander Shiyane087ab72013-07-31 14:56:29 +0400882 membase = devm_ioremap_resource(&pdev->dev, res);
883 if (IS_ERR(membase))
884 return PTR_ERR(membase);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400885
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400886 s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
887 if (!s) {
888 dev_err(&pdev->dev, "Error allocating port structure\n");
889 return -ENOMEM;
890 }
891 platform_set_drvdata(pdev, s);
892
Alexander Shiyanec063892012-12-03 22:23:31 +0400893 spin_lock_init(&s->lock);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400894
Alexander Shiyan85c99692013-07-31 14:55:45 +0400895 if (of_id) {
896 s->chip = (struct sccnxp_chip *)of_id->data;
897
898 of_property_read_u32(pdev->dev.of_node, "poll-interval",
899 &s->pdata.poll_time_us);
900 of_property_read_u32(pdev->dev.of_node, "reg-shift",
901 &s->pdata.reg_shift);
902 of_property_read_u32_array(pdev->dev.of_node,
903 "nxp,sccnxp-io-cfg",
904 s->pdata.mctrl_cfg, s->chip->nr);
905 } else {
906 s->chip = (struct sccnxp_chip *)pdev->id_entry->driver_data;
907
908 if (pdata)
909 memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
910 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400911
Alexander Shiyane087ab72013-07-31 14:56:29 +0400912 s->regulator = devm_regulator_get(&pdev->dev, "vcc");
913 if (!IS_ERR(s->regulator)) {
914 ret = regulator_enable(s->regulator);
915 if (ret) {
916 dev_err(&pdev->dev,
917 "Failed to enable regulator: %i\n", ret);
918 return ret;
919 }
920 } else if (PTR_ERR(s->regulator) == -EPROBE_DEFER)
921 return -EPROBE_DEFER;
922
Alexander Shiyan90efa752013-07-31 14:56:30 +0400923 clk = devm_clk_get(&pdev->dev, NULL);
924 if (IS_ERR(clk)) {
925 if (PTR_ERR(clk) == -EPROBE_DEFER) {
926 ret = -EPROBE_DEFER;
927 goto err_out;
928 }
929 dev_notice(&pdev->dev, "Using default clock frequency\n");
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400930 uartclk = s->chip->freq_std;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400931 } else
Alexander Shiyan90efa752013-07-31 14:56:30 +0400932 uartclk = clk_get_rate(clk);
933
934 /* Check input frequency */
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400935 if ((uartclk < s->chip->freq_min) || (uartclk > s->chip->freq_max)) {
Alexander Shiyan90efa752013-07-31 14:56:30 +0400936 dev_err(&pdev->dev, "Frequency out of bounds\n");
937 ret = -EINVAL;
938 goto err_out;
939 }
940
Alexander Shiyanb7863372013-01-17 18:34:45 +0400941 if (s->pdata.poll_time_us) {
Alexander Shiyanec063892012-12-03 22:23:31 +0400942 dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
Alexander Shiyanb7863372013-01-17 18:34:45 +0400943 s->pdata.poll_time_us);
Alexander Shiyanec063892012-12-03 22:23:31 +0400944 s->poll = 1;
Alexander Shiyan85c99692013-07-31 14:55:45 +0400945 } else {
Alexander Shiyanec063892012-12-03 22:23:31 +0400946 s->irq = platform_get_irq(pdev, 0);
947 if (s->irq < 0) {
948 dev_err(&pdev->dev, "Missing irq resource data\n");
949 ret = -ENXIO;
950 goto err_out;
951 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400952 }
953
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400954 s->uart.owner = THIS_MODULE;
955 s->uart.dev_name = "ttySC";
956 s->uart.major = SCCNXP_MAJOR;
957 s->uart.minor = SCCNXP_MINOR;
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400958 s->uart.nr = s->chip->nr;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400959#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
960 s->uart.cons = &s->console;
961 s->uart.cons->device = uart_console_device;
962 s->uart.cons->write = sccnxp_console_write;
963 s->uart.cons->setup = sccnxp_console_setup;
964 s->uart.cons->flags = CON_PRINTBUFFER;
965 s->uart.cons->index = -1;
966 s->uart.cons->data = s;
967 strcpy(s->uart.cons->name, "ttySC");
968#endif
969 ret = uart_register_driver(&s->uart);
970 if (ret) {
971 dev_err(&pdev->dev, "Registering UART driver failed\n");
972 goto err_out;
973 }
974
975 for (i = 0; i < s->uart.nr; i++) {
976 s->port[i].line = i;
977 s->port[i].dev = &pdev->dev;
978 s->port[i].irq = s->irq;
979 s->port[i].type = PORT_SC26XX;
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400980 s->port[i].fifosize = s->chip->fifosize;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400981 s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
982 s->port[i].iotype = UPIO_MEM;
983 s->port[i].mapbase = res->start;
984 s->port[i].membase = membase;
985 s->port[i].regshift = s->pdata.reg_shift;
Alexander Shiyan90efa752013-07-31 14:56:30 +0400986 s->port[i].uartclk = uartclk;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400987 s->port[i].ops = &sccnxp_ops;
988 uart_add_one_port(&s->uart, &s->port[i]);
989 /* Set direction to input */
Alexander Shiyanea4c39b2013-07-31 14:56:31 +0400990 if (s->chip->flags & SCCNXP_HAVE_IO)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400991 sccnxp_set_bit(&s->port[i], DIR_OP, 0);
992 }
993
994 /* Disable interrupts */
995 s->imr = 0;
996 sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
997
Alexander Shiyanec063892012-12-03 22:23:31 +0400998 if (!s->poll) {
999 ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
1000 sccnxp_ist,
1001 IRQF_TRIGGER_FALLING |
1002 IRQF_ONESHOT,
1003 dev_name(&pdev->dev), s);
1004 if (!ret)
1005 return 0;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001006
Alexander Shiyanec063892012-12-03 22:23:31 +04001007 dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
1008 } else {
1009 init_timer(&s->timer);
1010 setup_timer(&s->timer, sccnxp_timer, (unsigned long)s);
1011 mod_timer(&s->timer, jiffies +
1012 usecs_to_jiffies(s->pdata.poll_time_us));
1013 return 0;
1014 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001015
1016err_out:
Alexander Shiyane087ab72013-07-31 14:56:29 +04001017 if (!IS_ERR(s->regulator))
1018 return regulator_disable(s->regulator);
1019
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001020 return ret;
1021}
1022
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001023static int sccnxp_remove(struct platform_device *pdev)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001024{
1025 int i;
1026 struct sccnxp_port *s = platform_get_drvdata(pdev);
1027
Alexander Shiyanec063892012-12-03 22:23:31 +04001028 if (!s->poll)
1029 devm_free_irq(&pdev->dev, s->irq, s);
1030 else
1031 del_timer_sync(&s->timer);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001032
1033 for (i = 0; i < s->uart.nr; i++)
1034 uart_remove_one_port(&s->uart, &s->port[i]);
1035
1036 uart_unregister_driver(&s->uart);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001037
Alexander Shiyan31815c02013-04-13 08:46:58 +04001038 if (!IS_ERR(s->regulator))
1039 return regulator_disable(s->regulator);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001040
1041 return 0;
1042}
1043
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001044static struct platform_driver sccnxp_uart_driver = {
1045 .driver = {
Alexander Shiyan85c99692013-07-31 14:55:45 +04001046 .name = SCCNXP_NAME,
1047 .owner = THIS_MODULE,
1048 .of_match_table = sccnxp_dt_id_table,
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001049 },
1050 .probe = sccnxp_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001051 .remove = sccnxp_remove,
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001052 .id_table = sccnxp_id_table,
1053};
1054module_platform_driver(sccnxp_uart_driver);
1055
1056MODULE_LICENSE("GPL v2");
1057MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1058MODULE_DESCRIPTION("SCCNXP serial driver");