blob: 1babfeca0c92b7e880f2a63fa4602cd7a9f79658 [file] [log] [blame]
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001/*
2 * Copyright (C) 2015 Broadcom
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/**
10 * DOC: VC4 plane module
11 *
12 * Each DRM plane is a layer of pixels being scanned out by the HVS.
13 *
14 * At atomic modeset check time, we compute the HVS display element
15 * state that would be necessary for displaying the plane (giving us a
16 * chance to figure out if a plane configuration is invalid), then at
17 * atomic flush time the CRTC will ask us to write our element state
18 * into the region of the HVS that it has allocated for us.
19 */
20
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090021#include <drm/drm_atomic.h>
22#include <drm/drm_atomic_helper.h>
23#include <drm/drm_fb_cma_helper.h>
24#include <drm/drm_plane_helper.h>
Daniel Vetter72fdb402018-09-05 15:57:11 +020025#include <drm/drm_atomic_uapi.h>
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090026
Boris Brezillonb9f19252017-10-19 14:57:48 +020027#include "uapi/drm/vc4_drm.h"
Eric Anholtc8b75bc2015-03-02 13:01:12 -080028#include "vc4_drv.h"
29#include "vc4_regs.h"
Eric Anholtc8b75bc2015-03-02 13:01:12 -080030
Eric Anholtc8b75bc2015-03-02 13:01:12 -080031static const struct hvs_format {
32 u32 drm; /* DRM_FORMAT_* */
33 u32 hvs; /* HVS_FORMAT_* */
34 u32 pixel_order;
Eric Anholtc8b75bc2015-03-02 13:01:12 -080035} hvs_formats[] = {
36 {
37 .drm = DRM_FORMAT_XRGB8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010038 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtc8b75bc2015-03-02 13:01:12 -080039 },
40 {
41 .drm = DRM_FORMAT_ARGB8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010042 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtc8b75bc2015-03-02 13:01:12 -080043 },
Eric Anholtfe4cd842015-10-20 13:59:15 +010044 {
Rob Herring93977762016-06-09 16:19:25 -050045 .drm = DRM_FORMAT_ABGR8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010046 .pixel_order = HVS_PIXEL_ORDER_ARGB,
Rob Herring93977762016-06-09 16:19:25 -050047 },
48 {
49 .drm = DRM_FORMAT_XBGR8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010050 .pixel_order = HVS_PIXEL_ORDER_ARGB,
Rob Herring93977762016-06-09 16:19:25 -050051 },
52 {
Eric Anholtfe4cd842015-10-20 13:59:15 +010053 .drm = DRM_FORMAT_RGB565, .hvs = HVS_PIXEL_FORMAT_RGB565,
Maxime Ripard124e5da2017-12-22 15:31:27 +010054 .pixel_order = HVS_PIXEL_ORDER_XRGB,
Eric Anholtfe4cd842015-10-20 13:59:15 +010055 },
56 {
57 .drm = DRM_FORMAT_BGR565, .hvs = HVS_PIXEL_FORMAT_RGB565,
Maxime Ripard124e5da2017-12-22 15:31:27 +010058 .pixel_order = HVS_PIXEL_ORDER_XBGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010059 },
60 {
61 .drm = DRM_FORMAT_ARGB1555, .hvs = HVS_PIXEL_FORMAT_RGBA5551,
Maxime Ripard124e5da2017-12-22 15:31:27 +010062 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010063 },
64 {
65 .drm = DRM_FORMAT_XRGB1555, .hvs = HVS_PIXEL_FORMAT_RGBA5551,
Maxime Ripard124e5da2017-12-22 15:31:27 +010066 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010067 },
Eric Anholtfc040232015-12-30 12:25:44 -080068 {
Dave Stevenson88f81562017-11-16 14:22:29 +000069 .drm = DRM_FORMAT_RGB888, .hvs = HVS_PIXEL_FORMAT_RGB888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010070 .pixel_order = HVS_PIXEL_ORDER_XRGB,
Dave Stevenson88f81562017-11-16 14:22:29 +000071 },
72 {
73 .drm = DRM_FORMAT_BGR888, .hvs = HVS_PIXEL_FORMAT_RGB888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010074 .pixel_order = HVS_PIXEL_ORDER_XBGR,
Dave Stevenson88f81562017-11-16 14:22:29 +000075 },
76 {
Eric Anholtfc040232015-12-30 12:25:44 -080077 .drm = DRM_FORMAT_YUV422,
78 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000079 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080080 },
81 {
82 .drm = DRM_FORMAT_YVU422,
83 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000084 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
Eric Anholtfc040232015-12-30 12:25:44 -080085 },
86 {
87 .drm = DRM_FORMAT_YUV420,
88 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000089 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080090 },
91 {
92 .drm = DRM_FORMAT_YVU420,
93 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000094 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
Eric Anholtfc040232015-12-30 12:25:44 -080095 },
96 {
97 .drm = DRM_FORMAT_NV12,
98 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000099 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -0800100 },
101 {
Dave Stevensoncb20dd12017-11-16 14:22:31 +0000102 .drm = DRM_FORMAT_NV21,
103 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
104 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
105 },
106 {
Eric Anholtfc040232015-12-30 12:25:44 -0800107 .drm = DRM_FORMAT_NV16,
108 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +0000109 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -0800110 },
Dave Stevensoncb20dd12017-11-16 14:22:31 +0000111 {
112 .drm = DRM_FORMAT_NV61,
113 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
114 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
115 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800116};
117
118static const struct hvs_format *vc4_get_hvs_format(u32 drm_format)
119{
120 unsigned i;
121
122 for (i = 0; i < ARRAY_SIZE(hvs_formats); i++) {
123 if (hvs_formats[i].drm == drm_format)
124 return &hvs_formats[i];
125 }
126
127 return NULL;
128}
129
Eric Anholt21af94c2015-10-20 16:06:57 +0100130static enum vc4_scaling_mode vc4_get_scaling_mode(u32 src, u32 dst)
131{
Boris Brezilloneb8dd3a2018-11-09 11:26:33 +0100132 if (dst == src)
Eric Anholt21af94c2015-10-20 16:06:57 +0100133 return VC4_SCALING_NONE;
Boris Brezilloneb8dd3a2018-11-09 11:26:33 +0100134 if (3 * dst >= 2 * src)
135 return VC4_SCALING_PPF;
136 else
137 return VC4_SCALING_TPZ;
Eric Anholt21af94c2015-10-20 16:06:57 +0100138}
139
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800140static bool plane_enabled(struct drm_plane_state *state)
141{
142 return state->fb && state->crtc;
143}
144
kbuild test robot91276ae2015-10-22 11:12:26 +0800145static struct drm_plane_state *vc4_plane_duplicate_state(struct drm_plane *plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800146{
147 struct vc4_plane_state *vc4_state;
148
149 if (WARN_ON(!plane->state))
150 return NULL;
151
152 vc4_state = kmemdup(plane->state, sizeof(*vc4_state), GFP_KERNEL);
153 if (!vc4_state)
154 return NULL;
155
Eric Anholt21af94c2015-10-20 16:06:57 +0100156 memset(&vc4_state->lbm, 0, sizeof(vc4_state->lbm));
Boris Brezillon8d938442018-11-30 10:02:51 +0100157 vc4_state->dlist_initialized = 0;
Eric Anholt21af94c2015-10-20 16:06:57 +0100158
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800159 __drm_atomic_helper_plane_duplicate_state(plane, &vc4_state->base);
160
161 if (vc4_state->dlist) {
162 vc4_state->dlist = kmemdup(vc4_state->dlist,
163 vc4_state->dlist_count * 4,
164 GFP_KERNEL);
165 if (!vc4_state->dlist) {
166 kfree(vc4_state);
167 return NULL;
168 }
169 vc4_state->dlist_size = vc4_state->dlist_count;
170 }
171
172 return &vc4_state->base;
173}
174
kbuild test robot91276ae2015-10-22 11:12:26 +0800175static void vc4_plane_destroy_state(struct drm_plane *plane,
176 struct drm_plane_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800177{
Eric Anholt21af94c2015-10-20 16:06:57 +0100178 struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800179 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
180
Eric Anholt21af94c2015-10-20 16:06:57 +0100181 if (vc4_state->lbm.allocated) {
182 unsigned long irqflags;
183
184 spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
185 drm_mm_remove_node(&vc4_state->lbm);
186 spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
187 }
188
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800189 kfree(vc4_state->dlist);
Daniel Vetter2f701692016-05-09 16:34:10 +0200190 __drm_atomic_helper_plane_destroy_state(&vc4_state->base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800191 kfree(state);
192}
193
194/* Called during init to allocate the plane's atomic state. */
kbuild test robot91276ae2015-10-22 11:12:26 +0800195static void vc4_plane_reset(struct drm_plane *plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800196{
197 struct vc4_plane_state *vc4_state;
198
199 WARN_ON(plane->state);
200
201 vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL);
202 if (!vc4_state)
203 return;
204
Alexandru Gheorghe42da6332018-08-04 17:15:29 +0100205 __drm_atomic_helper_plane_reset(plane, &vc4_state->base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800206}
207
208static void vc4_dlist_write(struct vc4_plane_state *vc4_state, u32 val)
209{
210 if (vc4_state->dlist_count == vc4_state->dlist_size) {
211 u32 new_size = max(4u, vc4_state->dlist_count * 2);
Kees Cook6da2ec52018-06-12 13:55:00 -0700212 u32 *new_dlist = kmalloc_array(new_size, 4, GFP_KERNEL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800213
214 if (!new_dlist)
215 return;
216 memcpy(new_dlist, vc4_state->dlist, vc4_state->dlist_count * 4);
217
218 kfree(vc4_state->dlist);
219 vc4_state->dlist = new_dlist;
220 vc4_state->dlist_size = new_size;
221 }
222
223 vc4_state->dlist[vc4_state->dlist_count++] = val;
224}
225
Eric Anholt21af94c2015-10-20 16:06:57 +0100226/* Returns the scl0/scl1 field based on whether the dimensions need to
227 * be up/down/non-scaled.
228 *
229 * This is a replication of a table from the spec.
230 */
Eric Anholtfc040232015-12-30 12:25:44 -0800231static u32 vc4_get_scl_field(struct drm_plane_state *state, int plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800232{
233 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Eric Anholt21af94c2015-10-20 16:06:57 +0100234
Eric Anholtfc040232015-12-30 12:25:44 -0800235 switch (vc4_state->x_scaling[plane] << 2 | vc4_state->y_scaling[plane]) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100236 case VC4_SCALING_PPF << 2 | VC4_SCALING_PPF:
237 return SCALER_CTL0_SCL_H_PPF_V_PPF;
238 case VC4_SCALING_TPZ << 2 | VC4_SCALING_PPF:
239 return SCALER_CTL0_SCL_H_TPZ_V_PPF;
240 case VC4_SCALING_PPF << 2 | VC4_SCALING_TPZ:
241 return SCALER_CTL0_SCL_H_PPF_V_TPZ;
242 case VC4_SCALING_TPZ << 2 | VC4_SCALING_TPZ:
243 return SCALER_CTL0_SCL_H_TPZ_V_TPZ;
244 case VC4_SCALING_PPF << 2 | VC4_SCALING_NONE:
245 return SCALER_CTL0_SCL_H_PPF_V_NONE;
246 case VC4_SCALING_NONE << 2 | VC4_SCALING_PPF:
247 return SCALER_CTL0_SCL_H_NONE_V_PPF;
248 case VC4_SCALING_NONE << 2 | VC4_SCALING_TPZ:
249 return SCALER_CTL0_SCL_H_NONE_V_TPZ;
250 case VC4_SCALING_TPZ << 2 | VC4_SCALING_NONE:
251 return SCALER_CTL0_SCL_H_TPZ_V_NONE;
252 default:
253 case VC4_SCALING_NONE << 2 | VC4_SCALING_NONE:
254 /* The unity case is independently handled by
255 * SCALER_CTL0_UNITY.
256 */
257 return 0;
258 }
259}
260
Boris Brezillon666e7352018-12-06 15:24:38 +0100261static int vc4_plane_margins_adj(struct drm_plane_state *pstate)
262{
263 struct vc4_plane_state *vc4_pstate = to_vc4_plane_state(pstate);
264 unsigned int left, right, top, bottom, adjhdisplay, adjvdisplay;
265 struct drm_crtc_state *crtc_state;
266
267 crtc_state = drm_atomic_get_new_crtc_state(pstate->state,
268 pstate->crtc);
269
270 vc4_crtc_get_margins(crtc_state, &left, &right, &top, &bottom);
271 if (!left && !right && !top && !bottom)
272 return 0;
273
274 if (left + right >= crtc_state->mode.hdisplay ||
275 top + bottom >= crtc_state->mode.vdisplay)
276 return -EINVAL;
277
278 adjhdisplay = crtc_state->mode.hdisplay - (left + right);
279 vc4_pstate->crtc_x = DIV_ROUND_CLOSEST(vc4_pstate->crtc_x *
280 adjhdisplay,
281 crtc_state->mode.hdisplay);
282 vc4_pstate->crtc_x += left;
283 if (vc4_pstate->crtc_x > crtc_state->mode.hdisplay - left)
284 vc4_pstate->crtc_x = crtc_state->mode.hdisplay - left;
285
286 adjvdisplay = crtc_state->mode.vdisplay - (top + bottom);
287 vc4_pstate->crtc_y = DIV_ROUND_CLOSEST(vc4_pstate->crtc_y *
288 adjvdisplay,
289 crtc_state->mode.vdisplay);
290 vc4_pstate->crtc_y += top;
291 if (vc4_pstate->crtc_y > crtc_state->mode.vdisplay - top)
292 vc4_pstate->crtc_y = crtc_state->mode.vdisplay - top;
293
294 vc4_pstate->crtc_w = DIV_ROUND_CLOSEST(vc4_pstate->crtc_w *
295 adjhdisplay,
296 crtc_state->mode.hdisplay);
297 vc4_pstate->crtc_h = DIV_ROUND_CLOSEST(vc4_pstate->crtc_h *
298 adjvdisplay,
299 crtc_state->mode.vdisplay);
300
301 if (!vc4_pstate->crtc_w || !vc4_pstate->crtc_h)
302 return -EINVAL;
303
304 return 0;
305}
306
Eric Anholt21af94c2015-10-20 16:06:57 +0100307static int vc4_plane_setup_clipping_and_scaling(struct drm_plane_state *state)
308{
Eric Anholt21af94c2015-10-20 16:06:57 +0100309 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800310 struct drm_framebuffer *fb = state->fb;
Eric Anholtfc040232015-12-30 12:25:44 -0800311 struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100312 u32 subpixel_src_mask = (1 << 16) - 1;
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200313 u32 format = fb->format->format;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +0200314 int num_planes = fb->format->num_planes;
Boris Brezillon58a6a362018-08-03 11:22:29 +0200315 struct drm_crtc_state *crtc_state;
316 u32 h_subsample, v_subsample;
317 int i, ret;
318
319 crtc_state = drm_atomic_get_existing_crtc_state(state->state,
320 state->crtc);
321 if (!crtc_state) {
322 DRM_DEBUG_KMS("Invalid crtc state\n");
323 return -EINVAL;
324 }
325
Boris Brezillon5dc416d2018-11-30 10:02:53 +0100326 ret = drm_atomic_helper_check_plane_state(state, crtc_state, 1,
327 INT_MAX, true, true);
Boris Brezillon58a6a362018-08-03 11:22:29 +0200328 if (ret)
329 return ret;
330
331 h_subsample = drm_format_horz_chroma_subsampling(format);
332 v_subsample = drm_format_vert_chroma_subsampling(format);
Eric Anholt5c679992015-12-28 14:34:44 -0800333
Eric Anholtfc040232015-12-30 12:25:44 -0800334 for (i = 0; i < num_planes; i++)
335 vc4_state->offsets[i] = bo->paddr + fb->offsets[i];
Eric Anholt5c679992015-12-28 14:34:44 -0800336
Eric Anholt21af94c2015-10-20 16:06:57 +0100337 /* We don't support subpixel source positioning for scaling. */
Boris Brezillon58a6a362018-08-03 11:22:29 +0200338 if ((state->src.x1 & subpixel_src_mask) ||
339 (state->src.x2 & subpixel_src_mask) ||
340 (state->src.y1 & subpixel_src_mask) ||
341 (state->src.y2 & subpixel_src_mask)) {
Eric Anholtbf893ac2015-10-23 10:36:27 +0100342 return -EINVAL;
343 }
344
Boris Brezillon58a6a362018-08-03 11:22:29 +0200345 vc4_state->src_x = state->src.x1 >> 16;
346 vc4_state->src_y = state->src.y1 >> 16;
347 vc4_state->src_w[0] = (state->src.x2 - state->src.x1) >> 16;
348 vc4_state->src_h[0] = (state->src.y2 - state->src.y1) >> 16;
Eric Anholtf863e352015-12-28 14:45:25 -0800349
Boris Brezillon58a6a362018-08-03 11:22:29 +0200350 vc4_state->crtc_x = state->dst.x1;
351 vc4_state->crtc_y = state->dst.y1;
352 vc4_state->crtc_w = state->dst.x2 - state->dst.x1;
353 vc4_state->crtc_h = state->dst.y2 - state->dst.y1;
Eric Anholtf863e352015-12-28 14:45:25 -0800354
Boris Brezillon666e7352018-12-06 15:24:38 +0100355 ret = vc4_plane_margins_adj(state);
356 if (ret)
357 return ret;
358
Eric Anholtfc040232015-12-30 12:25:44 -0800359 vc4_state->x_scaling[0] = vc4_get_scaling_mode(vc4_state->src_w[0],
360 vc4_state->crtc_w);
361 vc4_state->y_scaling[0] = vc4_get_scaling_mode(vc4_state->src_h[0],
362 vc4_state->crtc_h);
363
Boris Brezillon658d8cb2018-07-25 14:29:07 +0200364 vc4_state->is_unity = (vc4_state->x_scaling[0] == VC4_SCALING_NONE &&
365 vc4_state->y_scaling[0] == VC4_SCALING_NONE);
366
Eric Anholtfc040232015-12-30 12:25:44 -0800367 if (num_planes > 1) {
368 vc4_state->is_yuv = true;
369
Eric Anholtfc040232015-12-30 12:25:44 -0800370 vc4_state->src_w[1] = vc4_state->src_w[0] / h_subsample;
371 vc4_state->src_h[1] = vc4_state->src_h[0] / v_subsample;
372
373 vc4_state->x_scaling[1] =
374 vc4_get_scaling_mode(vc4_state->src_w[1],
375 vc4_state->crtc_w);
376 vc4_state->y_scaling[1] =
377 vc4_get_scaling_mode(vc4_state->src_h[1],
378 vc4_state->crtc_h);
379
Boris Brezillon05600542018-11-09 11:26:32 +0100380 /* YUV conversion requires that horizontal scaling be enabled
381 * on the UV plane even if vc4_get_scaling_mode() returned
382 * VC4_SCALING_NONE (which can happen when the down-scaling
383 * ratio is 0.5). Let's force it to VC4_SCALING_PPF in this
384 * case.
Eric Anholtfc040232015-12-30 12:25:44 -0800385 */
Boris Brezillon05600542018-11-09 11:26:32 +0100386 if (vc4_state->x_scaling[1] == VC4_SCALING_NONE)
387 vc4_state->x_scaling[1] = VC4_SCALING_PPF;
Boris Brezillona6a00912018-07-24 15:36:01 +0200388 } else {
Boris Brezillon2b02a052018-10-09 15:24:46 +0200389 vc4_state->is_yuv = false;
Boris Brezillona6a00912018-07-24 15:36:01 +0200390 vc4_state->x_scaling[1] = VC4_SCALING_NONE;
391 vc4_state->y_scaling[1] = VC4_SCALING_NONE;
Eric Anholtfc040232015-12-30 12:25:44 -0800392 }
393
Eric Anholt5c679992015-12-28 14:34:44 -0800394 return 0;
395}
396
Eric Anholt21af94c2015-10-20 16:06:57 +0100397static void vc4_write_tpz(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
398{
399 u32 scale, recip;
400
401 scale = (1 << 16) * src / dst;
402
403 /* The specs note that while the reciprocal would be defined
404 * as (1<<32)/scale, ~0 is close enough.
405 */
406 recip = ~0 / scale;
407
408 vc4_dlist_write(vc4_state,
409 VC4_SET_FIELD(scale, SCALER_TPZ0_SCALE) |
410 VC4_SET_FIELD(0, SCALER_TPZ0_IPHASE));
411 vc4_dlist_write(vc4_state,
412 VC4_SET_FIELD(recip, SCALER_TPZ1_RECIP));
413}
414
415static void vc4_write_ppf(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
416{
417 u32 scale = (1 << 16) * src / dst;
418
419 vc4_dlist_write(vc4_state,
420 SCALER_PPF_AGC |
421 VC4_SET_FIELD(scale, SCALER_PPF_SCALE) |
422 VC4_SET_FIELD(0, SCALER_PPF_IPHASE));
423}
424
425static u32 vc4_lbm_size(struct drm_plane_state *state)
426{
427 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
428 /* This is the worst case number. One of the two sizes will
429 * be used depending on the scaling configuration.
430 */
Eric Anholtfc040232015-12-30 12:25:44 -0800431 u32 pix_per_line = max(vc4_state->src_w[0], (u32)vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100432 u32 lbm;
433
Boris Brezillonb2e554d2018-11-30 10:02:49 +0100434 /* LBM is not needed when there's no vertical scaling. */
435 if (vc4_state->y_scaling[0] == VC4_SCALING_NONE &&
436 vc4_state->y_scaling[1] == VC4_SCALING_NONE)
437 return 0;
438
Eric Anholtfc040232015-12-30 12:25:44 -0800439 if (!vc4_state->is_yuv) {
Boris Brezillonb2e554d2018-11-30 10:02:49 +0100440 if (vc4_state->y_scaling[0] == VC4_SCALING_TPZ)
Eric Anholtfc040232015-12-30 12:25:44 -0800441 lbm = pix_per_line * 8;
442 else {
443 /* In special cases, this multiplier might be 12. */
444 lbm = pix_per_line * 16;
445 }
446 } else {
447 /* There are cases for this going down to a multiplier
448 * of 2, but according to the firmware source, the
449 * table in the docs is somewhat wrong.
450 */
Eric Anholt21af94c2015-10-20 16:06:57 +0100451 lbm = pix_per_line * 16;
452 }
453
454 lbm = roundup(lbm, 32);
455
456 return lbm;
457}
458
Eric Anholtfc040232015-12-30 12:25:44 -0800459static void vc4_write_scaling_parameters(struct drm_plane_state *state,
460 int channel)
Eric Anholt21af94c2015-10-20 16:06:57 +0100461{
462 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
463
464 /* Ch0 H-PPF Word 0: Scaling Parameters */
Eric Anholtfc040232015-12-30 12:25:44 -0800465 if (vc4_state->x_scaling[channel] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100466 vc4_write_ppf(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800467 vc4_state->src_w[channel], vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100468 }
469
470 /* Ch0 V-PPF Words 0-1: Scaling Parameters, Context */
Eric Anholtfc040232015-12-30 12:25:44 -0800471 if (vc4_state->y_scaling[channel] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100472 vc4_write_ppf(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800473 vc4_state->src_h[channel], vc4_state->crtc_h);
Eric Anholt21af94c2015-10-20 16:06:57 +0100474 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
475 }
476
477 /* Ch0 H-TPZ Words 0-1: Scaling Parameters, Recip */
Eric Anholtfc040232015-12-30 12:25:44 -0800478 if (vc4_state->x_scaling[channel] == VC4_SCALING_TPZ) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100479 vc4_write_tpz(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800480 vc4_state->src_w[channel], vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100481 }
482
483 /* Ch0 V-TPZ Words 0-2: Scaling Parameters, Recip, Context */
Eric Anholtfc040232015-12-30 12:25:44 -0800484 if (vc4_state->y_scaling[channel] == VC4_SCALING_TPZ) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100485 vc4_write_tpz(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800486 vc4_state->src_h[channel], vc4_state->crtc_h);
Eric Anholt21af94c2015-10-20 16:06:57 +0100487 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
488 }
489}
Eric Anholt5c679992015-12-28 14:34:44 -0800490
Boris Brezillon0a038c12018-11-30 10:02:50 +0100491static int vc4_plane_allocate_lbm(struct drm_plane_state *state)
492{
493 struct vc4_dev *vc4 = to_vc4_dev(state->plane->dev);
494 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
495 unsigned long irqflags;
496 u32 lbm_size;
497
498 lbm_size = vc4_lbm_size(state);
499 if (!lbm_size)
500 return 0;
501
502 if (WARN_ON(!vc4_state->lbm_offset))
503 return -EINVAL;
504
505 /* Allocate the LBM memory that the HVS will use for temporary
506 * storage due to our scaling/format conversion.
507 */
508 if (!vc4_state->lbm.allocated) {
509 int ret;
510
511 spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
512 ret = drm_mm_insert_node_generic(&vc4->hvs->lbm_mm,
513 &vc4_state->lbm,
514 lbm_size, 32, 0, 0);
515 spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
516
517 if (ret)
518 return ret;
519 } else {
520 WARN_ON_ONCE(lbm_size != vc4_state->lbm.size);
521 }
522
523 vc4_state->dlist[vc4_state->lbm_offset] = vc4_state->lbm.start;
524
525 return 0;
526}
527
Eric Anholt5c679992015-12-28 14:34:44 -0800528/* Writes out a full display list for an active plane to the plane's
529 * private dlist state.
530 */
531static int vc4_plane_mode_set(struct drm_plane *plane,
532 struct drm_plane_state *state)
533{
Eric Anholt21af94c2015-10-20 16:06:57 +0100534 struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
Eric Anholt5c679992015-12-28 14:34:44 -0800535 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
536 struct drm_framebuffer *fb = state->fb;
Eric Anholt5c679992015-12-28 14:34:44 -0800537 u32 ctl0_offset = vc4_state->dlist_count;
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200538 const struct hvs_format *format = vc4_get_hvs_format(fb->format->format);
Dave Stevensone065a8d2018-03-16 15:04:35 -0700539 u64 base_format_mod = fourcc_mod_broadcom_mod(fb->modifier);
Eric Anholtfc040232015-12-30 12:25:44 -0800540 int num_planes = drm_format_num_planes(format->drm);
Boris Brezillona65511b12018-08-03 11:22:30 +0200541 u32 h_subsample, v_subsample;
Stefan Schake22445f02018-04-20 17:09:54 -0700542 bool mix_plane_alpha;
Stefan Schake3d67b682018-03-09 01:53:35 +0100543 bool covers_screen;
Eric Anholt98830d912017-06-07 17:13:35 -0700544 u32 scl0, scl1, pitch0;
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100545 u32 tiling, src_y;
Dave Stevensone065a8d2018-03-16 15:04:35 -0700546 u32 hvs_format = format->hvs;
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100547 unsigned int rotation;
Eric Anholtfc040232015-12-30 12:25:44 -0800548 int ret, i;
Eric Anholt5c679992015-12-28 14:34:44 -0800549
Boris Brezillon8d938442018-11-30 10:02:51 +0100550 if (vc4_state->dlist_initialized)
551 return 0;
552
Eric Anholt5c679992015-12-28 14:34:44 -0800553 ret = vc4_plane_setup_clipping_and_scaling(state);
554 if (ret)
555 return ret;
556
Eric Anholtfc040232015-12-30 12:25:44 -0800557 /* SCL1 is used for Cb/Cr scaling of planar formats. For RGB
558 * and 4:4:4, scl1 should be set to scl0 so both channels of
559 * the scaler do the same thing. For YUV, the Y plane needs
560 * to be put in channel 1 and Cb/Cr in channel 0, so we swap
561 * the scl fields here.
562 */
563 if (num_planes == 1) {
Boris Brezillon9a0e9802018-05-07 14:13:03 +0200564 scl0 = vc4_get_scl_field(state, 0);
Eric Anholtfc040232015-12-30 12:25:44 -0800565 scl1 = scl0;
566 } else {
567 scl0 = vc4_get_scl_field(state, 1);
568 scl1 = vc4_get_scl_field(state, 0);
569 }
Eric Anholt21af94c2015-10-20 16:06:57 +0100570
Boris Brezillona65511b12018-08-03 11:22:30 +0200571 h_subsample = drm_format_horz_chroma_subsampling(format->drm);
572 v_subsample = drm_format_vert_chroma_subsampling(format->drm);
573
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100574 rotation = drm_rotation_simplify(state->rotation,
575 DRM_MODE_ROTATE_0 |
576 DRM_MODE_REFLECT_X |
577 DRM_MODE_REFLECT_Y);
578
579 /* We must point to the last line when Y reflection is enabled. */
580 src_y = vc4_state->src_y;
581 if (rotation & DRM_MODE_REFLECT_Y)
582 src_y += vc4_state->src_h[0] - 1;
583
Dave Stevensone065a8d2018-03-16 15:04:35 -0700584 switch (base_format_mod) {
Eric Anholt98830d912017-06-07 17:13:35 -0700585 case DRM_FORMAT_MOD_LINEAR:
586 tiling = SCALER_CTL0_TILING_LINEAR;
587 pitch0 = VC4_SET_FIELD(fb->pitches[0], SCALER_SRC_PITCH);
Boris Brezillona65511b12018-08-03 11:22:30 +0200588
589 /* Adjust the base pointer to the first pixel to be scanned
590 * out.
591 */
592 for (i = 0; i < num_planes; i++) {
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100593 vc4_state->offsets[i] += src_y /
Boris Brezillona65511b12018-08-03 11:22:30 +0200594 (i ? v_subsample : 1) *
595 fb->pitches[i];
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100596
Boris Brezillona65511b12018-08-03 11:22:30 +0200597 vc4_state->offsets[i] += vc4_state->src_x /
598 (i ? h_subsample : 1) *
599 fb->format->cpp[i];
600 }
Boris Brezillon3e407412018-08-03 11:22:31 +0200601
Eric Anholt98830d912017-06-07 17:13:35 -0700602 break;
Eric Anholt652badb2017-09-27 12:32:09 -0700603
604 case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED: {
Eric Anholt652badb2017-09-27 12:32:09 -0700605 u32 tile_size_shift = 12; /* T tiles are 4kb */
Boris Brezillon3e407412018-08-03 11:22:31 +0200606 /* Whole-tile offsets, mostly for setting the pitch. */
607 u32 tile_w_shift = fb->format->cpp[0] == 2 ? 6 : 5;
Eric Anholt652badb2017-09-27 12:32:09 -0700608 u32 tile_h_shift = 5; /* 16 and 32bpp are 32 pixels high */
Boris Brezillon3e407412018-08-03 11:22:31 +0200609 u32 tile_w_mask = (1 << tile_w_shift) - 1;
610 /* The height mask on 32-bit-per-pixel tiles is 63, i.e. twice
611 * the height (in pixels) of a 4k tile.
612 */
613 u32 tile_h_mask = (2 << tile_h_shift) - 1;
614 /* For T-tiled, the FB pitch is "how many bytes from one row to
615 * the next, such that
616 *
617 * pitch * tile_h == tile_size * tiles_per_row
618 */
Eric Anholt652badb2017-09-27 12:32:09 -0700619 u32 tiles_w = fb->pitches[0] >> (tile_size_shift - tile_h_shift);
Boris Brezillon3e407412018-08-03 11:22:31 +0200620 u32 tiles_l = vc4_state->src_x >> tile_w_shift;
621 u32 tiles_r = tiles_w - tiles_l;
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100622 u32 tiles_t = src_y >> tile_h_shift;
Boris Brezillon3e407412018-08-03 11:22:31 +0200623 /* Intra-tile offsets, which modify the base address (the
624 * SCALER_PITCH0_TILE_Y_OFFSET tells HVS how to walk from that
625 * base address).
626 */
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100627 u32 tile_y = (src_y >> 4) & 1;
628 u32 subtile_y = (src_y >> 2) & 3;
629 u32 utile_y = src_y & 3;
Boris Brezillon3e407412018-08-03 11:22:31 +0200630 u32 x_off = vc4_state->src_x & tile_w_mask;
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100631 u32 y_off = src_y & tile_h_mask;
632
633 /* When Y reflection is requested we must set the
634 * SCALER_PITCH0_TILE_LINE_DIR flag to tell HVS that all lines
635 * after the initial one should be fetched in descending order,
636 * which makes sense since we start from the last line and go
637 * backward.
638 * Don't know why we need y_off = max_y_off - y_off, but it's
639 * definitely required (I guess it's also related to the "going
640 * backward" situation).
641 */
642 if (rotation & DRM_MODE_REFLECT_Y) {
643 y_off = tile_h_mask - y_off;
644 pitch0 = SCALER_PITCH0_TILE_LINE_DIR;
645 } else {
646 pitch0 = 0;
647 }
Eric Anholt652badb2017-09-27 12:32:09 -0700648
Eric Anholt98830d912017-06-07 17:13:35 -0700649 tiling = SCALER_CTL0_TILING_256B_OR_T;
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100650 pitch0 |= (VC4_SET_FIELD(x_off, SCALER_PITCH0_SINK_PIX) |
651 VC4_SET_FIELD(y_off, SCALER_PITCH0_TILE_Y_OFFSET) |
652 VC4_SET_FIELD(tiles_l, SCALER_PITCH0_TILE_WIDTH_L) |
653 VC4_SET_FIELD(tiles_r, SCALER_PITCH0_TILE_WIDTH_R));
Boris Brezillon3e407412018-08-03 11:22:31 +0200654 vc4_state->offsets[0] += tiles_t * (tiles_w << tile_size_shift);
655 vc4_state->offsets[0] += subtile_y << 8;
656 vc4_state->offsets[0] += utile_y << 4;
Eric Anholt98830d912017-06-07 17:13:35 -0700657
Boris Brezillon3e407412018-08-03 11:22:31 +0200658 /* Rows of tiles alternate left-to-right and right-to-left. */
659 if (tiles_t & 1) {
660 pitch0 |= SCALER_PITCH0_TILE_INITIAL_LINE_DIR;
661 vc4_state->offsets[0] += (tiles_w - tiles_l) <<
662 tile_size_shift;
663 vc4_state->offsets[0] -= (1 + !tile_y) << 10;
664 } else {
665 vc4_state->offsets[0] += tiles_l << tile_size_shift;
666 vc4_state->offsets[0] += tile_y << 10;
667 }
668
Eric Anholt98830d912017-06-07 17:13:35 -0700669 break;
Eric Anholt652badb2017-09-27 12:32:09 -0700670 }
671
Dave Stevensone065a8d2018-03-16 15:04:35 -0700672 case DRM_FORMAT_MOD_BROADCOM_SAND64:
673 case DRM_FORMAT_MOD_BROADCOM_SAND128:
674 case DRM_FORMAT_MOD_BROADCOM_SAND256: {
675 uint32_t param = fourcc_mod_broadcom_param(fb->modifier);
Boris Brezillon8e75d582018-12-07 09:36:05 +0100676 u32 tile_w, tile, x_off, pix_per_tile;
Dave Stevensone065a8d2018-03-16 15:04:35 -0700677
Paul Kocialkowski0ea33052018-12-14 15:12:18 +0100678 hvs_format = HVS_PIXEL_FORMAT_H264;
Dave Stevensone065a8d2018-03-16 15:04:35 -0700679
680 switch (base_format_mod) {
681 case DRM_FORMAT_MOD_BROADCOM_SAND64:
682 tiling = SCALER_CTL0_TILING_64B;
Boris Brezillon8e75d582018-12-07 09:36:05 +0100683 tile_w = 64;
Dave Stevensone065a8d2018-03-16 15:04:35 -0700684 break;
685 case DRM_FORMAT_MOD_BROADCOM_SAND128:
686 tiling = SCALER_CTL0_TILING_128B;
Boris Brezillon8e75d582018-12-07 09:36:05 +0100687 tile_w = 128;
Dave Stevensone065a8d2018-03-16 15:04:35 -0700688 break;
689 case DRM_FORMAT_MOD_BROADCOM_SAND256:
690 tiling = SCALER_CTL0_TILING_256B_OR_T;
Boris Brezillon8e75d582018-12-07 09:36:05 +0100691 tile_w = 256;
Dave Stevensone065a8d2018-03-16 15:04:35 -0700692 break;
693 default:
694 break;
695 }
696
697 if (param > SCALER_TILE_HEIGHT_MASK) {
698 DRM_DEBUG_KMS("SAND height too large (%d)\n", param);
699 return -EINVAL;
700 }
701
Boris Brezillon8e75d582018-12-07 09:36:05 +0100702 pix_per_tile = tile_w / fb->format->cpp[0];
703 tile = vc4_state->src_x / pix_per_tile;
704 x_off = vc4_state->src_x % pix_per_tile;
705
706 /* Adjust the base pointer to the first pixel to be scanned
707 * out.
708 */
709 for (i = 0; i < num_planes; i++) {
710 vc4_state->offsets[i] += param * tile_w * tile;
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100711 vc4_state->offsets[i] += src_y /
Boris Brezillon8e75d582018-12-07 09:36:05 +0100712 (i ? v_subsample : 1) *
713 tile_w;
714 vc4_state->offsets[i] += x_off /
715 (i ? h_subsample : 1) *
716 fb->format->cpp[i];
717 }
718
Dave Stevensone065a8d2018-03-16 15:04:35 -0700719 pitch0 = VC4_SET_FIELD(param, SCALER_TILE_HEIGHT);
720 break;
721 }
722
Eric Anholt98830d912017-06-07 17:13:35 -0700723 default:
724 DRM_DEBUG_KMS("Unsupported FB tiling flag 0x%16llx",
725 (long long)fb->modifier);
726 return -EINVAL;
727 }
728
Eric Anholt21af94c2015-10-20 16:06:57 +0100729 /* Control word */
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800730 vc4_dlist_write(vc4_state,
731 SCALER_CTL0_VALID |
Boris Brezillon7cd3cf32018-12-07 09:36:06 +0100732 (rotation & DRM_MODE_REFLECT_X ? SCALER_CTL0_HFLIP : 0) |
733 (rotation & DRM_MODE_REFLECT_Y ? SCALER_CTL0_VFLIP : 0) |
Maxime Ripard3257ec72018-05-17 15:37:59 +0200734 VC4_SET_FIELD(SCALER_CTL0_RGBA_EXPAND_ROUND, SCALER_CTL0_RGBA_EXPAND) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800735 (format->pixel_order << SCALER_CTL0_ORDER_SHIFT) |
Dave Stevensone065a8d2018-03-16 15:04:35 -0700736 (hvs_format << SCALER_CTL0_PIXEL_FORMAT_SHIFT) |
Eric Anholt98830d912017-06-07 17:13:35 -0700737 VC4_SET_FIELD(tiling, SCALER_CTL0_TILING) |
Eric Anholt21af94c2015-10-20 16:06:57 +0100738 (vc4_state->is_unity ? SCALER_CTL0_UNITY : 0) |
Eric Anholtfc040232015-12-30 12:25:44 -0800739 VC4_SET_FIELD(scl0, SCALER_CTL0_SCL0) |
740 VC4_SET_FIELD(scl1, SCALER_CTL0_SCL1));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800741
742 /* Position Word 0: Image Positions and Alpha Value */
Eric Anholt6674a902015-12-30 11:50:22 -0800743 vc4_state->pos0_offset = vc4_state->dlist_count;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800744 vc4_dlist_write(vc4_state,
Stefan Schake22445f02018-04-20 17:09:54 -0700745 VC4_SET_FIELD(state->alpha >> 8, SCALER_POS0_FIXED_ALPHA) |
Eric Anholt5c679992015-12-28 14:34:44 -0800746 VC4_SET_FIELD(vc4_state->crtc_x, SCALER_POS0_START_X) |
747 VC4_SET_FIELD(vc4_state->crtc_y, SCALER_POS0_START_Y));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800748
Eric Anholt21af94c2015-10-20 16:06:57 +0100749 /* Position Word 1: Scaled Image Dimensions. */
750 if (!vc4_state->is_unity) {
751 vc4_dlist_write(vc4_state,
752 VC4_SET_FIELD(vc4_state->crtc_w,
753 SCALER_POS1_SCL_WIDTH) |
754 VC4_SET_FIELD(vc4_state->crtc_h,
755 SCALER_POS1_SCL_HEIGHT));
756 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800757
Stefan Schake22445f02018-04-20 17:09:54 -0700758 /* Don't waste cycles mixing with plane alpha if the set alpha
759 * is opaque or there is no per-pixel alpha information.
760 * In any case we use the alpha property value as the fixed alpha.
761 */
762 mix_plane_alpha = state->alpha != DRM_BLEND_ALPHA_OPAQUE &&
763 fb->format->has_alpha;
764
Stefan Schake05202c22018-03-09 01:53:34 +0100765 /* Position Word 2: Source Image Size, Alpha */
Eric Anholt6674a902015-12-30 11:50:22 -0800766 vc4_state->pos2_offset = vc4_state->dlist_count;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800767 vc4_dlist_write(vc4_state,
Maxime Ripard124e5da2017-12-22 15:31:27 +0100768 VC4_SET_FIELD(fb->format->has_alpha ?
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800769 SCALER_POS2_ALPHA_MODE_PIPELINE :
770 SCALER_POS2_ALPHA_MODE_FIXED,
771 SCALER_POS2_ALPHA_MODE) |
Stefan Schake22445f02018-04-20 17:09:54 -0700772 (mix_plane_alpha ? SCALER_POS2_ALPHA_MIX : 0) |
Stefan Schake05202c22018-03-09 01:53:34 +0100773 (fb->format->has_alpha ? SCALER_POS2_ALPHA_PREMULT : 0) |
Eric Anholtfc040232015-12-30 12:25:44 -0800774 VC4_SET_FIELD(vc4_state->src_w[0], SCALER_POS2_WIDTH) |
775 VC4_SET_FIELD(vc4_state->src_h[0], SCALER_POS2_HEIGHT));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800776
777 /* Position Word 3: Context. Written by the HVS. */
778 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
779
Eric Anholtfc040232015-12-30 12:25:44 -0800780
781 /* Pointer Word 0/1/2: RGB / Y / Cb / Cr Pointers
782 *
783 * The pointers may be any byte address.
784 */
Eric Anholt6674a902015-12-30 11:50:22 -0800785 vc4_state->ptr0_offset = vc4_state->dlist_count;
Dave Stevenson090cb0c2017-11-16 14:22:30 +0000786 for (i = 0; i < num_planes; i++)
787 vc4_dlist_write(vc4_state, vc4_state->offsets[i]);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800788
Eric Anholtfc040232015-12-30 12:25:44 -0800789 /* Pointer Context Word 0/1/2: Written by the HVS */
790 for (i = 0; i < num_planes; i++)
791 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800792
Eric Anholt98830d912017-06-07 17:13:35 -0700793 /* Pitch word 0 */
794 vc4_dlist_write(vc4_state, pitch0);
795
796 /* Pitch word 1/2 */
797 for (i = 1; i < num_planes; i++) {
Dave Stevensone065a8d2018-03-16 15:04:35 -0700798 if (hvs_format != HVS_PIXEL_FORMAT_H264) {
799 vc4_dlist_write(vc4_state,
800 VC4_SET_FIELD(fb->pitches[i],
801 SCALER_SRC_PITCH));
802 } else {
803 vc4_dlist_write(vc4_state, pitch0);
804 }
Eric Anholtfc040232015-12-30 12:25:44 -0800805 }
806
807 /* Colorspace conversion words */
808 if (vc4_state->is_yuv) {
809 vc4_dlist_write(vc4_state, SCALER_CSC0_ITR_R_601_5);
810 vc4_dlist_write(vc4_state, SCALER_CSC1_ITR_R_601_5);
811 vc4_dlist_write(vc4_state, SCALER_CSC2_ITR_R_601_5);
812 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800813
Boris Brezillon0a038c12018-11-30 10:02:50 +0100814 vc4_state->lbm_offset = 0;
815
Boris Brezillon658d8cb2018-07-25 14:29:07 +0200816 if (vc4_state->x_scaling[0] != VC4_SCALING_NONE ||
817 vc4_state->x_scaling[1] != VC4_SCALING_NONE ||
818 vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
819 vc4_state->y_scaling[1] != VC4_SCALING_NONE) {
Boris Brezillon0a038c12018-11-30 10:02:50 +0100820 /* Reserve a slot for the LBM Base Address. The real value will
821 * be set when calling vc4_plane_allocate_lbm().
822 */
Eric Anholtfc040232015-12-30 12:25:44 -0800823 if (vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
Boris Brezillon0a038c12018-11-30 10:02:50 +0100824 vc4_state->y_scaling[1] != VC4_SCALING_NONE)
825 vc4_state->lbm_offset = vc4_state->dlist_count++;
Eric Anholt21af94c2015-10-20 16:06:57 +0100826
Eric Anholtfc040232015-12-30 12:25:44 -0800827 if (num_planes > 1) {
828 /* Emit Cb/Cr as channel 0 and Y as channel
829 * 1. This matches how we set up scl0/scl1
830 * above.
831 */
832 vc4_write_scaling_parameters(state, 1);
833 }
834 vc4_write_scaling_parameters(state, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100835
836 /* If any PPF setup was done, then all the kernel
837 * pointers get uploaded.
838 */
Eric Anholtfc040232015-12-30 12:25:44 -0800839 if (vc4_state->x_scaling[0] == VC4_SCALING_PPF ||
840 vc4_state->y_scaling[0] == VC4_SCALING_PPF ||
841 vc4_state->x_scaling[1] == VC4_SCALING_PPF ||
842 vc4_state->y_scaling[1] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100843 u32 kernel = VC4_SET_FIELD(vc4->hvs->mitchell_netravali_filter.start,
844 SCALER_PPF_KERNEL_OFFSET);
845
846 /* HPPF plane 0 */
847 vc4_dlist_write(vc4_state, kernel);
848 /* VPPF plane 0 */
849 vc4_dlist_write(vc4_state, kernel);
850 /* HPPF plane 1 */
851 vc4_dlist_write(vc4_state, kernel);
852 /* VPPF plane 1 */
853 vc4_dlist_write(vc4_state, kernel);
854 }
855 }
856
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800857 vc4_state->dlist[ctl0_offset] |=
858 VC4_SET_FIELD(vc4_state->dlist_count, SCALER_CTL0_SIZE);
859
Stefan Schake3d67b682018-03-09 01:53:35 +0100860 /* crtc_* are already clipped coordinates. */
861 covers_screen = vc4_state->crtc_x == 0 && vc4_state->crtc_y == 0 &&
862 vc4_state->crtc_w == state->crtc->mode.hdisplay &&
863 vc4_state->crtc_h == state->crtc->mode.vdisplay;
864 /* Background fill might be necessary when the plane has per-pixel
Stefan Schake22445f02018-04-20 17:09:54 -0700865 * alpha content or a non-opaque plane alpha and could blend from the
866 * background or does not cover the entire screen.
Stefan Schake3d67b682018-03-09 01:53:35 +0100867 */
Stefan Schake22445f02018-04-20 17:09:54 -0700868 vc4_state->needs_bg_fill = fb->format->has_alpha || !covers_screen ||
869 state->alpha != DRM_BLEND_ALPHA_OPAQUE;
Stefan Schake3d67b682018-03-09 01:53:35 +0100870
Boris Brezillon8d938442018-11-30 10:02:51 +0100871 /* Flag the dlist as initialized to avoid checking it twice in case
872 * the async update check already called vc4_plane_mode_set() and
873 * decided to fallback to sync update because async update was not
874 * possible.
875 */
876 vc4_state->dlist_initialized = 1;
877
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800878 return 0;
879}
880
881/* If a modeset involves changing the setup of a plane, the atomic
882 * infrastructure will call this to validate a proposed plane setup.
883 * However, if a plane isn't getting updated, this (and the
884 * corresponding vc4_plane_atomic_update) won't get called. Thus, we
885 * compute the dlist here and have all active plane dlists get updated
886 * in the CRTC's flush.
887 */
888static int vc4_plane_atomic_check(struct drm_plane *plane,
889 struct drm_plane_state *state)
890{
891 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Boris Brezillon0a038c12018-11-30 10:02:50 +0100892 int ret;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800893
894 vc4_state->dlist_count = 0;
895
Boris Brezillon0a038c12018-11-30 10:02:50 +0100896 if (!plane_enabled(state))
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800897 return 0;
Boris Brezillon0a038c12018-11-30 10:02:50 +0100898
899 ret = vc4_plane_mode_set(plane, state);
900 if (ret)
901 return ret;
902
903 return vc4_plane_allocate_lbm(state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800904}
905
906static void vc4_plane_atomic_update(struct drm_plane *plane,
907 struct drm_plane_state *old_state)
908{
909 /* No contents here. Since we don't know where in the CRTC's
910 * dlist we should be stored, our dlist is uploaded to the
911 * hardware with vc4_plane_write_dlist() at CRTC atomic_flush
912 * time.
913 */
914}
915
916u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist)
917{
918 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
919 int i;
920
Eric Anholtb501bac2015-11-30 12:34:01 -0800921 vc4_state->hw_dlist = dlist;
922
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800923 /* Can't memcpy_toio() because it needs to be 32-bit writes. */
924 for (i = 0; i < vc4_state->dlist_count; i++)
925 writel(vc4_state->dlist[i], &dlist[i]);
926
927 return vc4_state->dlist_count;
928}
929
Daniel Vetter2f196b72016-06-02 16:21:44 +0200930u32 vc4_plane_dlist_size(const struct drm_plane_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800931{
Daniel Vetter2f196b72016-06-02 16:21:44 +0200932 const struct vc4_plane_state *vc4_state =
933 container_of(state, typeof(*vc4_state), base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800934
935 return vc4_state->dlist_count;
936}
937
Eric Anholtb501bac2015-11-30 12:34:01 -0800938/* Updates the plane to immediately (well, once the FIFO needs
939 * refilling) scan out from at a new framebuffer.
940 */
941void vc4_plane_async_set_fb(struct drm_plane *plane, struct drm_framebuffer *fb)
942{
943 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
944 struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
945 uint32_t addr;
946
947 /* We're skipping the address adjustment for negative origin,
948 * because this is only called on the primary plane.
949 */
950 WARN_ON_ONCE(plane->state->crtc_x < 0 || plane->state->crtc_y < 0);
951 addr = bo->paddr + fb->offsets[0];
952
953 /* Write the new address into the hardware immediately. The
954 * scanout will start from this address as soon as the FIFO
955 * needs to refill with pixels.
956 */
Eric Anholt6674a902015-12-30 11:50:22 -0800957 writel(addr, &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
Eric Anholtb501bac2015-11-30 12:34:01 -0800958
959 /* Also update the CPU-side dlist copy, so that any later
960 * atomic updates that don't do a new modeset on our plane
961 * also use our updated address.
962 */
Eric Anholt6674a902015-12-30 11:50:22 -0800963 vc4_state->dlist[vc4_state->ptr0_offset] = addr;
Eric Anholtb501bac2015-11-30 12:34:01 -0800964}
965
Gustavo Padovan539c3202018-03-30 10:54:45 +0200966static void vc4_plane_atomic_async_update(struct drm_plane *plane,
967 struct drm_plane_state *state)
968{
Boris Brezillon5a439112018-11-15 11:58:51 +0100969 struct vc4_plane_state *vc4_state, *new_vc4_state;
Gustavo Padovan539c3202018-03-30 10:54:45 +0200970
Boris Brezillon1d4118c2018-11-30 10:02:52 +0100971 drm_atomic_set_fb_for_plane(plane->state, state->fb);
Gustavo Padovan539c3202018-03-30 10:54:45 +0200972 plane->state->crtc_x = state->crtc_x;
973 plane->state->crtc_y = state->crtc_y;
Boris Brezillon1d4118c2018-11-30 10:02:52 +0100974 plane->state->crtc_w = state->crtc_w;
975 plane->state->crtc_h = state->crtc_h;
Gustavo Padovan539c3202018-03-30 10:54:45 +0200976 plane->state->src_x = state->src_x;
977 plane->state->src_y = state->src_y;
Boris Brezillon1d4118c2018-11-30 10:02:52 +0100978 plane->state->src_w = state->src_w;
979 plane->state->src_h = state->src_h;
980 plane->state->src_h = state->src_h;
981 plane->state->alpha = state->alpha;
982 plane->state->pixel_blend_mode = state->pixel_blend_mode;
983 plane->state->rotation = state->rotation;
984 plane->state->zpos = state->zpos;
985 plane->state->normalized_zpos = state->normalized_zpos;
986 plane->state->color_encoding = state->color_encoding;
987 plane->state->color_range = state->color_range;
988 plane->state->src = state->src;
989 plane->state->dst = state->dst;
990 plane->state->visible = state->visible;
Boris Brezillon5a439112018-11-15 11:58:51 +0100991
992 new_vc4_state = to_vc4_plane_state(state);
993 vc4_state = to_vc4_plane_state(plane->state);
994
Boris Brezillon1d4118c2018-11-30 10:02:52 +0100995 vc4_state->crtc_x = new_vc4_state->crtc_x;
996 vc4_state->crtc_y = new_vc4_state->crtc_y;
997 vc4_state->crtc_h = new_vc4_state->crtc_h;
998 vc4_state->crtc_w = new_vc4_state->crtc_w;
999 vc4_state->src_x = new_vc4_state->src_x;
1000 vc4_state->src_y = new_vc4_state->src_y;
1001 memcpy(vc4_state->src_w, new_vc4_state->src_w,
1002 sizeof(vc4_state->src_w));
1003 memcpy(vc4_state->src_h, new_vc4_state->src_h,
1004 sizeof(vc4_state->src_h));
1005 memcpy(vc4_state->x_scaling, new_vc4_state->x_scaling,
1006 sizeof(vc4_state->x_scaling));
1007 memcpy(vc4_state->y_scaling, new_vc4_state->y_scaling,
1008 sizeof(vc4_state->y_scaling));
1009 vc4_state->is_unity = new_vc4_state->is_unity;
1010 vc4_state->is_yuv = new_vc4_state->is_yuv;
1011 memcpy(vc4_state->offsets, new_vc4_state->offsets,
1012 sizeof(vc4_state->offsets));
1013 vc4_state->needs_bg_fill = new_vc4_state->needs_bg_fill;
1014
Boris Brezillon5a439112018-11-15 11:58:51 +01001015 /* Update the current vc4_state pos0, pos2 and ptr0 dlist entries. */
1016 vc4_state->dlist[vc4_state->pos0_offset] =
1017 new_vc4_state->dlist[vc4_state->pos0_offset];
1018 vc4_state->dlist[vc4_state->pos2_offset] =
1019 new_vc4_state->dlist[vc4_state->pos2_offset];
1020 vc4_state->dlist[vc4_state->ptr0_offset] =
1021 new_vc4_state->dlist[vc4_state->ptr0_offset];
Gustavo Padovan539c3202018-03-30 10:54:45 +02001022
1023 /* Note that we can't just call vc4_plane_write_dlist()
1024 * because that would smash the context data that the HVS is
1025 * currently using.
1026 */
1027 writel(vc4_state->dlist[vc4_state->pos0_offset],
1028 &vc4_state->hw_dlist[vc4_state->pos0_offset]);
1029 writel(vc4_state->dlist[vc4_state->pos2_offset],
1030 &vc4_state->hw_dlist[vc4_state->pos2_offset]);
1031 writel(vc4_state->dlist[vc4_state->ptr0_offset],
1032 &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
1033}
1034
1035static int vc4_plane_atomic_async_check(struct drm_plane *plane,
1036 struct drm_plane_state *state)
1037{
Boris Brezillon1d4118c2018-11-30 10:02:52 +01001038 struct vc4_plane_state *old_vc4_state, *new_vc4_state;
1039 int ret;
1040 u32 i;
1041
1042 ret = vc4_plane_mode_set(plane, state);
1043 if (ret)
1044 return ret;
1045
1046 old_vc4_state = to_vc4_plane_state(plane->state);
1047 new_vc4_state = to_vc4_plane_state(state);
1048 if (old_vc4_state->dlist_count != new_vc4_state->dlist_count ||
1049 old_vc4_state->pos0_offset != new_vc4_state->pos0_offset ||
1050 old_vc4_state->pos2_offset != new_vc4_state->pos2_offset ||
1051 old_vc4_state->ptr0_offset != new_vc4_state->ptr0_offset ||
1052 vc4_lbm_size(plane->state) != vc4_lbm_size(state))
Gustavo Padovan539c3202018-03-30 10:54:45 +02001053 return -EINVAL;
1054
Boris Brezillon1d4118c2018-11-30 10:02:52 +01001055 /* Only pos0, pos2 and ptr0 DWORDS can be updated in an async update
1056 * if anything else has changed, fallback to a sync update.
1057 */
1058 for (i = 0; i < new_vc4_state->dlist_count; i++) {
1059 if (i == new_vc4_state->pos0_offset ||
1060 i == new_vc4_state->pos2_offset ||
1061 i == new_vc4_state->ptr0_offset ||
1062 (new_vc4_state->lbm_offset &&
1063 i == new_vc4_state->lbm_offset))
1064 continue;
1065
1066 if (new_vc4_state->dlist[i] != old_vc4_state->dlist[i])
1067 return -EINVAL;
1068 }
1069
Gustavo Padovan539c3202018-03-30 10:54:45 +02001070 return 0;
1071}
1072
Eric Anholt334dbd62017-06-21 11:49:59 -07001073static int vc4_prepare_fb(struct drm_plane *plane,
1074 struct drm_plane_state *state)
1075{
1076 struct vc4_bo *bo;
1077 struct dma_fence *fence;
Boris Brezillonb9f19252017-10-19 14:57:48 +02001078 int ret;
Eric Anholt334dbd62017-06-21 11:49:59 -07001079
Daniel Vetter2227a7a2018-04-05 17:44:48 +02001080 if (!state->fb)
Eric Anholt334dbd62017-06-21 11:49:59 -07001081 return 0;
1082
1083 bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
Boris Brezillonb9f19252017-10-19 14:57:48 +02001084
Rob Herringbd7de1e2019-02-02 09:41:58 -06001085 fence = reservation_object_get_excl_rcu(bo->base.base.resv);
Daniel Vetter2227a7a2018-04-05 17:44:48 +02001086 drm_atomic_set_fence_for_plane(state, fence);
1087
1088 if (plane->state->fb == state->fb)
1089 return 0;
1090
Boris Brezillonb9f19252017-10-19 14:57:48 +02001091 ret = vc4_bo_inc_usecnt(bo);
1092 if (ret)
1093 return ret;
1094
Eric Anholt334dbd62017-06-21 11:49:59 -07001095 return 0;
1096}
1097
Boris Brezillonb9f19252017-10-19 14:57:48 +02001098static void vc4_cleanup_fb(struct drm_plane *plane,
1099 struct drm_plane_state *state)
1100{
1101 struct vc4_bo *bo;
1102
1103 if (plane->state->fb == state->fb || !state->fb)
1104 return;
1105
1106 bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
1107 vc4_bo_dec_usecnt(bo);
1108}
1109
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001110static const struct drm_plane_helper_funcs vc4_plane_helper_funcs = {
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001111 .atomic_check = vc4_plane_atomic_check,
1112 .atomic_update = vc4_plane_atomic_update,
Eric Anholt334dbd62017-06-21 11:49:59 -07001113 .prepare_fb = vc4_prepare_fb,
Boris Brezillonb9f19252017-10-19 14:57:48 +02001114 .cleanup_fb = vc4_cleanup_fb,
Gustavo Padovan539c3202018-03-30 10:54:45 +02001115 .atomic_async_check = vc4_plane_atomic_async_check,
1116 .atomic_async_update = vc4_plane_atomic_async_update,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001117};
1118
1119static void vc4_plane_destroy(struct drm_plane *plane)
1120{
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001121 drm_plane_cleanup(plane);
1122}
1123
Daniel Stone423ad7b2017-08-08 17:44:48 +01001124static bool vc4_format_mod_supported(struct drm_plane *plane,
1125 uint32_t format,
1126 uint64_t modifier)
1127{
1128 /* Support T_TILING for RGB formats only. */
1129 switch (format) {
1130 case DRM_FORMAT_XRGB8888:
1131 case DRM_FORMAT_ARGB8888:
1132 case DRM_FORMAT_ABGR8888:
1133 case DRM_FORMAT_XBGR8888:
1134 case DRM_FORMAT_RGB565:
1135 case DRM_FORMAT_BGR565:
1136 case DRM_FORMAT_ARGB1555:
1137 case DRM_FORMAT_XRGB1555:
Dave Stevensone065a8d2018-03-16 15:04:35 -07001138 switch (fourcc_mod_broadcom_mod(modifier)) {
1139 case DRM_FORMAT_MOD_LINEAR:
1140 case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED:
Dave Stevensone065a8d2018-03-16 15:04:35 -07001141 return true;
1142 default:
1143 return false;
1144 }
1145 case DRM_FORMAT_NV12:
1146 case DRM_FORMAT_NV21:
1147 switch (fourcc_mod_broadcom_mod(modifier)) {
1148 case DRM_FORMAT_MOD_LINEAR:
1149 case DRM_FORMAT_MOD_BROADCOM_SAND64:
1150 case DRM_FORMAT_MOD_BROADCOM_SAND128:
1151 case DRM_FORMAT_MOD_BROADCOM_SAND256:
1152 return true;
1153 default:
1154 return false;
1155 }
Daniel Stone423ad7b2017-08-08 17:44:48 +01001156 case DRM_FORMAT_YUV422:
1157 case DRM_FORMAT_YVU422:
1158 case DRM_FORMAT_YUV420:
1159 case DRM_FORMAT_YVU420:
Daniel Stone423ad7b2017-08-08 17:44:48 +01001160 case DRM_FORMAT_NV16:
Eric Anholt1e871d62018-03-16 15:04:34 -07001161 case DRM_FORMAT_NV61:
Daniel Stone423ad7b2017-08-08 17:44:48 +01001162 default:
1163 return (modifier == DRM_FORMAT_MOD_LINEAR);
1164 }
1165}
1166
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001167static const struct drm_plane_funcs vc4_plane_funcs = {
Gustavo Padovan539c3202018-03-30 10:54:45 +02001168 .update_plane = drm_atomic_helper_update_plane,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001169 .disable_plane = drm_atomic_helper_disable_plane,
1170 .destroy = vc4_plane_destroy,
1171 .set_property = NULL,
1172 .reset = vc4_plane_reset,
1173 .atomic_duplicate_state = vc4_plane_duplicate_state,
1174 .atomic_destroy_state = vc4_plane_destroy_state,
Daniel Stone423ad7b2017-08-08 17:44:48 +01001175 .format_mod_supported = vc4_format_mod_supported,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001176};
1177
1178struct drm_plane *vc4_plane_init(struct drm_device *dev,
1179 enum drm_plane_type type)
1180{
1181 struct drm_plane *plane = NULL;
1182 struct vc4_plane *vc4_plane;
1183 u32 formats[ARRAY_SIZE(hvs_formats)];
1184 int ret = 0;
1185 unsigned i;
Daniel Stone423ad7b2017-08-08 17:44:48 +01001186 static const uint64_t modifiers[] = {
1187 DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED,
Dave Stevensone065a8d2018-03-16 15:04:35 -07001188 DRM_FORMAT_MOD_BROADCOM_SAND128,
1189 DRM_FORMAT_MOD_BROADCOM_SAND64,
1190 DRM_FORMAT_MOD_BROADCOM_SAND256,
Daniel Stone423ad7b2017-08-08 17:44:48 +01001191 DRM_FORMAT_MOD_LINEAR,
1192 DRM_FORMAT_MOD_INVALID
1193 };
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001194
1195 vc4_plane = devm_kzalloc(dev->dev, sizeof(*vc4_plane),
1196 GFP_KERNEL);
Colin Ian King7b347342017-03-16 18:54:18 +00001197 if (!vc4_plane)
1198 return ERR_PTR(-ENOMEM);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001199
Boris Brezillon2c2853f2018-11-30 10:02:54 +01001200 for (i = 0; i < ARRAY_SIZE(hvs_formats); i++)
1201 formats[i] = hvs_formats[i].drm;
1202
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001203 plane = &vc4_plane->base;
Andrzej Pietrasiewicz49d29a02017-02-01 10:35:08 +01001204 ret = drm_universal_plane_init(dev, plane, 0,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001205 &vc4_plane_funcs,
Boris Brezillon2c2853f2018-11-30 10:02:54 +01001206 formats, ARRAY_SIZE(formats),
Daniel Stone423ad7b2017-08-08 17:44:48 +01001207 modifiers, type, NULL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001208
1209 drm_plane_helper_add(plane, &vc4_plane_helper_funcs);
1210
Stefan Schake22445f02018-04-20 17:09:54 -07001211 drm_plane_create_alpha_property(plane);
Boris Brezillon7cd3cf32018-12-07 09:36:06 +01001212 drm_plane_create_rotation_property(plane, DRM_MODE_ROTATE_0,
1213 DRM_MODE_ROTATE_0 |
1214 DRM_MODE_ROTATE_180 |
1215 DRM_MODE_REFLECT_X |
1216 DRM_MODE_REFLECT_Y);
Stefan Schake22445f02018-04-20 17:09:54 -07001217
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001218 return plane;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001219}