blob: da181ad1d5f8c36cd226b7ca080ea859a2b52f83 [file] [log] [blame]
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02001#ifndef _ASM_X86_AMD_NB_H
2#define _ASM_X86_AMD_NB_H
Andi Kleena32073b2006-06-26 13:56:40 +02003
Bjorn Helgaas24d25db2012-01-05 14:27:19 -07004#include <linux/ioport.h>
Andi Kleena32073b2006-06-26 13:56:40 +02005#include <linux/pci.h>
Elena Reshetova473e90b2017-05-19 11:39:13 +02006#include <linux/refcount.h>
Andi Kleena32073b2006-06-26 13:56:40 +02007
Jan Beulich24d9b702011-01-10 16:20:23 +00008struct amd_nb_bus_dev_range {
9 u8 bus;
10 u8 dev_base;
11 u8 dev_limit;
12};
13
Jan Beulich691269f2011-02-09 08:26:53 +000014extern const struct pci_device_id amd_nb_misc_ids[];
Jan Beulich24d9b702011-01-10 16:20:23 +000015extern const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[];
Andi Kleena32073b2006-06-26 13:56:40 +020016
Borislav Petkov84fd1d32011-03-03 12:59:32 +010017extern bool early_is_amd_nb(u32 value);
Bjorn Helgaas24d25db2012-01-05 14:27:19 -070018extern struct resource *amd_get_mmconfig_range(struct resource *res);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020019extern int amd_cache_northbridges(void);
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020020extern void amd_flush_garts(void);
Tejun Heo940fed22011-02-16 12:13:06 +010021extern int amd_numa_init(void);
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +010022extern int amd_get_subcaches(int);
Dan Carpenter2993ae32014-01-21 10:22:09 +030023extern int amd_set_subcaches(int, unsigned long);
Andi Kleena32073b2006-06-26 13:56:40 +020024
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060025extern int amd_smn_read(u16 node, u32 address, u32 *value);
26extern int amd_smn_write(u16 node, u32 address, u32 value);
27extern int amd_df_indirect_read(u16 node, u8 func, u16 reg, u8 instance_id, u32 *lo);
28
Thomas Gleixnerd2946042011-07-24 09:46:09 +000029struct amd_l3_cache {
30 unsigned indices;
31 u8 subcaches[4];
32};
33
Borislav Petkov019f34f2012-05-02 17:16:59 +020034struct threshold_block {
Aravind Gopalakrishnanea2ca362016-03-07 14:02:21 +010035 unsigned int block; /* Number within bank */
36 unsigned int bank; /* MCA bank the block belongs to */
37 unsigned int cpu; /* CPU which controls MCA bank */
38 u32 address; /* MSR address for the block */
39 u16 interrupt_enable; /* Enable/Disable APIC interrupt */
40 bool interrupt_capable; /* Bank can generate an interrupt. */
41
42 u16 threshold_limit; /*
43 * Value upon which threshold
44 * interrupt is generated.
45 */
46
47 struct kobject kobj; /* sysfs object */
48 struct list_head miscj; /*
49 * List of threshold blocks
50 * within a bank.
51 */
Borislav Petkov019f34f2012-05-02 17:16:59 +020052};
53
54struct threshold_bank {
55 struct kobject *kobj;
56 struct threshold_block *blocks;
57
58 /* initialized to the number of CPUs on the node sharing this bank */
Elena Reshetova473e90b2017-05-19 11:39:13 +020059 refcount_t cpus;
Borislav Petkov019f34f2012-05-02 17:16:59 +020060};
61
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020062struct amd_northbridge {
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060063 struct pci_dev *root;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020064 struct pci_dev *misc;
Hans Rosenfeld41b26102011-01-24 16:05:42 +010065 struct pci_dev *link;
Thomas Gleixnerd2946042011-07-24 09:46:09 +000066 struct amd_l3_cache l3_cache;
Borislav Petkov019f34f2012-05-02 17:16:59 +020067 struct threshold_bank *bank4;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020068};
69
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020070struct amd_northbridge_info {
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020071 u16 num;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020072 u64 flags;
73 struct amd_northbridge *nb;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020074};
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020075
Borislav Petkov84fd1d32011-03-03 12:59:32 +010076#define AMD_NB_GART BIT(0)
77#define AMD_NB_L3_INDEX_DISABLE BIT(1)
78#define AMD_NB_L3_PARTITIONING BIT(2)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020079
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020080#ifdef CONFIG_AMD_NB
Borislav Petkovade029e2010-04-24 09:56:53 +020081
Yazen Ghannamc7993892016-11-10 15:10:53 -060082u16 amd_nb_num(void);
83bool amd_nb_has_feature(unsigned int feature);
84struct amd_northbridge *node_to_amd_nb(int node);
Borislav Petkovade029e2010-04-24 09:56:53 +020085
Aravind Gopalakrishnan1a6775c2015-10-19 11:17:42 +020086static inline u16 amd_pci_dev_to_node_id(struct pci_dev *pdev)
Daniel J Blueman772c3ff2012-11-27 14:32:09 +080087{
88 struct pci_dev *misc;
89 int i;
90
91 for (i = 0; i != amd_nb_num(); i++) {
92 misc = node_to_amd_nb(i)->misc;
93
94 if (pci_domain_nr(misc->bus) == pci_domain_nr(pdev->bus) &&
95 PCI_SLOT(misc->devfn) == PCI_SLOT(pdev->devfn))
96 return i;
97 }
98
99 WARN(1, "Unable to find AMD Northbridge id for %s\n", pci_name(pdev));
100 return 0;
101}
102
Aravind Gopalakrishnan1b457422015-04-07 16:46:37 -0500103static inline bool amd_gart_present(void)
104{
105 /* GART present only on Fam15h, upto model 0fh */
106 if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 ||
107 (boot_cpu_data.x86 == 0x15 && boot_cpu_data.x86_model < 0x10))
108 return true;
109
110 return false;
111}
112
Andreas Herrmannafd9fce2009-04-09 15:16:17 +0200113#else
Borislav Petkovade029e2010-04-24 09:56:53 +0200114
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200115#define amd_nb_num(x) 0
116#define amd_nb_has_feature(x) false
117#define node_to_amd_nb(x) NULL
Aravind Gopalakrishnan1b457422015-04-07 16:46:37 -0500118#define amd_gart_present(x) false
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200119
Andreas Herrmannafd9fce2009-04-09 15:16:17 +0200120#endif
121
122
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +0200123#endif /* _ASM_X86_AMD_NB_H */