blob: 3bf135bf8b931141ceb3caa40a5c7cf31c738405 [file] [log] [blame]
Chao Fu349ad662013-08-16 11:08:55 +08001/*
2 * drivers/spi/spi-fsl-dspi.c
3 *
4 * Copyright 2013 Freescale Semiconductor, Inc.
5 *
6 * Freescale DSPI driver
7 * This file contains a driver for the Freescale DSPI
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 */
15
Xiubo Lia3108362014-09-29 10:57:06 +080016#include <linux/clk.h>
17#include <linux/delay.h>
Sanchayan Maity90ba3702016-11-10 17:49:15 +053018#include <linux/dmaengine.h>
19#include <linux/dma-mapping.h>
Xiubo Lia3108362014-09-29 10:57:06 +080020#include <linux/err.h>
21#include <linux/errno.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Chao Fu349ad662013-08-16 11:08:55 +080024#include <linux/kernel.h>
Aaron Brice95bf15f2015-04-03 13:39:31 -070025#include <linux/math64.h>
Chao Fu349ad662013-08-16 11:08:55 +080026#include <linux/module.h>
Chao Fu349ad662013-08-16 11:08:55 +080027#include <linux/of.h>
28#include <linux/of_device.h>
Mirza Krak432a17d2015-06-12 18:55:22 +020029#include <linux/pinctrl/consumer.h>
Xiubo Lia3108362014-09-29 10:57:06 +080030#include <linux/platform_device.h>
31#include <linux/pm_runtime.h>
32#include <linux/regmap.h>
33#include <linux/sched.h>
34#include <linux/spi/spi.h>
Angelo Dureghelloec7ed772017-10-28 00:23:01 +020035#include <linux/spi/spi-fsl-dspi.h>
Xiubo Lia3108362014-09-29 10:57:06 +080036#include <linux/spi/spi_bitbang.h>
Aaron Brice95bf15f2015-04-03 13:39:31 -070037#include <linux/time.h>
Chao Fu349ad662013-08-16 11:08:55 +080038
39#define DRIVER_NAME "fsl-dspi"
40
Chao Fu349ad662013-08-16 11:08:55 +080041#define TRAN_STATE_WORD_ODD_NUM 0x04
42
43#define DSPI_FIFO_SIZE 4
Sanchayan Maity90ba3702016-11-10 17:49:15 +053044#define DSPI_DMA_BUFSIZE (DSPI_FIFO_SIZE * 1024)
Chao Fu349ad662013-08-16 11:08:55 +080045
46#define SPI_MCR 0x00
47#define SPI_MCR_MASTER (1 << 31)
48#define SPI_MCR_PCSIS (0x3F << 16)
49#define SPI_MCR_CLR_TXF (1 << 11)
50#define SPI_MCR_CLR_RXF (1 << 10)
51
52#define SPI_TCR 0x08
Haikun Wangc042af92015-06-09 19:45:37 +080053#define SPI_TCR_GET_TCNT(x) (((x) & 0xffff0000) >> 16)
Chao Fu349ad662013-08-16 11:08:55 +080054
Alexander Stein5cc7b042014-11-04 09:20:18 +010055#define SPI_CTAR(x) (0x0c + (((x) & 0x3) * 4))
Chao Fu349ad662013-08-16 11:08:55 +080056#define SPI_CTAR_FMSZ(x) (((x) & 0x0000000f) << 27)
57#define SPI_CTAR_CPOL(x) ((x) << 26)
58#define SPI_CTAR_CPHA(x) ((x) << 25)
59#define SPI_CTAR_LSBFE(x) ((x) << 24)
Aaron Brice95bf15f2015-04-03 13:39:31 -070060#define SPI_CTAR_PCSSCK(x) (((x) & 0x00000003) << 22)
Chao Fu349ad662013-08-16 11:08:55 +080061#define SPI_CTAR_PASC(x) (((x) & 0x00000003) << 20)
62#define SPI_CTAR_PDT(x) (((x) & 0x00000003) << 18)
63#define SPI_CTAR_PBR(x) (((x) & 0x00000003) << 16)
64#define SPI_CTAR_CSSCK(x) (((x) & 0x0000000f) << 12)
65#define SPI_CTAR_ASC(x) (((x) & 0x0000000f) << 8)
66#define SPI_CTAR_DT(x) (((x) & 0x0000000f) << 4)
67#define SPI_CTAR_BR(x) ((x) & 0x0000000f)
Aaron Brice95bf15f2015-04-03 13:39:31 -070068#define SPI_CTAR_SCALE_BITS 0xf
Chao Fu349ad662013-08-16 11:08:55 +080069
70#define SPI_CTAR0_SLAVE 0x0c
71
72#define SPI_SR 0x2c
73#define SPI_SR_EOQF 0x10000000
Haikun Wangd1f4a382015-06-09 19:45:27 +080074#define SPI_SR_TCFQF 0x80000000
Yuan Yao5ee67b52016-10-17 18:02:34 +080075#define SPI_SR_CLEAR 0xdaad0000
Chao Fu349ad662013-08-16 11:08:55 +080076
Sanchayan Maity90ba3702016-11-10 17:49:15 +053077#define SPI_RSER_TFFFE BIT(25)
78#define SPI_RSER_TFFFD BIT(24)
79#define SPI_RSER_RFDFE BIT(17)
80#define SPI_RSER_RFDFD BIT(16)
Chao Fu349ad662013-08-16 11:08:55 +080081
82#define SPI_RSER 0x30
83#define SPI_RSER_EOQFE 0x10000000
Haikun Wangd1f4a382015-06-09 19:45:27 +080084#define SPI_RSER_TCFQE 0x80000000
Chao Fu349ad662013-08-16 11:08:55 +080085
86#define SPI_PUSHR 0x34
87#define SPI_PUSHR_CONT (1 << 31)
Alexander Stein5cc7b042014-11-04 09:20:18 +010088#define SPI_PUSHR_CTAS(x) (((x) & 0x00000003) << 28)
Chao Fu349ad662013-08-16 11:08:55 +080089#define SPI_PUSHR_EOQ (1 << 27)
90#define SPI_PUSHR_CTCNT (1 << 26)
91#define SPI_PUSHR_PCS(x) (((1 << x) & 0x0000003f) << 16)
92#define SPI_PUSHR_TXDATA(x) ((x) & 0x0000ffff)
93
94#define SPI_PUSHR_SLAVE 0x34
95
96#define SPI_POPR 0x38
97#define SPI_POPR_RXDATA(x) ((x) & 0x0000ffff)
98
99#define SPI_TXFR0 0x3c
100#define SPI_TXFR1 0x40
101#define SPI_TXFR2 0x44
102#define SPI_TXFR3 0x48
103#define SPI_RXFR0 0x7c
104#define SPI_RXFR1 0x80
105#define SPI_RXFR2 0x84
106#define SPI_RXFR3 0x88
107
108#define SPI_FRAME_BITS(bits) SPI_CTAR_FMSZ((bits) - 1)
109#define SPI_FRAME_BITS_MASK SPI_CTAR_FMSZ(0xf)
110#define SPI_FRAME_BITS_16 SPI_CTAR_FMSZ(0xf)
111#define SPI_FRAME_BITS_8 SPI_CTAR_FMSZ(0x7)
112
113#define SPI_CS_INIT 0x01
114#define SPI_CS_ASSERT 0x02
115#define SPI_CS_DROP 0x04
116
Haikun Wangc042af92015-06-09 19:45:37 +0800117#define SPI_TCR_TCNT_MAX 0x10000
118
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530119#define DMA_COMPLETION_TIMEOUT msecs_to_jiffies(3000)
120
Chao Fu349ad662013-08-16 11:08:55 +0800121struct chip_data {
122 u32 mcr_val;
123 u32 ctar_val;
124 u16 void_write_data;
125};
126
Haikun Wangd1f4a382015-06-09 19:45:27 +0800127enum dspi_trans_mode {
128 DSPI_EOQ_MODE = 0,
129 DSPI_TCFQ_MODE,
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530130 DSPI_DMA_MODE,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800131};
132
133struct fsl_dspi_devtype_data {
134 enum dspi_trans_mode trans_mode;
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530135 u8 max_clock_factor;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800136};
137
138static const struct fsl_dspi_devtype_data vf610_data = {
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530139 .trans_mode = DSPI_DMA_MODE,
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530140 .max_clock_factor = 2,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800141};
142
143static const struct fsl_dspi_devtype_data ls1021a_v1_data = {
144 .trans_mode = DSPI_TCFQ_MODE,
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530145 .max_clock_factor = 8,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800146};
147
148static const struct fsl_dspi_devtype_data ls2085a_data = {
149 .trans_mode = DSPI_TCFQ_MODE,
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530150 .max_clock_factor = 8,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800151};
152
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200153static const struct fsl_dspi_devtype_data coldfire_data = {
154 .trans_mode = DSPI_EOQ_MODE,
155 .max_clock_factor = 8,
156};
157
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530158struct fsl_dspi_dma {
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530159 /* Length of transfer in words of DSPI_FIFO_SIZE */
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530160 u32 curr_xfer_len;
161
162 u32 *tx_dma_buf;
163 struct dma_chan *chan_tx;
164 dma_addr_t tx_dma_phys;
165 struct completion cmd_tx_complete;
166 struct dma_async_tx_descriptor *tx_desc;
167
168 u32 *rx_dma_buf;
169 struct dma_chan *chan_rx;
170 dma_addr_t rx_dma_phys;
171 struct completion cmd_rx_complete;
172 struct dma_async_tx_descriptor *rx_desc;
173};
174
Chao Fu349ad662013-08-16 11:08:55 +0800175struct fsl_dspi {
Chao Fu9298bc72015-01-27 16:27:22 +0530176 struct spi_master *master;
Chao Fu349ad662013-08-16 11:08:55 +0800177 struct platform_device *pdev;
178
Chao Fu1acbdeb2014-02-12 15:29:05 +0800179 struct regmap *regmap;
Chao Fu349ad662013-08-16 11:08:55 +0800180 int irq;
Chao Fu88386e82014-02-12 15:29:06 +0800181 struct clk *clk;
Chao Fu349ad662013-08-16 11:08:55 +0800182
Chao Fu88386e82014-02-12 15:29:06 +0800183 struct spi_transfer *cur_transfer;
Chao Fu9298bc72015-01-27 16:27:22 +0530184 struct spi_message *cur_msg;
Chao Fu349ad662013-08-16 11:08:55 +0800185 struct chip_data *cur_chip;
186 size_t len;
187 void *tx;
188 void *tx_end;
189 void *rx;
190 void *rx_end;
191 char dataflags;
192 u8 cs;
193 u16 void_write_data;
Chao Fu9298bc72015-01-27 16:27:22 +0530194 u32 cs_change;
LABBE Corentin94b968b2016-08-16 11:50:20 +0200195 const struct fsl_dspi_devtype_data *devtype_data;
Chao Fu349ad662013-08-16 11:08:55 +0800196
Chao Fu88386e82014-02-12 15:29:06 +0800197 wait_queue_head_t waitq;
198 u32 waitflags;
Haikun Wangc042af92015-06-09 19:45:37 +0800199
200 u32 spi_tcnt;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530201 struct fsl_dspi_dma *dma;
Chao Fu349ad662013-08-16 11:08:55 +0800202};
203
Sanchayan Maityccf7d8e2016-11-22 12:31:31 +0530204static u32 dspi_data_to_pushr(struct fsl_dspi *dspi, int tx_word);
205
Chao Fu349ad662013-08-16 11:08:55 +0800206static inline int is_double_byte_mode(struct fsl_dspi *dspi)
207{
Chao Fu1acbdeb2014-02-12 15:29:05 +0800208 unsigned int val;
Chao Fu349ad662013-08-16 11:08:55 +0800209
Bhuvanchandra DVef22d162015-12-10 11:25:30 +0530210 regmap_read(dspi->regmap, SPI_CTAR(0), &val);
Chao Fu349ad662013-08-16 11:08:55 +0800211
Chao Fu1acbdeb2014-02-12 15:29:05 +0800212 return ((val & SPI_FRAME_BITS_MASK) == SPI_FRAME_BITS(8)) ? 0 : 1;
Chao Fu349ad662013-08-16 11:08:55 +0800213}
214
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530215static void dspi_tx_dma_callback(void *arg)
216{
217 struct fsl_dspi *dspi = arg;
218 struct fsl_dspi_dma *dma = dspi->dma;
219
220 complete(&dma->cmd_tx_complete);
221}
222
223static void dspi_rx_dma_callback(void *arg)
224{
225 struct fsl_dspi *dspi = arg;
226 struct fsl_dspi_dma *dma = dspi->dma;
227 int rx_word;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530228 int i;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530229 u16 d;
230
231 rx_word = is_double_byte_mode(dspi);
232
Esben Haabendal4779f232018-06-20 09:34:32 +0200233 if (dspi->rx) {
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530234 for (i = 0; i < dma->curr_xfer_len; i++) {
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530235 d = dspi->dma->rx_dma_buf[i];
236 rx_word ? (*(u16 *)dspi->rx = d) :
237 (*(u8 *)dspi->rx = d);
238 dspi->rx += rx_word + 1;
239 }
240 }
241
242 complete(&dma->cmd_rx_complete);
243}
244
245static int dspi_next_xfer_dma_submit(struct fsl_dspi *dspi)
246{
247 struct fsl_dspi_dma *dma = dspi->dma;
248 struct device *dev = &dspi->pdev->dev;
249 int time_left;
250 int tx_word;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530251 int i;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530252
253 tx_word = is_double_byte_mode(dspi);
254
Sanchayan Maityccf7d8e2016-11-22 12:31:31 +0530255 for (i = 0; i < dma->curr_xfer_len; i++) {
256 dspi->dma->tx_dma_buf[i] = dspi_data_to_pushr(dspi, tx_word);
257 if ((dspi->cs_change) && (!dspi->len))
258 dspi->dma->tx_dma_buf[i] &= ~SPI_PUSHR_CONT;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530259 }
260
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530261 dma->tx_desc = dmaengine_prep_slave_single(dma->chan_tx,
262 dma->tx_dma_phys,
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530263 dma->curr_xfer_len *
264 DMA_SLAVE_BUSWIDTH_4_BYTES,
265 DMA_MEM_TO_DEV,
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530266 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
267 if (!dma->tx_desc) {
268 dev_err(dev, "Not able to get desc for DMA xfer\n");
269 return -EIO;
270 }
271
272 dma->tx_desc->callback = dspi_tx_dma_callback;
273 dma->tx_desc->callback_param = dspi;
274 if (dma_submit_error(dmaengine_submit(dma->tx_desc))) {
275 dev_err(dev, "DMA submit failed\n");
276 return -EINVAL;
277 }
278
279 dma->rx_desc = dmaengine_prep_slave_single(dma->chan_rx,
280 dma->rx_dma_phys,
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530281 dma->curr_xfer_len *
282 DMA_SLAVE_BUSWIDTH_4_BYTES,
283 DMA_DEV_TO_MEM,
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530284 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
285 if (!dma->rx_desc) {
286 dev_err(dev, "Not able to get desc for DMA xfer\n");
287 return -EIO;
288 }
289
290 dma->rx_desc->callback = dspi_rx_dma_callback;
291 dma->rx_desc->callback_param = dspi;
292 if (dma_submit_error(dmaengine_submit(dma->rx_desc))) {
293 dev_err(dev, "DMA submit failed\n");
294 return -EINVAL;
295 }
296
297 reinit_completion(&dspi->dma->cmd_rx_complete);
298 reinit_completion(&dspi->dma->cmd_tx_complete);
299
300 dma_async_issue_pending(dma->chan_rx);
301 dma_async_issue_pending(dma->chan_tx);
302
303 time_left = wait_for_completion_timeout(&dspi->dma->cmd_tx_complete,
304 DMA_COMPLETION_TIMEOUT);
305 if (time_left == 0) {
306 dev_err(dev, "DMA tx timeout\n");
307 dmaengine_terminate_all(dma->chan_tx);
308 dmaengine_terminate_all(dma->chan_rx);
309 return -ETIMEDOUT;
310 }
311
312 time_left = wait_for_completion_timeout(&dspi->dma->cmd_rx_complete,
313 DMA_COMPLETION_TIMEOUT);
314 if (time_left == 0) {
315 dev_err(dev, "DMA rx timeout\n");
316 dmaengine_terminate_all(dma->chan_tx);
317 dmaengine_terminate_all(dma->chan_rx);
318 return -ETIMEDOUT;
319 }
320
321 return 0;
322}
323
324static int dspi_dma_xfer(struct fsl_dspi *dspi)
325{
326 struct fsl_dspi_dma *dma = dspi->dma;
327 struct device *dev = &dspi->pdev->dev;
328 int curr_remaining_bytes;
329 int bytes_per_buffer;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530330 int word = 1;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530331 int ret = 0;
332
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530333 if (is_double_byte_mode(dspi))
334 word = 2;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530335 curr_remaining_bytes = dspi->len;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530336 bytes_per_buffer = DSPI_DMA_BUFSIZE / DSPI_FIFO_SIZE;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530337 while (curr_remaining_bytes) {
338 /* Check if current transfer fits the DMA buffer */
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530339 dma->curr_xfer_len = curr_remaining_bytes / word;
340 if (dma->curr_xfer_len > bytes_per_buffer)
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530341 dma->curr_xfer_len = bytes_per_buffer;
342
343 ret = dspi_next_xfer_dma_submit(dspi);
344 if (ret) {
345 dev_err(dev, "DMA transfer failed\n");
346 goto exit;
347
348 } else {
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530349 curr_remaining_bytes -= dma->curr_xfer_len * word;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530350 if (curr_remaining_bytes < 0)
351 curr_remaining_bytes = 0;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530352 }
353 }
354
355exit:
356 return ret;
357}
358
359static int dspi_request_dma(struct fsl_dspi *dspi, phys_addr_t phy_addr)
360{
361 struct fsl_dspi_dma *dma;
362 struct dma_slave_config cfg;
363 struct device *dev = &dspi->pdev->dev;
364 int ret;
365
366 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
367 if (!dma)
368 return -ENOMEM;
369
370 dma->chan_rx = dma_request_slave_channel(dev, "rx");
371 if (!dma->chan_rx) {
372 dev_err(dev, "rx dma channel not available\n");
373 ret = -ENODEV;
374 return ret;
375 }
376
377 dma->chan_tx = dma_request_slave_channel(dev, "tx");
378 if (!dma->chan_tx) {
379 dev_err(dev, "tx dma channel not available\n");
380 ret = -ENODEV;
381 goto err_tx_channel;
382 }
383
384 dma->tx_dma_buf = dma_alloc_coherent(dev, DSPI_DMA_BUFSIZE,
385 &dma->tx_dma_phys, GFP_KERNEL);
386 if (!dma->tx_dma_buf) {
387 ret = -ENOMEM;
388 goto err_tx_dma_buf;
389 }
390
391 dma->rx_dma_buf = dma_alloc_coherent(dev, DSPI_DMA_BUFSIZE,
392 &dma->rx_dma_phys, GFP_KERNEL);
393 if (!dma->rx_dma_buf) {
394 ret = -ENOMEM;
395 goto err_rx_dma_buf;
396 }
397
398 cfg.src_addr = phy_addr + SPI_POPR;
399 cfg.dst_addr = phy_addr + SPI_PUSHR;
400 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
401 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
402 cfg.src_maxburst = 1;
403 cfg.dst_maxburst = 1;
404
405 cfg.direction = DMA_DEV_TO_MEM;
406 ret = dmaengine_slave_config(dma->chan_rx, &cfg);
407 if (ret) {
408 dev_err(dev, "can't configure rx dma channel\n");
409 ret = -EINVAL;
410 goto err_slave_config;
411 }
412
413 cfg.direction = DMA_MEM_TO_DEV;
414 ret = dmaengine_slave_config(dma->chan_tx, &cfg);
415 if (ret) {
416 dev_err(dev, "can't configure tx dma channel\n");
417 ret = -EINVAL;
418 goto err_slave_config;
419 }
420
421 dspi->dma = dma;
422 init_completion(&dma->cmd_tx_complete);
423 init_completion(&dma->cmd_rx_complete);
424
425 return 0;
426
427err_slave_config:
Sanchayan Maity27d21e92016-11-22 12:31:32 +0530428 dma_free_coherent(dev, DSPI_DMA_BUFSIZE,
429 dma->rx_dma_buf, dma->rx_dma_phys);
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530430err_rx_dma_buf:
Sanchayan Maity27d21e92016-11-22 12:31:32 +0530431 dma_free_coherent(dev, DSPI_DMA_BUFSIZE,
432 dma->tx_dma_buf, dma->tx_dma_phys);
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530433err_tx_dma_buf:
434 dma_release_channel(dma->chan_tx);
435err_tx_channel:
436 dma_release_channel(dma->chan_rx);
437
438 devm_kfree(dev, dma);
439 dspi->dma = NULL;
440
441 return ret;
442}
443
444static void dspi_release_dma(struct fsl_dspi *dspi)
445{
446 struct fsl_dspi_dma *dma = dspi->dma;
447 struct device *dev = &dspi->pdev->dev;
448
449 if (dma) {
450 if (dma->chan_tx) {
451 dma_unmap_single(dev, dma->tx_dma_phys,
452 DSPI_DMA_BUFSIZE, DMA_TO_DEVICE);
453 dma_release_channel(dma->chan_tx);
454 }
455
456 if (dma->chan_rx) {
457 dma_unmap_single(dev, dma->rx_dma_phys,
458 DSPI_DMA_BUFSIZE, DMA_FROM_DEVICE);
459 dma_release_channel(dma->chan_rx);
460 }
461 }
462}
463
Chao Fu349ad662013-08-16 11:08:55 +0800464static void hz_to_spi_baud(char *pbr, char *br, int speed_hz,
465 unsigned long clkrate)
466{
467 /* Valid baud rate pre-scaler values */
468 int pbr_tbl[4] = {2, 3, 5, 7};
469 int brs[16] = { 2, 4, 6, 8,
470 16, 32, 64, 128,
471 256, 512, 1024, 2048,
472 4096, 8192, 16384, 32768 };
Aaron Brice6fd63082015-03-30 10:49:15 -0700473 int scale_needed, scale, minscale = INT_MAX;
474 int i, j;
Chao Fu349ad662013-08-16 11:08:55 +0800475
Aaron Brice6fd63082015-03-30 10:49:15 -0700476 scale_needed = clkrate / speed_hz;
Aaron Bricee689d6d2015-04-03 13:39:29 -0700477 if (clkrate % speed_hz)
478 scale_needed++;
Chao Fu349ad662013-08-16 11:08:55 +0800479
Aaron Brice6fd63082015-03-30 10:49:15 -0700480 for (i = 0; i < ARRAY_SIZE(brs); i++)
481 for (j = 0; j < ARRAY_SIZE(pbr_tbl); j++) {
482 scale = brs[i] * pbr_tbl[j];
483 if (scale >= scale_needed) {
484 if (scale < minscale) {
485 minscale = scale;
486 *br = i;
487 *pbr = j;
488 }
489 break;
Chao Fu349ad662013-08-16 11:08:55 +0800490 }
491 }
492
Aaron Brice6fd63082015-03-30 10:49:15 -0700493 if (minscale == INT_MAX) {
494 pr_warn("Can not find valid baud rate,speed_hz is %d,clkrate is %ld, we use the max prescaler value.\n",
495 speed_hz, clkrate);
496 *pbr = ARRAY_SIZE(pbr_tbl) - 1;
497 *br = ARRAY_SIZE(brs) - 1;
498 }
Chao Fu349ad662013-08-16 11:08:55 +0800499}
500
Aaron Brice95bf15f2015-04-03 13:39:31 -0700501static void ns_delay_scale(char *psc, char *sc, int delay_ns,
502 unsigned long clkrate)
503{
504 int pscale_tbl[4] = {1, 3, 5, 7};
505 int scale_needed, scale, minscale = INT_MAX;
506 int i, j;
507 u32 remainder;
508
509 scale_needed = div_u64_rem((u64)delay_ns * clkrate, NSEC_PER_SEC,
510 &remainder);
511 if (remainder)
512 scale_needed++;
513
514 for (i = 0; i < ARRAY_SIZE(pscale_tbl); i++)
515 for (j = 0; j <= SPI_CTAR_SCALE_BITS; j++) {
516 scale = pscale_tbl[i] * (2 << j);
517 if (scale >= scale_needed) {
518 if (scale < minscale) {
519 minscale = scale;
520 *psc = i;
521 *sc = j;
522 }
523 break;
524 }
525 }
526
527 if (minscale == INT_MAX) {
528 pr_warn("Cannot find correct scale values for %dns delay at clkrate %ld, using max prescaler value",
529 delay_ns, clkrate);
530 *psc = ARRAY_SIZE(pscale_tbl) - 1;
531 *sc = SPI_CTAR_SCALE_BITS;
532 }
Chao Fu349ad662013-08-16 11:08:55 +0800533}
534
Haikun Wangd1f4a382015-06-09 19:45:27 +0800535static u32 dspi_data_to_pushr(struct fsl_dspi *dspi, int tx_word)
536{
537 u16 d16;
538
Esben Haabendal4779f232018-06-20 09:34:32 +0200539 if (dspi->tx) {
Haikun Wangd1f4a382015-06-09 19:45:27 +0800540 d16 = tx_word ? *(u16 *)dspi->tx : *(u8 *)dspi->tx;
Esben Haabendal4779f232018-06-20 09:34:32 +0200541 dspi->tx += tx_word + 1;
542 } else {
Haikun Wangd1f4a382015-06-09 19:45:27 +0800543 d16 = dspi->void_write_data;
Esben Haabendal4779f232018-06-20 09:34:32 +0200544 }
Haikun Wangd1f4a382015-06-09 19:45:27 +0800545
Haikun Wangd1f4a382015-06-09 19:45:27 +0800546 dspi->len -= tx_word + 1;
547
548 return SPI_PUSHR_TXDATA(d16) |
549 SPI_PUSHR_PCS(dspi->cs) |
Bhuvanchandra DVef22d162015-12-10 11:25:30 +0530550 SPI_PUSHR_CTAS(0) |
Haikun Wangd1f4a382015-06-09 19:45:27 +0800551 SPI_PUSHR_CONT;
552}
553
554static void dspi_data_from_popr(struct fsl_dspi *dspi, int rx_word)
555{
556 u16 d;
557 unsigned int val;
558
559 regmap_read(dspi->regmap, SPI_POPR, &val);
560 d = SPI_POPR_RXDATA(val);
561
Esben Haabendal4779f232018-06-20 09:34:32 +0200562 if (dspi->rx) {
Haikun Wangd1f4a382015-06-09 19:45:27 +0800563 rx_word ? (*(u16 *)dspi->rx = d) : (*(u8 *)dspi->rx = d);
Esben Haabendal4779f232018-06-20 09:34:32 +0200564 dspi->rx += rx_word + 1;
565 }
Haikun Wangd1f4a382015-06-09 19:45:27 +0800566}
567
568static int dspi_eoq_write(struct fsl_dspi *dspi)
Chao Fu349ad662013-08-16 11:08:55 +0800569{
570 int tx_count = 0;
571 int tx_word;
Chao Fu349ad662013-08-16 11:08:55 +0800572 u32 dspi_pushr = 0;
Chao Fu349ad662013-08-16 11:08:55 +0800573
574 tx_word = is_double_byte_mode(dspi);
575
Chao Fu349ad662013-08-16 11:08:55 +0800576 while (dspi->len && (tx_count < DSPI_FIFO_SIZE)) {
Haikun Wangd1f4a382015-06-09 19:45:27 +0800577 /* If we are in word mode, only have a single byte to transfer
578 * switch to byte mode temporarily. Will switch back at the
579 * end of the transfer.
580 */
581 if (tx_word && (dspi->len == 1)) {
582 dspi->dataflags |= TRAN_STATE_WORD_ODD_NUM;
Bhuvanchandra DVef22d162015-12-10 11:25:30 +0530583 regmap_update_bits(dspi->regmap, SPI_CTAR(0),
Haikun Wangd1f4a382015-06-09 19:45:27 +0800584 SPI_FRAME_BITS_MASK, SPI_FRAME_BITS(8));
585 tx_word = 0;
Chao Fu349ad662013-08-16 11:08:55 +0800586 }
587
Haikun Wangd1f4a382015-06-09 19:45:27 +0800588 dspi_pushr = dspi_data_to_pushr(dspi, tx_word);
589
Chao Fu349ad662013-08-16 11:08:55 +0800590 if (dspi->len == 0 || tx_count == DSPI_FIFO_SIZE - 1) {
591 /* last transfer in the transfer */
592 dspi_pushr |= SPI_PUSHR_EOQ;
Chao Fu9298bc72015-01-27 16:27:22 +0530593 if ((dspi->cs_change) && (!dspi->len))
594 dspi_pushr &= ~SPI_PUSHR_CONT;
Esben Haabendalc87bdcc2018-06-20 09:34:31 +0200595 }
Chao Fu349ad662013-08-16 11:08:55 +0800596
Chao Fu1acbdeb2014-02-12 15:29:05 +0800597 regmap_write(dspi->regmap, SPI_PUSHR, dspi_pushr);
598
Chao Fu349ad662013-08-16 11:08:55 +0800599 tx_count++;
600 }
601
602 return tx_count * (tx_word + 1);
603}
604
Haikun Wangd1f4a382015-06-09 19:45:27 +0800605static int dspi_eoq_read(struct fsl_dspi *dspi)
Chao Fu349ad662013-08-16 11:08:55 +0800606{
607 int rx_count = 0;
608 int rx_word = is_double_byte_mode(dspi);
Chao Fu9298bc72015-01-27 16:27:22 +0530609
Chao Fu349ad662013-08-16 11:08:55 +0800610 while ((dspi->rx < dspi->rx_end)
611 && (rx_count < DSPI_FIFO_SIZE)) {
Haikun Wangd1f4a382015-06-09 19:45:27 +0800612 if (rx_word && (dspi->rx_end - dspi->rx) == 1)
613 rx_word = 0;
Chao Fu1acbdeb2014-02-12 15:29:05 +0800614
Haikun Wangd1f4a382015-06-09 19:45:27 +0800615 dspi_data_from_popr(dspi, rx_word);
Chao Fu349ad662013-08-16 11:08:55 +0800616 rx_count++;
617 }
618
619 return rx_count;
620}
621
Haikun Wangd1f4a382015-06-09 19:45:27 +0800622static int dspi_tcfq_write(struct fsl_dspi *dspi)
623{
624 int tx_word;
625 u32 dspi_pushr = 0;
626
627 tx_word = is_double_byte_mode(dspi);
628
629 if (tx_word && (dspi->len == 1)) {
630 dspi->dataflags |= TRAN_STATE_WORD_ODD_NUM;
Bhuvanchandra DVef22d162015-12-10 11:25:30 +0530631 regmap_update_bits(dspi->regmap, SPI_CTAR(0),
Haikun Wangd1f4a382015-06-09 19:45:27 +0800632 SPI_FRAME_BITS_MASK, SPI_FRAME_BITS(8));
633 tx_word = 0;
634 }
635
636 dspi_pushr = dspi_data_to_pushr(dspi, tx_word);
637
638 if ((dspi->cs_change) && (!dspi->len))
639 dspi_pushr &= ~SPI_PUSHR_CONT;
640
641 regmap_write(dspi->regmap, SPI_PUSHR, dspi_pushr);
642
643 return tx_word + 1;
644}
645
646static void dspi_tcfq_read(struct fsl_dspi *dspi)
647{
648 int rx_word = is_double_byte_mode(dspi);
649
650 if (rx_word && (dspi->rx_end - dspi->rx) == 1)
651 rx_word = 0;
652
653 dspi_data_from_popr(dspi, rx_word);
654}
655
Chao Fu9298bc72015-01-27 16:27:22 +0530656static int dspi_transfer_one_message(struct spi_master *master,
657 struct spi_message *message)
Chao Fu349ad662013-08-16 11:08:55 +0800658{
Chao Fu9298bc72015-01-27 16:27:22 +0530659 struct fsl_dspi *dspi = spi_master_get_devdata(master);
660 struct spi_device *spi = message->spi;
661 struct spi_transfer *transfer;
662 int status = 0;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800663 enum dspi_trans_mode trans_mode;
Haikun Wangc042af92015-06-09 19:45:37 +0800664 u32 spi_tcr;
665
666 regmap_read(dspi->regmap, SPI_TCR, &spi_tcr);
667 dspi->spi_tcnt = SPI_TCR_GET_TCNT(spi_tcr);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800668
Chao Fu9298bc72015-01-27 16:27:22 +0530669 message->actual_length = 0;
Chao Fu349ad662013-08-16 11:08:55 +0800670
Chao Fu9298bc72015-01-27 16:27:22 +0530671 list_for_each_entry(transfer, &message->transfers, transfer_list) {
672 dspi->cur_transfer = transfer;
673 dspi->cur_msg = message;
674 dspi->cur_chip = spi_get_ctldata(spi);
675 dspi->cs = spi->chip_select;
Haikun Wang9deef022015-05-13 18:12:15 +0800676 dspi->cs_change = 0;
Andrey Vostrikov92dc20d2016-04-05 15:33:14 +0300677 if (list_is_last(&dspi->cur_transfer->transfer_list,
678 &dspi->cur_msg->transfers) || transfer->cs_change)
Haikun Wang9deef022015-05-13 18:12:15 +0800679 dspi->cs_change = 1;
Chao Fu9298bc72015-01-27 16:27:22 +0530680 dspi->void_write_data = dspi->cur_chip->void_write_data;
Chao Fu349ad662013-08-16 11:08:55 +0800681
Chao Fu9298bc72015-01-27 16:27:22 +0530682 dspi->dataflags = 0;
683 dspi->tx = (void *)transfer->tx_buf;
684 dspi->tx_end = dspi->tx + transfer->len;
685 dspi->rx = transfer->rx_buf;
686 dspi->rx_end = dspi->rx + transfer->len;
687 dspi->len = transfer->len;
Chao Fu349ad662013-08-16 11:08:55 +0800688
Chao Fu9298bc72015-01-27 16:27:22 +0530689 regmap_write(dspi->regmap, SPI_MCR, dspi->cur_chip->mcr_val);
690 regmap_update_bits(dspi->regmap, SPI_MCR,
691 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF,
692 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF);
Bhuvanchandra DVef22d162015-12-10 11:25:30 +0530693 regmap_write(dspi->regmap, SPI_CTAR(0),
Chao Fu1acbdeb2014-02-12 15:29:05 +0800694 dspi->cur_chip->ctar_val);
Chao Fu349ad662013-08-16 11:08:55 +0800695
Haikun Wangd1f4a382015-06-09 19:45:27 +0800696 trans_mode = dspi->devtype_data->trans_mode;
697 switch (trans_mode) {
698 case DSPI_EOQ_MODE:
699 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_EOQFE);
Haikun Wangc042af92015-06-09 19:45:37 +0800700 dspi_eoq_write(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800701 break;
702 case DSPI_TCFQ_MODE:
703 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_TCFQE);
Haikun Wangc042af92015-06-09 19:45:37 +0800704 dspi_tcfq_write(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800705 break;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530706 case DSPI_DMA_MODE:
707 regmap_write(dspi->regmap, SPI_RSER,
708 SPI_RSER_TFFFE | SPI_RSER_TFFFD |
709 SPI_RSER_RFDFE | SPI_RSER_RFDFD);
710 status = dspi_dma_xfer(dspi);
Sanchayan Maity98114302016-11-17 17:46:48 +0530711 break;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800712 default:
713 dev_err(&dspi->pdev->dev, "unsupported trans_mode %u\n",
714 trans_mode);
715 status = -EINVAL;
716 goto out;
717 }
Chao Fu349ad662013-08-16 11:08:55 +0800718
Sanchayan Maity98114302016-11-17 17:46:48 +0530719 if (trans_mode != DSPI_DMA_MODE) {
720 if (wait_event_interruptible(dspi->waitq,
721 dspi->waitflags))
722 dev_err(&dspi->pdev->dev,
723 "wait transfer complete fail!\n");
724 dspi->waitflags = 0;
725 }
Chao Fu349ad662013-08-16 11:08:55 +0800726
Chao Fu9298bc72015-01-27 16:27:22 +0530727 if (transfer->delay_usecs)
728 udelay(transfer->delay_usecs);
Chao Fu349ad662013-08-16 11:08:55 +0800729 }
730
Haikun Wangd1f4a382015-06-09 19:45:27 +0800731out:
Chao Fu9298bc72015-01-27 16:27:22 +0530732 message->status = status;
733 spi_finalize_current_message(master);
734
735 return status;
Chao Fu349ad662013-08-16 11:08:55 +0800736}
737
Chao Fu9298bc72015-01-27 16:27:22 +0530738static int dspi_setup(struct spi_device *spi)
Chao Fu349ad662013-08-16 11:08:55 +0800739{
740 struct chip_data *chip;
741 struct fsl_dspi *dspi = spi_master_get_devdata(spi->master);
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200742 struct fsl_dspi_platform_data *pdata;
Aaron Brice95bf15f2015-04-03 13:39:31 -0700743 u32 cs_sck_delay = 0, sck_cs_delay = 0;
744 unsigned char br = 0, pbr = 0, pcssck = 0, cssck = 0;
745 unsigned char pasc = 0, asc = 0, fmsz = 0;
746 unsigned long clkrate;
Chao Fu349ad662013-08-16 11:08:55 +0800747
Bhuvanchandra DVceadfd82015-01-31 22:03:25 +0530748 if ((spi->bits_per_word >= 4) && (spi->bits_per_word <= 16)) {
749 fmsz = spi->bits_per_word - 1;
750 } else {
751 pr_err("Invalid wordsize\n");
752 return -ENODEV;
753 }
754
Chao Fu349ad662013-08-16 11:08:55 +0800755 /* Only alloc on first setup */
756 chip = spi_get_ctldata(spi);
757 if (chip == NULL) {
Bhuvanchandra DV973fbce2015-01-27 16:27:20 +0530758 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Chao Fu349ad662013-08-16 11:08:55 +0800759 if (!chip)
760 return -ENOMEM;
761 }
762
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200763 pdata = dev_get_platdata(&dspi->pdev->dev);
Aaron Brice95bf15f2015-04-03 13:39:31 -0700764
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200765 if (!pdata) {
766 of_property_read_u32(spi->dev.of_node, "fsl,spi-cs-sck-delay",
767 &cs_sck_delay);
768
769 of_property_read_u32(spi->dev.of_node, "fsl,spi-sck-cs-delay",
770 &sck_cs_delay);
771 } else {
772 cs_sck_delay = pdata->cs_sck_delay;
773 sck_cs_delay = pdata->sck_cs_delay;
774 }
Aaron Brice95bf15f2015-04-03 13:39:31 -0700775
Chao Fu349ad662013-08-16 11:08:55 +0800776 chip->mcr_val = SPI_MCR_MASTER | SPI_MCR_PCSIS |
777 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF;
Chao Fu349ad662013-08-16 11:08:55 +0800778
779 chip->void_write_data = 0;
780
Aaron Brice95bf15f2015-04-03 13:39:31 -0700781 clkrate = clk_get_rate(dspi->clk);
782 hz_to_spi_baud(&pbr, &br, spi->max_speed_hz, clkrate);
783
784 /* Set PCS to SCK delay scale values */
785 ns_delay_scale(&pcssck, &cssck, cs_sck_delay, clkrate);
786
787 /* Set After SCK delay scale values */
788 ns_delay_scale(&pasc, &asc, sck_cs_delay, clkrate);
Chao Fu349ad662013-08-16 11:08:55 +0800789
790 chip->ctar_val = SPI_CTAR_FMSZ(fmsz)
791 | SPI_CTAR_CPOL(spi->mode & SPI_CPOL ? 1 : 0)
792 | SPI_CTAR_CPHA(spi->mode & SPI_CPHA ? 1 : 0)
793 | SPI_CTAR_LSBFE(spi->mode & SPI_LSB_FIRST ? 1 : 0)
Aaron Brice95bf15f2015-04-03 13:39:31 -0700794 | SPI_CTAR_PCSSCK(pcssck)
795 | SPI_CTAR_CSSCK(cssck)
796 | SPI_CTAR_PASC(pasc)
797 | SPI_CTAR_ASC(asc)
Chao Fu349ad662013-08-16 11:08:55 +0800798 | SPI_CTAR_PBR(pbr)
799 | SPI_CTAR_BR(br);
800
801 spi_set_ctldata(spi, chip);
802
803 return 0;
804}
805
Bhuvanchandra DV973fbce2015-01-27 16:27:20 +0530806static void dspi_cleanup(struct spi_device *spi)
807{
808 struct chip_data *chip = spi_get_ctldata((struct spi_device *)spi);
809
810 dev_dbg(&spi->dev, "spi_device %u.%u cleanup\n",
811 spi->master->bus_num, spi->chip_select);
812
813 kfree(chip);
814}
815
Chao Fu349ad662013-08-16 11:08:55 +0800816static irqreturn_t dspi_interrupt(int irq, void *dev_id)
817{
818 struct fsl_dspi *dspi = (struct fsl_dspi *)dev_id;
Chao Fu9298bc72015-01-27 16:27:22 +0530819 struct spi_message *msg = dspi->cur_msg;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800820 enum dspi_trans_mode trans_mode;
Haikun Wangc042af92015-06-09 19:45:37 +0800821 u32 spi_sr, spi_tcr;
822 u32 spi_tcnt, tcnt_diff;
823 int tx_word;
Chao Fu349ad662013-08-16 11:08:55 +0800824
Haikun Wangd1f4a382015-06-09 19:45:27 +0800825 regmap_read(dspi->regmap, SPI_SR, &spi_sr);
826 regmap_write(dspi->regmap, SPI_SR, spi_sr);
827
Chao Fu349ad662013-08-16 11:08:55 +0800828
Haikun Wangc042af92015-06-09 19:45:37 +0800829 if (spi_sr & (SPI_SR_EOQF | SPI_SR_TCFQF)) {
830 tx_word = is_double_byte_mode(dspi);
Chao Fu1acbdeb2014-02-12 15:29:05 +0800831
Haikun Wangc042af92015-06-09 19:45:37 +0800832 regmap_read(dspi->regmap, SPI_TCR, &spi_tcr);
833 spi_tcnt = SPI_TCR_GET_TCNT(spi_tcr);
834 /*
835 * The width of SPI Transfer Counter in SPI_TCR is 16bits,
836 * so the max couner is 65535. When the counter reach 65535,
837 * it will wrap around, counter reset to zero.
838 * spi_tcnt my be less than dspi->spi_tcnt, it means the
839 * counter already wrapped around.
840 * SPI Transfer Counter is a counter of transmitted frames.
841 * The size of frame maybe two bytes.
842 */
843 tcnt_diff = ((spi_tcnt + SPI_TCR_TCNT_MAX) - dspi->spi_tcnt)
844 % SPI_TCR_TCNT_MAX;
845 tcnt_diff *= (tx_word + 1);
846 if (dspi->dataflags & TRAN_STATE_WORD_ODD_NUM)
847 tcnt_diff--;
848
849 msg->actual_length += tcnt_diff;
850
851 dspi->spi_tcnt = spi_tcnt;
852
853 trans_mode = dspi->devtype_data->trans_mode;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800854 switch (trans_mode) {
855 case DSPI_EOQ_MODE:
Haikun Wangc042af92015-06-09 19:45:37 +0800856 dspi_eoq_read(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800857 break;
858 case DSPI_TCFQ_MODE:
Haikun Wangc042af92015-06-09 19:45:37 +0800859 dspi_tcfq_read(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800860 break;
861 default:
862 dev_err(&dspi->pdev->dev, "unsupported trans_mode %u\n",
863 trans_mode);
Haikun Wangc042af92015-06-09 19:45:37 +0800864 return IRQ_HANDLED;
865 }
866
867 if (!dspi->len) {
868 if (dspi->dataflags & TRAN_STATE_WORD_ODD_NUM) {
869 regmap_update_bits(dspi->regmap,
Bhuvanchandra DVef22d162015-12-10 11:25:30 +0530870 SPI_CTAR(0),
Haikun Wangc042af92015-06-09 19:45:37 +0800871 SPI_FRAME_BITS_MASK,
872 SPI_FRAME_BITS(16));
873 dspi->dataflags &= ~TRAN_STATE_WORD_ODD_NUM;
874 }
875
876 dspi->waitflags = 1;
877 wake_up_interruptible(&dspi->waitq);
878 } else {
879 switch (trans_mode) {
880 case DSPI_EOQ_MODE:
881 dspi_eoq_write(dspi);
882 break;
883 case DSPI_TCFQ_MODE:
884 dspi_tcfq_write(dspi);
885 break;
886 default:
887 dev_err(&dspi->pdev->dev,
888 "unsupported trans_mode %u\n",
889 trans_mode);
890 }
Haikun Wangd1f4a382015-06-09 19:45:27 +0800891 }
892 }
Haikun Wangc042af92015-06-09 19:45:37 +0800893
Chao Fu349ad662013-08-16 11:08:55 +0800894 return IRQ_HANDLED;
895}
896
Jingoo Han790d1902014-05-07 16:45:41 +0900897static const struct of_device_id fsl_dspi_dt_ids[] = {
Julia Lawall230c08b2018-01-02 14:28:06 +0100898 { .compatible = "fsl,vf610-dspi", .data = &vf610_data, },
899 { .compatible = "fsl,ls1021a-v1.0-dspi", .data = &ls1021a_v1_data, },
900 { .compatible = "fsl,ls2085a-dspi", .data = &ls2085a_data, },
Chao Fu349ad662013-08-16 11:08:55 +0800901 { /* sentinel */ }
902};
903MODULE_DEVICE_TABLE(of, fsl_dspi_dt_ids);
904
905#ifdef CONFIG_PM_SLEEP
906static int dspi_suspend(struct device *dev)
907{
908 struct spi_master *master = dev_get_drvdata(dev);
909 struct fsl_dspi *dspi = spi_master_get_devdata(master);
910
911 spi_master_suspend(master);
912 clk_disable_unprepare(dspi->clk);
913
Mirza Krak432a17d2015-06-12 18:55:22 +0200914 pinctrl_pm_select_sleep_state(dev);
915
Chao Fu349ad662013-08-16 11:08:55 +0800916 return 0;
917}
918
919static int dspi_resume(struct device *dev)
920{
Chao Fu349ad662013-08-16 11:08:55 +0800921 struct spi_master *master = dev_get_drvdata(dev);
922 struct fsl_dspi *dspi = spi_master_get_devdata(master);
Fabio Estevam1c5ea2b2016-08-21 23:05:30 -0300923 int ret;
Chao Fu349ad662013-08-16 11:08:55 +0800924
Mirza Krak432a17d2015-06-12 18:55:22 +0200925 pinctrl_pm_select_default_state(dev);
926
Fabio Estevam1c5ea2b2016-08-21 23:05:30 -0300927 ret = clk_prepare_enable(dspi->clk);
928 if (ret)
929 return ret;
Chao Fu349ad662013-08-16 11:08:55 +0800930 spi_master_resume(master);
931
932 return 0;
933}
934#endif /* CONFIG_PM_SLEEP */
935
Jingoo Hanba811ad2014-02-26 10:30:14 +0900936static SIMPLE_DEV_PM_OPS(dspi_pm, dspi_suspend, dspi_resume);
Chao Fu349ad662013-08-16 11:08:55 +0800937
Xiubo Li409851c2014-10-09 11:27:45 +0800938static const struct regmap_config dspi_regmap_config = {
Chao Fu1acbdeb2014-02-12 15:29:05 +0800939 .reg_bits = 32,
940 .val_bits = 32,
941 .reg_stride = 4,
942 .max_register = 0x88,
Chao Fu349ad662013-08-16 11:08:55 +0800943};
944
Yuan Yao5ee67b52016-10-17 18:02:34 +0800945static void dspi_init(struct fsl_dspi *dspi)
946{
947 regmap_write(dspi->regmap, SPI_SR, SPI_SR_CLEAR);
948}
949
Chao Fu349ad662013-08-16 11:08:55 +0800950static int dspi_probe(struct platform_device *pdev)
951{
952 struct device_node *np = pdev->dev.of_node;
953 struct spi_master *master;
954 struct fsl_dspi *dspi;
955 struct resource *res;
Chao Fu1acbdeb2014-02-12 15:29:05 +0800956 void __iomem *base;
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200957 struct fsl_dspi_platform_data *pdata;
Chao Fu349ad662013-08-16 11:08:55 +0800958 int ret = 0, cs_num, bus_num;
959
960 master = spi_alloc_master(&pdev->dev, sizeof(struct fsl_dspi));
961 if (!master)
962 return -ENOMEM;
963
964 dspi = spi_master_get_devdata(master);
965 dspi->pdev = pdev;
Chao Fu9298bc72015-01-27 16:27:22 +0530966 dspi->master = master;
967
968 master->transfer = NULL;
969 master->setup = dspi_setup;
970 master->transfer_one_message = dspi_transfer_one_message;
971 master->dev.of_node = pdev->dev.of_node;
Chao Fu349ad662013-08-16 11:08:55 +0800972
Bhuvanchandra DV973fbce2015-01-27 16:27:20 +0530973 master->cleanup = dspi_cleanup;
Kurt Kanzenbach00ac9562017-11-13 08:47:21 +0100974 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
Chao Fu349ad662013-08-16 11:08:55 +0800975 master->bits_per_word_mask = SPI_BPW_MASK(4) | SPI_BPW_MASK(8) |
976 SPI_BPW_MASK(16);
977
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200978 pdata = dev_get_platdata(&pdev->dev);
979 if (pdata) {
980 master->num_chipselect = pdata->cs_num;
981 master->bus_num = pdata->bus_num;
Chao Fu349ad662013-08-16 11:08:55 +0800982
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200983 dspi->devtype_data = &coldfire_data;
984 } else {
Chao Fu349ad662013-08-16 11:08:55 +0800985
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200986 ret = of_property_read_u32(np, "spi-num-chipselects", &cs_num);
987 if (ret < 0) {
988 dev_err(&pdev->dev, "can't get spi-num-chipselects\n");
989 goto out_master_put;
990 }
991 master->num_chipselect = cs_num;
992
993 ret = of_property_read_u32(np, "bus-num", &bus_num);
994 if (ret < 0) {
995 dev_err(&pdev->dev, "can't get bus-num\n");
996 goto out_master_put;
997 }
998 master->bus_num = bus_num;
999
1000 dspi->devtype_data = of_device_get_match_data(&pdev->dev);
1001 if (!dspi->devtype_data) {
1002 dev_err(&pdev->dev, "can't get devtype_data\n");
1003 ret = -EFAULT;
1004 goto out_master_put;
1005 }
Haikun Wangd1f4a382015-06-09 19:45:27 +08001006 }
1007
Chao Fu349ad662013-08-16 11:08:55 +08001008 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Chao Fu1acbdeb2014-02-12 15:29:05 +08001009 base = devm_ioremap_resource(&pdev->dev, res);
1010 if (IS_ERR(base)) {
1011 ret = PTR_ERR(base);
Chao Fu349ad662013-08-16 11:08:55 +08001012 goto out_master_put;
1013 }
1014
Haikun Wangd2233322015-04-24 18:54:47 +08001015 dspi->regmap = devm_regmap_init_mmio_clk(&pdev->dev, NULL, base,
Chao Fu1acbdeb2014-02-12 15:29:05 +08001016 &dspi_regmap_config);
1017 if (IS_ERR(dspi->regmap)) {
1018 dev_err(&pdev->dev, "failed to init regmap: %ld\n",
1019 PTR_ERR(dspi->regmap));
Christophe JAILLETfbad6c22017-02-19 14:19:02 +01001020 ret = PTR_ERR(dspi->regmap);
1021 goto out_master_put;
Chao Fu1acbdeb2014-02-12 15:29:05 +08001022 }
1023
Yuan Yao5ee67b52016-10-17 18:02:34 +08001024 dspi_init(dspi);
Chao Fu349ad662013-08-16 11:08:55 +08001025 dspi->irq = platform_get_irq(pdev, 0);
1026 if (dspi->irq < 0) {
1027 dev_err(&pdev->dev, "can't get platform irq\n");
1028 ret = dspi->irq;
1029 goto out_master_put;
1030 }
1031
1032 ret = devm_request_irq(&pdev->dev, dspi->irq, dspi_interrupt, 0,
1033 pdev->name, dspi);
1034 if (ret < 0) {
1035 dev_err(&pdev->dev, "Unable to attach DSPI interrupt\n");
1036 goto out_master_put;
1037 }
1038
1039 dspi->clk = devm_clk_get(&pdev->dev, "dspi");
1040 if (IS_ERR(dspi->clk)) {
1041 ret = PTR_ERR(dspi->clk);
1042 dev_err(&pdev->dev, "unable to get clock\n");
1043 goto out_master_put;
1044 }
Fabio Estevam1c5ea2b2016-08-21 23:05:30 -03001045 ret = clk_prepare_enable(dspi->clk);
1046 if (ret)
1047 goto out_master_put;
Chao Fu349ad662013-08-16 11:08:55 +08001048
Sanchayan Maity90ba3702016-11-10 17:49:15 +05301049 if (dspi->devtype_data->trans_mode == DSPI_DMA_MODE) {
Nikita Yushchenkocddebdd2017-05-22 16:19:20 +03001050 ret = dspi_request_dma(dspi, res->start);
1051 if (ret < 0) {
Sanchayan Maity90ba3702016-11-10 17:49:15 +05301052 dev_err(&pdev->dev, "can't get dma channels\n");
1053 goto out_clk_put;
1054 }
1055 }
1056
Bhuvanchandra DV9419b202016-03-22 01:41:52 +05301057 master->max_speed_hz =
1058 clk_get_rate(dspi->clk) / dspi->devtype_data->max_clock_factor;
1059
Chao Fu349ad662013-08-16 11:08:55 +08001060 init_waitqueue_head(&dspi->waitq);
Axel Lin017145f2014-02-14 12:49:12 +08001061 platform_set_drvdata(pdev, master);
Chao Fu349ad662013-08-16 11:08:55 +08001062
Chao Fu9298bc72015-01-27 16:27:22 +05301063 ret = spi_register_master(master);
Chao Fu349ad662013-08-16 11:08:55 +08001064 if (ret != 0) {
1065 dev_err(&pdev->dev, "Problem registering DSPI master\n");
1066 goto out_clk_put;
1067 }
1068
Chao Fu349ad662013-08-16 11:08:55 +08001069 return ret;
1070
1071out_clk_put:
1072 clk_disable_unprepare(dspi->clk);
1073out_master_put:
1074 spi_master_put(master);
Chao Fu349ad662013-08-16 11:08:55 +08001075
1076 return ret;
1077}
1078
1079static int dspi_remove(struct platform_device *pdev)
1080{
Axel Lin017145f2014-02-14 12:49:12 +08001081 struct spi_master *master = platform_get_drvdata(pdev);
1082 struct fsl_dspi *dspi = spi_master_get_devdata(master);
Chao Fu349ad662013-08-16 11:08:55 +08001083
1084 /* Disconnect from the SPI framework */
Sanchayan Maity90ba3702016-11-10 17:49:15 +05301085 dspi_release_dma(dspi);
Wei Yongjun05209f42013-10-12 15:15:31 +08001086 clk_disable_unprepare(dspi->clk);
Chao Fu9298bc72015-01-27 16:27:22 +05301087 spi_unregister_master(dspi->master);
Chao Fu349ad662013-08-16 11:08:55 +08001088
1089 return 0;
1090}
1091
1092static struct platform_driver fsl_dspi_driver = {
1093 .driver.name = DRIVER_NAME,
1094 .driver.of_match_table = fsl_dspi_dt_ids,
1095 .driver.owner = THIS_MODULE,
1096 .driver.pm = &dspi_pm,
1097 .probe = dspi_probe,
1098 .remove = dspi_remove,
1099};
1100module_platform_driver(fsl_dspi_driver);
1101
1102MODULE_DESCRIPTION("Freescale DSPI Controller Driver");
Uwe Kleine-Königb444d1d2013-09-10 10:46:33 +02001103MODULE_LICENSE("GPL");
Chao Fu349ad662013-08-16 11:08:55 +08001104MODULE_ALIAS("platform:" DRIVER_NAME);