blob: 87aa43935070839e6734b55e5e4d7fc210eea213 [file] [log] [blame]
Sten Wang7a47dd72007-11-12 21:31:11 -08001/*
2 * RDC R6040 Fast Ethernet MAC support
3 *
4 * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
5 * Copyright (C) 2007
Francois Romieu5ac5d612007-11-28 23:02:33 +01006 * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
Sten Wang7a47dd72007-11-12 21:31:11 -08007 * Florian Fainelli <florian@openwrt.org>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the
21 * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
22 * Boston, MA 02110-1301, USA.
23*/
24
25#include <linux/kernel.h>
26#include <linux/module.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080027#include <linux/moduleparam.h>
28#include <linux/string.h>
29#include <linux/timer.h>
30#include <linux/errno.h>
31#include <linux/ioport.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080032#include <linux/interrupt.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/skbuff.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/mii.h>
40#include <linux/ethtool.h>
41#include <linux/crc32.h>
42#include <linux/spinlock.h>
Jeff Garzik092427b2007-11-23 21:49:27 -050043#include <linux/bitops.h>
44#include <linux/io.h>
45#include <linux/irq.h>
46#include <linux/uaccess.h>
Florian Fainelli38318612010-05-31 09:18:57 +000047#include <linux/phy.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080048
49#include <asm/processor.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080050
51#define DRV_NAME "r6040"
Florian Fainelli5bdc4f52011-10-06 23:36:28 +000052#define DRV_VERSION "0.28"
53#define DRV_RELDATE "07Oct2011"
Sten Wang7a47dd72007-11-12 21:31:11 -080054
Sten Wang7a47dd72007-11-12 21:31:11 -080055/* Time in jiffies before concluding the transmitter is hung. */
Francois Romieu5ac5d612007-11-28 23:02:33 +010056#define TX_TIMEOUT (6000 * HZ / 1000)
Sten Wang7a47dd72007-11-12 21:31:11 -080057
58/* RDC MAC I/O Size */
59#define R6040_IO_SIZE 256
60
61/* MAX RDC MAC */
62#define MAX_MAC 2
63
64/* MAC registers */
65#define MCR0 0x00 /* Control register 0 */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +000066#define MCR0_RCVEN 0x0002 /* Receive enable */
Shawn Linc60c9c72011-03-07 00:09:40 +000067#define MCR0_PROMISC 0x0020 /* Promiscuous mode */
68#define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +000069#define MCR0_XMTEN 0x1000 /* Transmission enable */
70#define MCR0_FD 0x8000 /* Full/Half duplex */
Sten Wang7a47dd72007-11-12 21:31:11 -080071#define MCR1 0x04 /* Control register 1 */
72#define MAC_RST 0x0001 /* Reset the MAC */
73#define MBCR 0x08 /* Bus control */
74#define MT_ICR 0x0C /* TX interrupt control */
75#define MR_ICR 0x10 /* RX interrupt control */
76#define MTPR 0x14 /* TX poll command register */
77#define MR_BSR 0x18 /* RX buffer size */
78#define MR_DCR 0x1A /* RX descriptor control */
79#define MLSR 0x1C /* Last status */
80#define MMDIO 0x20 /* MDIO control register */
81#define MDIO_WRITE 0x4000 /* MDIO write */
82#define MDIO_READ 0x2000 /* MDIO read */
83#define MMRD 0x24 /* MDIO read data register */
84#define MMWD 0x28 /* MDIO write data register */
85#define MTD_SA0 0x2C /* TX descriptor start address 0 */
86#define MTD_SA1 0x30 /* TX descriptor start address 1 */
87#define MRD_SA0 0x34 /* RX descriptor start address 0 */
88#define MRD_SA1 0x38 /* RX descriptor start address 1 */
89#define MISR 0x3C /* Status register */
90#define MIER 0x40 /* INT enable register */
91#define MSK_INT 0x0000 /* Mask off interrupts */
Florian Fainelli3d254342008-07-13 14:28:27 +020092#define RX_FINISH 0x0001 /* RX finished */
93#define RX_NO_DESC 0x0002 /* No RX descriptor available */
94#define RX_FIFO_FULL 0x0004 /* RX FIFO full */
95#define RX_EARLY 0x0008 /* RX early */
96#define TX_FINISH 0x0010 /* TX finished */
97#define TX_EARLY 0x0080 /* TX early */
98#define EVENT_OVRFL 0x0100 /* Event counter overflow */
99#define LINK_CHANGED 0x0200 /* PHY link changed */
Sten Wang7a47dd72007-11-12 21:31:11 -0800100#define ME_CISR 0x44 /* Event counter INT status */
101#define ME_CIER 0x48 /* Event counter INT enable */
102#define MR_CNT 0x50 /* Successfully received packet counter */
103#define ME_CNT0 0x52 /* Event counter 0 */
104#define ME_CNT1 0x54 /* Event counter 1 */
105#define ME_CNT2 0x56 /* Event counter 2 */
106#define ME_CNT3 0x58 /* Event counter 3 */
107#define MT_CNT 0x5A /* Successfully transmit packet counter */
108#define ME_CNT4 0x5C /* Event counter 4 */
109#define MP_CNT 0x5E /* Pause frame counter register */
110#define MAR0 0x60 /* Hash table 0 */
111#define MAR1 0x62 /* Hash table 1 */
112#define MAR2 0x64 /* Hash table 2 */
113#define MAR3 0x66 /* Hash table 3 */
114#define MID_0L 0x68 /* Multicast address MID0 Low */
115#define MID_0M 0x6A /* Multicast address MID0 Medium */
116#define MID_0H 0x6C /* Multicast address MID0 High */
117#define MID_1L 0x70 /* MID1 Low */
118#define MID_1M 0x72 /* MID1 Medium */
119#define MID_1H 0x74 /* MID1 High */
120#define MID_2L 0x78 /* MID2 Low */
121#define MID_2M 0x7A /* MID2 Medium */
122#define MID_2H 0x7C /* MID2 High */
123#define MID_3L 0x80 /* MID3 Low */
124#define MID_3M 0x82 /* MID3 Medium */
125#define MID_3H 0x84 /* MID3 High */
126#define PHY_CC 0x88 /* PHY status change configuration register */
127#define PHY_ST 0x8A /* PHY status register */
128#define MAC_SM 0xAC /* MAC status machine */
Florian Fainellie1477632012-01-04 08:59:36 +0000129#define MAC_SM_RST 0x0002 /* MAC status machine reset */
Sten Wang7a47dd72007-11-12 21:31:11 -0800130#define MAC_ID 0xBE /* Identifier register */
131
132#define TX_DCNT 0x80 /* TX descriptor count */
133#define RX_DCNT 0x80 /* RX descriptor count */
134#define MAX_BUF_SIZE 0x600
Francois Romieu6c323102007-11-28 22:31:00 +0100135#define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
136#define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
Sten Wang7a47dd72007-11-12 21:31:11 -0800137#define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
Florian Fainelli3bcf8222010-04-07 16:50:58 -0700138#define MCAST_MAX 3 /* Max number multicast addresses to filter */
Sten Wang7a47dd72007-11-12 21:31:11 -0800139
Florian Fainelli32f565d2008-07-13 14:34:15 +0200140/* Descriptor status */
141#define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
142#define DSC_RX_OK 0x4000 /* RX was successful */
143#define DSC_RX_ERR 0x0800 /* RX PHY error */
144#define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
145#define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
146#define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
147#define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
148#define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
149#define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
150#define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
151#define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
152#define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
153#define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
154
Sten Wang7a47dd72007-11-12 21:31:11 -0800155MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
156 "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
157 "Florian Fainelli <florian@openwrt.org>");
158MODULE_LICENSE("GPL");
159MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
Florian Fainellibc4de262009-04-08 15:50:43 -0700160MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
Sten Wang7a47dd72007-11-12 21:31:11 -0800161
Florian Fainelli3d254342008-07-13 14:28:27 +0200162/* RX and TX interrupts that we handle */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200163#define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
164#define TX_INTS (TX_FINISH)
165#define INT_MASK (RX_INTS | TX_INTS)
Sten Wang7a47dd72007-11-12 21:31:11 -0800166
167struct r6040_descriptor {
168 u16 status, len; /* 0-3 */
169 __le32 buf; /* 4-7 */
170 __le32 ndesc; /* 8-B */
171 u32 rev1; /* C-F */
172 char *vbufp; /* 10-13 */
173 struct r6040_descriptor *vndescp; /* 14-17 */
174 struct sk_buff *skb_ptr; /* 18-1B */
175 u32 rev2; /* 1C-1F */
Florian Fainelli853d5dc2012-01-04 08:59:37 +0000176} __aligned(32);
Sten Wang7a47dd72007-11-12 21:31:11 -0800177
178struct r6040_private {
179 spinlock_t lock; /* driver lock */
Sten Wang7a47dd72007-11-12 21:31:11 -0800180 struct pci_dev *pdev;
181 struct r6040_descriptor *rx_insert_ptr;
182 struct r6040_descriptor *rx_remove_ptr;
183 struct r6040_descriptor *tx_insert_ptr;
184 struct r6040_descriptor *tx_remove_ptr;
Francois Romieu6c323102007-11-28 22:31:00 +0100185 struct r6040_descriptor *rx_ring;
186 struct r6040_descriptor *tx_ring;
187 dma_addr_t rx_ring_dma;
188 dma_addr_t tx_ring_dma;
Florian Fainelli49f26722012-01-04 08:59:33 +0000189 u16 tx_free_desc;
Sten Wang7a47dd72007-11-12 21:31:11 -0800190 u16 mcr0, mcr1;
Sten Wang7a47dd72007-11-12 21:31:11 -0800191 struct net_device *dev;
Florian Fainelli38318612010-05-31 09:18:57 +0000192 struct mii_bus *mii_bus;
Sten Wang7a47dd72007-11-12 21:31:11 -0800193 struct napi_struct napi;
Sten Wang7a47dd72007-11-12 21:31:11 -0800194 void __iomem *base;
Florian Fainelli38318612010-05-31 09:18:57 +0000195 struct phy_device *phydev;
196 int old_link;
197 int old_duplex;
Sten Wang7a47dd72007-11-12 21:31:11 -0800198};
199
Florian Fainelli2154c7042010-08-08 10:08:44 +0000200static char version[] __devinitdata = DRV_NAME
Sten Wang7a47dd72007-11-12 21:31:11 -0800201 ": RDC R6040 NAPI net driver,"
Florian Fainelli9a48ce82009-01-08 11:00:52 -0800202 "version "DRV_VERSION " (" DRV_RELDATE ")";
Sten Wang7a47dd72007-11-12 21:31:11 -0800203
Sten Wang7a47dd72007-11-12 21:31:11 -0800204/* Read a word data from PHY Chip */
Florian Fainellic6e69bb2008-07-13 13:39:32 +0200205static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
Sten Wang7a47dd72007-11-12 21:31:11 -0800206{
207 int limit = 2048;
208 u16 cmd;
209
210 iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
211 /* Wait for the read bit to be cleared */
212 while (limit--) {
213 cmd = ioread16(ioaddr + MMDIO);
Joe Chou11e5e8f2008-12-22 19:38:17 -0800214 if (!(cmd & MDIO_READ))
Sten Wang7a47dd72007-11-12 21:31:11 -0800215 break;
216 }
217
218 return ioread16(ioaddr + MMRD);
219}
220
221/* Write a word data from PHY Chip */
Florian Fainelli2154c7042010-08-08 10:08:44 +0000222static void r6040_phy_write(void __iomem *ioaddr,
223 int phy_addr, int reg, u16 val)
Sten Wang7a47dd72007-11-12 21:31:11 -0800224{
225 int limit = 2048;
226 u16 cmd;
227
228 iowrite16(val, ioaddr + MMWD);
229 /* Write the command to the MDIO bus */
230 iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
231 /* Wait for the write bit to be cleared */
232 while (limit--) {
233 cmd = ioread16(ioaddr + MMDIO);
Joe Chou11e5e8f2008-12-22 19:38:17 -0800234 if (!(cmd & MDIO_WRITE))
Sten Wang7a47dd72007-11-12 21:31:11 -0800235 break;
236 }
237}
238
Florian Fainelli38318612010-05-31 09:18:57 +0000239static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
Sten Wang7a47dd72007-11-12 21:31:11 -0800240{
Florian Fainelli38318612010-05-31 09:18:57 +0000241 struct net_device *dev = bus->priv;
Sten Wang7a47dd72007-11-12 21:31:11 -0800242 struct r6040_private *lp = netdev_priv(dev);
243 void __iomem *ioaddr = lp->base;
244
Florian Fainelli38318612010-05-31 09:18:57 +0000245 return r6040_phy_read(ioaddr, phy_addr, reg);
Sten Wang7a47dd72007-11-12 21:31:11 -0800246}
247
Florian Fainelli38318612010-05-31 09:18:57 +0000248static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
249 int reg, u16 value)
Sten Wang7a47dd72007-11-12 21:31:11 -0800250{
Florian Fainelli38318612010-05-31 09:18:57 +0000251 struct net_device *dev = bus->priv;
Sten Wang7a47dd72007-11-12 21:31:11 -0800252 struct r6040_private *lp = netdev_priv(dev);
253 void __iomem *ioaddr = lp->base;
254
Florian Fainelli38318612010-05-31 09:18:57 +0000255 r6040_phy_write(ioaddr, phy_addr, reg, value);
256
257 return 0;
258}
259
260static int r6040_mdiobus_reset(struct mii_bus *bus)
261{
262 return 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800263}
264
Florian Fainellib4f12552007-12-12 22:55:34 +0100265static void r6040_free_txbufs(struct net_device *dev)
266{
267 struct r6040_private *lp = netdev_priv(dev);
268 int i;
269
270 for (i = 0; i < TX_DCNT; i++) {
271 if (lp->tx_insert_ptr->skb_ptr) {
Al Viroed773b4a2008-03-16 22:43:06 +0000272 pci_unmap_single(lp->pdev,
273 le32_to_cpu(lp->tx_insert_ptr->buf),
Florian Fainellib4f12552007-12-12 22:55:34 +0100274 MAX_BUF_SIZE, PCI_DMA_TODEVICE);
275 dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
Florian Fainelli3b060be2008-09-24 21:16:40 +0200276 lp->tx_insert_ptr->skb_ptr = NULL;
Florian Fainellib4f12552007-12-12 22:55:34 +0100277 }
278 lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
279 }
280}
281
282static void r6040_free_rxbufs(struct net_device *dev)
283{
284 struct r6040_private *lp = netdev_priv(dev);
285 int i;
286
287 for (i = 0; i < RX_DCNT; i++) {
288 if (lp->rx_insert_ptr->skb_ptr) {
Al Viroed773b4a2008-03-16 22:43:06 +0000289 pci_unmap_single(lp->pdev,
290 le32_to_cpu(lp->rx_insert_ptr->buf),
Florian Fainellib4f12552007-12-12 22:55:34 +0100291 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
292 dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
293 lp->rx_insert_ptr->skb_ptr = NULL;
294 }
295 lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
296 }
297}
298
Florian Fainellib4f12552007-12-12 22:55:34 +0100299static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
300 dma_addr_t desc_dma, int size)
301{
302 struct r6040_descriptor *desc = desc_ring;
303 dma_addr_t mapping = desc_dma;
304
305 while (size-- > 0) {
Julia Lawall3f6602a2008-06-23 23:12:31 +0200306 mapping += sizeof(*desc);
Florian Fainellib4f12552007-12-12 22:55:34 +0100307 desc->ndesc = cpu_to_le32(mapping);
308 desc->vndescp = desc + 1;
309 desc++;
310 }
311 desc--;
312 desc->ndesc = cpu_to_le32(desc_dma);
313 desc->vndescp = desc_ring;
314}
315
Florian Fainelli3d463412008-07-13 14:32:18 +0200316static void r6040_init_txbufs(struct net_device *dev)
Florian Fainellib4f12552007-12-12 22:55:34 +0100317{
318 struct r6040_private *lp = netdev_priv(dev);
Florian Fainellib4f12552007-12-12 22:55:34 +0100319
320 lp->tx_free_desc = TX_DCNT;
321
322 lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
323 r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
Florian Fainellib4f12552007-12-12 22:55:34 +0100324}
325
Florian Fainelli3d463412008-07-13 14:32:18 +0200326static int r6040_alloc_rxbufs(struct net_device *dev)
Florian Fainellib4f12552007-12-12 22:55:34 +0100327{
328 struct r6040_private *lp = netdev_priv(dev);
Florian Fainelli3d463412008-07-13 14:32:18 +0200329 struct r6040_descriptor *desc;
330 struct sk_buff *skb;
331 int rc;
Florian Fainellib4f12552007-12-12 22:55:34 +0100332
333 lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
334 r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
335
Florian Fainelli3d463412008-07-13 14:32:18 +0200336 /* Allocate skbs for the rx descriptors */
337 desc = lp->rx_ring;
338 do {
339 skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
340 if (!skb) {
Florian Fainelli7d53b802010-04-07 21:39:27 +0000341 netdev_err(dev, "failed to alloc skb for rx\n");
Florian Fainelli3d463412008-07-13 14:32:18 +0200342 rc = -ENOMEM;
343 goto err_exit;
344 }
345 desc->skb_ptr = skb;
346 desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000347 desc->skb_ptr->data,
348 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
Florian Fainelli32f565d2008-07-13 14:34:15 +0200349 desc->status = DSC_OWNER_MAC;
Florian Fainelli3d463412008-07-13 14:32:18 +0200350 desc = desc->vndescp;
351 } while (desc != lp->rx_ring);
352
353 return 0;
354
355err_exit:
356 /* Deallocate all previously allocated skbs */
357 r6040_free_rxbufs(dev);
358 return rc;
Florian Fainellifec3a232008-07-13 14:29:20 +0200359}
Florian Fainellib4f12552007-12-12 22:55:34 +0100360
Florian Fainellifec3a232008-07-13 14:29:20 +0200361static void r6040_init_mac_regs(struct net_device *dev)
362{
363 struct r6040_private *lp = netdev_priv(dev);
364 void __iomem *ioaddr = lp->base;
365 int limit = 2048;
366 u16 cmd;
367
368 /* Mask Off Interrupt */
369 iowrite16(MSK_INT, ioaddr + MIER);
370
371 /* Reset RDC MAC */
372 iowrite16(MAC_RST, ioaddr + MCR1);
373 while (limit--) {
374 cmd = ioread16(ioaddr + MCR1);
Florian Fainelli58dbc692012-01-04 08:59:35 +0000375 if (cmd & MAC_RST)
Florian Fainellifec3a232008-07-13 14:29:20 +0200376 break;
377 }
378 /* Reset internal state machine */
Florian Fainellie1477632012-01-04 08:59:36 +0000379 iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
Florian Fainellifec3a232008-07-13 14:29:20 +0200380 iowrite16(0, ioaddr + MAC_SM);
Florian Fainellic1d69932008-09-03 16:50:03 +0200381 mdelay(5);
Florian Fainellifec3a232008-07-13 14:29:20 +0200382
383 /* MAC Bus Control Register */
384 iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
385
386 /* Buffer Size Register */
387 iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
388
389 /* Write TX ring start address */
390 iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
391 iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
392
393 /* Write RX ring start address */
Florian Fainellib4f12552007-12-12 22:55:34 +0100394 iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
395 iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
Florian Fainellifec3a232008-07-13 14:29:20 +0200396
397 /* Set interrupt waiting time and packet numbers */
Florian Fainelli31718de2008-07-13 14:35:00 +0200398 iowrite16(0, ioaddr + MT_ICR);
399 iowrite16(0, ioaddr + MR_ICR);
Florian Fainellifec3a232008-07-13 14:29:20 +0200400
401 /* Enable interrupts */
402 iowrite16(INT_MASK, ioaddr + MIER);
403
404 /* Enable TX and RX */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +0000405 iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
Florian Fainellifec3a232008-07-13 14:29:20 +0200406
407 /* Let TX poll the descriptors
408 * we may got called by r6040_tx_timeout which has left
409 * some unsent tx buffers */
410 iowrite16(0x01, ioaddr + MTPR);
Florian Fainellib4f12552007-12-12 22:55:34 +0100411}
Sten Wang7a47dd72007-11-12 21:31:11 -0800412
Florian Fainelli106adf32007-12-12 23:01:33 +0100413static void r6040_tx_timeout(struct net_device *dev)
414{
415 struct r6040_private *priv = netdev_priv(dev);
416 void __iomem *ioaddr = priv->base;
417
Florian Fainelli7d53b802010-04-07 21:39:27 +0000418 netdev_warn(dev, "transmit timed out, int enable %4.4x "
Florian Fainelli38318612010-05-31 09:18:57 +0000419 "status %4.4x\n",
Florian Fainelli7d53b802010-04-07 21:39:27 +0000420 ioread16(ioaddr + MIER),
Florian Fainelli38318612010-05-31 09:18:57 +0000421 ioread16(ioaddr + MISR));
Florian Fainelli106adf32007-12-12 23:01:33 +0100422
Florian Fainelli106adf32007-12-12 23:01:33 +0100423 dev->stats.tx_errors++;
Florian Fainellifec3a232008-07-13 14:29:20 +0200424
425 /* Reset MAC and re-init all registers */
426 r6040_init_mac_regs(dev);
Florian Fainelli106adf32007-12-12 23:01:33 +0100427}
428
Sten Wang7a47dd72007-11-12 21:31:11 -0800429static struct net_device_stats *r6040_get_stats(struct net_device *dev)
430{
431 struct r6040_private *priv = netdev_priv(dev);
432 void __iomem *ioaddr = priv->base;
433 unsigned long flags;
434
435 spin_lock_irqsave(&priv->lock, flags);
Florian Fainellid248fd72007-12-12 22:34:55 +0100436 dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
437 dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
Sten Wang7a47dd72007-11-12 21:31:11 -0800438 spin_unlock_irqrestore(&priv->lock, flags);
439
Florian Fainellid248fd72007-12-12 22:34:55 +0100440 return &dev->stats;
Sten Wang7a47dd72007-11-12 21:31:11 -0800441}
442
443/* Stop RDC MAC and Free the allocated resource */
444static void r6040_down(struct net_device *dev)
445{
446 struct r6040_private *lp = netdev_priv(dev);
447 void __iomem *ioaddr = lp->base;
Sten Wang7a47dd72007-11-12 21:31:11 -0800448 int limit = 2048;
449 u16 *adrp;
450 u16 cmd;
451
452 /* Stop MAC */
453 iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
454 iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
455 while (limit--) {
456 cmd = ioread16(ioaddr + MCR1);
Florian Fainelli58dbc692012-01-04 08:59:35 +0000457 if (cmd & MAC_RST)
Sten Wang7a47dd72007-11-12 21:31:11 -0800458 break;
459 }
460
461 /* Restore MAC Address to MIDx */
462 adrp = (u16 *) dev->dev_addr;
463 iowrite16(adrp[0], ioaddr + MID_0L);
464 iowrite16(adrp[1], ioaddr + MID_0M);
465 iowrite16(adrp[2], ioaddr + MID_0H);
Florian Fainelli06e92c32011-10-06 23:36:22 +0000466
467 phy_stop(lp->phydev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800468}
469
Francois Romieu5ac5d612007-11-28 23:02:33 +0100470static int r6040_close(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800471{
472 struct r6040_private *lp = netdev_priv(dev);
Florian Fainelli58854c62009-01-09 23:19:26 -0800473 struct pci_dev *pdev = lp->pdev;
Sten Wang7a47dd72007-11-12 21:31:11 -0800474
Sten Wang7a47dd72007-11-12 21:31:11 -0800475 spin_lock_irq(&lp->lock);
Florian Fainelli129cf9a2008-07-13 14:32:45 +0200476 napi_disable(&lp->napi);
Sten Wang7a47dd72007-11-12 21:31:11 -0800477 netif_stop_queue(dev);
478 r6040_down(dev);
Florian Fainelli58854c62009-01-09 23:19:26 -0800479
480 free_irq(dev->irq, dev);
481
482 /* Free RX buffer */
483 r6040_free_rxbufs(dev);
484
485 /* Free TX buffer */
486 r6040_free_txbufs(dev);
487
Sten Wang7a47dd72007-11-12 21:31:11 -0800488 spin_unlock_irq(&lp->lock);
489
Florian Fainelli58854c62009-01-09 23:19:26 -0800490 /* Free Descriptor memory */
491 if (lp->rx_ring) {
Florian Fainelli2154c7042010-08-08 10:08:44 +0000492 pci_free_consistent(pdev,
493 RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
Hannes Eder5b5103e2009-02-14 11:14:04 +0000494 lp->rx_ring = NULL;
Florian Fainelli58854c62009-01-09 23:19:26 -0800495 }
496
497 if (lp->tx_ring) {
Florian Fainelli2154c7042010-08-08 10:08:44 +0000498 pci_free_consistent(pdev,
499 TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
Hannes Eder5b5103e2009-02-14 11:14:04 +0000500 lp->tx_ring = NULL;
Florian Fainelli58854c62009-01-09 23:19:26 -0800501 }
502
Sten Wang7a47dd72007-11-12 21:31:11 -0800503 return 0;
504}
505
Sten Wang7a47dd72007-11-12 21:31:11 -0800506static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
507{
508 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800509
Florian Fainelli38318612010-05-31 09:18:57 +0000510 if (!lp->phydev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800511 return -EINVAL;
Florian Fainelli38318612010-05-31 09:18:57 +0000512
David S. Miller4cfa5802010-07-21 21:10:49 -0700513 return phy_mii_ioctl(lp->phydev, rq, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800514}
515
516static int r6040_rx(struct net_device *dev, int limit)
517{
518 struct r6040_private *priv = netdev_priv(dev);
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200519 struct r6040_descriptor *descptr = priv->rx_remove_ptr;
520 struct sk_buff *skb_ptr, *new_skb;
521 int count = 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800522 u16 err;
523
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200524 /* Limit not reached and the descriptor belongs to the CPU */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200525 while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200526 /* Read the descriptor status */
527 err = descptr->status;
528 /* Global error status set */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200529 if (err & DSC_RX_ERR) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200530 /* RX dribble */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200531 if (err & DSC_RX_ERR_DRI)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200532 dev->stats.rx_frame_errors++;
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300533 /* Buffer length exceeded */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200534 if (err & DSC_RX_ERR_BUF)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200535 dev->stats.rx_length_errors++;
536 /* Packet too long */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200537 if (err & DSC_RX_ERR_LONG)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200538 dev->stats.rx_length_errors++;
539 /* Packet < 64 bytes */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200540 if (err & DSC_RX_ERR_RUNT)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200541 dev->stats.rx_length_errors++;
542 /* CRC error */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200543 if (err & DSC_RX_ERR_CRC) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200544 spin_lock(&priv->lock);
545 dev->stats.rx_crc_errors++;
546 spin_unlock(&priv->lock);
Sten Wang7a47dd72007-11-12 21:31:11 -0800547 }
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200548 goto next_descr;
Sten Wang7a47dd72007-11-12 21:31:11 -0800549 }
Florian Fainelli2154c7042010-08-08 10:08:44 +0000550
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200551 /* Packet successfully received */
552 new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
553 if (!new_skb) {
554 dev->stats.rx_dropped++;
555 goto next_descr;
556 }
557 skb_ptr = descptr->skb_ptr;
558 skb_ptr->dev = priv->dev;
Florian Fainelli2154c7042010-08-08 10:08:44 +0000559
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200560 /* Do not count the CRC */
561 skb_put(skb_ptr, descptr->len - 4);
562 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
563 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
564 skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
Florian Fainelli2154c7042010-08-08 10:08:44 +0000565
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200566 /* Send to upper layer */
567 netif_receive_skb(skb_ptr);
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200568 dev->stats.rx_packets++;
569 dev->stats.rx_bytes += descptr->len - 4;
570
571 /* put new skb into descriptor */
572 descptr->skb_ptr = new_skb;
573 descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
574 descptr->skb_ptr->data,
575 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
576
577next_descr:
578 /* put the descriptor back to the MAC */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200579 descptr->status = DSC_OWNER_MAC;
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200580 descptr = descptr->vndescp;
581 count++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800582 }
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200583 priv->rx_remove_ptr = descptr;
Sten Wang7a47dd72007-11-12 21:31:11 -0800584
585 return count;
586}
587
588static void r6040_tx(struct net_device *dev)
589{
590 struct r6040_private *priv = netdev_priv(dev);
591 struct r6040_descriptor *descptr;
592 void __iomem *ioaddr = priv->base;
593 struct sk_buff *skb_ptr;
594 u16 err;
595
596 spin_lock(&priv->lock);
597 descptr = priv->tx_remove_ptr;
598 while (priv->tx_free_desc < TX_DCNT) {
599 /* Check for errors */
600 err = ioread16(ioaddr + MLSR);
601
Florian Fainellid248fd72007-12-12 22:34:55 +0100602 if (err & 0x0200)
603 dev->stats.rx_fifo_errors++;
604 if (err & (0x2000 | 0x4000))
605 dev->stats.tx_carrier_errors++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800606
Florian Fainelli32f565d2008-07-13 14:34:15 +0200607 if (descptr->status & DSC_OWNER_MAC)
Florian Fainelliec6d2d42007-12-12 23:13:15 +0100608 break; /* Not complete */
Sten Wang7a47dd72007-11-12 21:31:11 -0800609 skb_ptr = descptr->skb_ptr;
Al Viroed773b4a2008-03-16 22:43:06 +0000610 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
Sten Wang7a47dd72007-11-12 21:31:11 -0800611 skb_ptr->len, PCI_DMA_TODEVICE);
612 /* Free buffer */
613 dev_kfree_skb_irq(skb_ptr);
614 descptr->skb_ptr = NULL;
615 /* To next descriptor */
616 descptr = descptr->vndescp;
617 priv->tx_free_desc++;
618 }
619 priv->tx_remove_ptr = descptr;
620
621 if (priv->tx_free_desc)
622 netif_wake_queue(dev);
623 spin_unlock(&priv->lock);
624}
625
626static int r6040_poll(struct napi_struct *napi, int budget)
627{
628 struct r6040_private *priv =
629 container_of(napi, struct r6040_private, napi);
630 struct net_device *dev = priv->dev;
631 void __iomem *ioaddr = priv->base;
632 int work_done;
633
634 work_done = r6040_rx(dev, budget);
635
636 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800637 napi_complete(napi);
Sten Wang7a47dd72007-11-12 21:31:11 -0800638 /* Enable RX interrupt */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200639 iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800640 }
641 return work_done;
642}
643
644/* The RDC interrupt handler. */
645static irqreturn_t r6040_interrupt(int irq, void *dev_id)
646{
647 struct net_device *dev = dev_id;
648 struct r6040_private *lp = netdev_priv(dev);
649 void __iomem *ioaddr = lp->base;
Joe Chou3e7c4692008-12-22 19:40:02 -0800650 u16 misr, status;
Sten Wang7a47dd72007-11-12 21:31:11 -0800651
Joe Chou3e7c4692008-12-22 19:40:02 -0800652 /* Save MIER */
653 misr = ioread16(ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800654 /* Mask off RDC MAC interrupt */
655 iowrite16(MSK_INT, ioaddr + MIER);
656 /* Read MISR status and clear */
657 status = ioread16(ioaddr + MISR);
658
Florian Fainelli35976d42009-07-08 03:05:14 +0000659 if (status == 0x0000 || status == 0xffff) {
660 /* Restore RDC MAC interrupt */
661 iowrite16(misr, ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800662 return IRQ_NONE;
Florian Fainelli35976d42009-07-08 03:05:14 +0000663 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800664
665 /* RX interrupt request */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200666 if (status & RX_INTS) {
667 if (status & RX_NO_DESC) {
668 /* RX descriptor unavailable */
669 dev->stats.rx_dropped++;
670 dev->stats.rx_missed_errors++;
671 }
672 if (status & RX_FIFO_FULL)
673 dev->stats.rx_fifo_errors++;
674
Michael Thalmeier0d9b6e72011-07-15 01:28:26 +0000675 if (likely(napi_schedule_prep(&lp->napi))) {
676 /* Mask off RX interrupt */
677 misr &= ~RX_INTS;
678 __napi_schedule(&lp->napi);
679 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800680 }
681
682 /* TX interrupt request */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200683 if (status & TX_INTS)
Sten Wang7a47dd72007-11-12 21:31:11 -0800684 r6040_tx(dev);
685
Joe Chou3e7c4692008-12-22 19:40:02 -0800686 /* Restore RDC MAC interrupt */
687 iowrite16(misr, ioaddr + MIER);
688
Florian Fainelliec6d2d42007-12-12 23:13:15 +0100689 return IRQ_HANDLED;
Sten Wang7a47dd72007-11-12 21:31:11 -0800690}
691
692#ifdef CONFIG_NET_POLL_CONTROLLER
693static void r6040_poll_controller(struct net_device *dev)
694{
695 disable_irq(dev->irq);
Francois Romieu5ac5d612007-11-28 23:02:33 +0100696 r6040_interrupt(dev->irq, dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800697 enable_irq(dev->irq);
698}
699#endif
700
Sten Wang7a47dd72007-11-12 21:31:11 -0800701/* Init RDC MAC */
Florian Fainelli3d463412008-07-13 14:32:18 +0200702static int r6040_up(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800703{
704 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800705 void __iomem *ioaddr = lp->base;
Florian Fainelli3d463412008-07-13 14:32:18 +0200706 int ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800707
Florian Fainellib4f12552007-12-12 22:55:34 +0100708 /* Initialise and alloc RX/TX buffers */
Florian Fainelli3d463412008-07-13 14:32:18 +0200709 r6040_init_txbufs(dev);
710 ret = r6040_alloc_rxbufs(dev);
711 if (ret)
712 return ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800713
Sten Wang7a47dd72007-11-12 21:31:11 -0800714 /* improve performance (by RDC guys) */
Florian Fainelli2154c7042010-08-08 10:08:44 +0000715 r6040_phy_write(ioaddr, 30, 17,
716 (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
717 r6040_phy_write(ioaddr, 30, 17,
718 ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
Florian Fainellic6e69bb2008-07-13 13:39:32 +0200719 r6040_phy_write(ioaddr, 0, 19, 0x0000);
720 r6040_phy_write(ioaddr, 0, 30, 0x01F0);
Sten Wang7a47dd72007-11-12 21:31:11 -0800721
Florian Fainellifec3a232008-07-13 14:29:20 +0200722 /* Initialize all MAC registers */
723 r6040_init_mac_regs(dev);
Florian Fainelli3d463412008-07-13 14:32:18 +0200724
Florian Fainelli06e92c32011-10-06 23:36:22 +0000725 phy_start(lp->phydev);
726
Florian Fainelli3d463412008-07-13 14:32:18 +0200727 return 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800728}
729
Sten Wang7a47dd72007-11-12 21:31:11 -0800730
731/* Read/set MAC address routines */
732static void r6040_mac_address(struct net_device *dev)
733{
734 struct r6040_private *lp = netdev_priv(dev);
735 void __iomem *ioaddr = lp->base;
736 u16 *adrp;
737
Florian Fainelli48529682012-01-04 08:59:38 +0000738 /* Reset MAC */
739 iowrite16(MAC_RST, ioaddr + MCR1);
740 /* Reset internal state machine */
741 iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
Sten Wang7a47dd72007-11-12 21:31:11 -0800742 iowrite16(0, ioaddr + MAC_SM);
Florian Fainellic1d69932008-09-03 16:50:03 +0200743 mdelay(5);
Sten Wang7a47dd72007-11-12 21:31:11 -0800744
745 /* Restore MAC Address */
746 adrp = (u16 *) dev->dev_addr;
747 iowrite16(adrp[0], ioaddr + MID_0L);
748 iowrite16(adrp[1], ioaddr + MID_0M);
749 iowrite16(adrp[2], ioaddr + MID_0H);
Otavio Salvador42099d72010-09-26 19:58:07 -0700750
751 /* Store MAC Address in perm_addr */
752 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
Sten Wang7a47dd72007-11-12 21:31:11 -0800753}
754
Francois Romieu5ac5d612007-11-28 23:02:33 +0100755static int r6040_open(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800756{
Francois Romieu5ac5d612007-11-28 23:02:33 +0100757 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800758 int ret;
759
760 /* Request IRQ and Register interrupt handler */
Julia Lawall91dcbf32009-11-18 08:23:00 +0000761 ret = request_irq(dev->irq, r6040_interrupt,
Sten Wang7a47dd72007-11-12 21:31:11 -0800762 IRQF_SHARED, dev->name, dev);
763 if (ret)
Denis Kirjanovced1de42010-08-24 23:57:55 +0000764 goto out;
Sten Wang7a47dd72007-11-12 21:31:11 -0800765
766 /* Set MAC address */
767 r6040_mac_address(dev);
768
769 /* Allocate Descriptor memory */
Francois Romieu6c323102007-11-28 22:31:00 +0100770 lp->rx_ring =
771 pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
Denis Kirjanovced1de42010-08-24 23:57:55 +0000772 if (!lp->rx_ring) {
773 ret = -ENOMEM;
774 goto err_free_irq;
775 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800776
Francois Romieu6c323102007-11-28 22:31:00 +0100777 lp->tx_ring =
778 pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
779 if (!lp->tx_ring) {
Denis Kirjanovced1de42010-08-24 23:57:55 +0000780 ret = -ENOMEM;
781 goto err_free_rx_ring;
Francois Romieu6c323102007-11-28 22:31:00 +0100782 }
783
Florian Fainelli3d463412008-07-13 14:32:18 +0200784 ret = r6040_up(dev);
Denis Kirjanovced1de42010-08-24 23:57:55 +0000785 if (ret)
786 goto err_free_tx_ring;
Sten Wang7a47dd72007-11-12 21:31:11 -0800787
788 napi_enable(&lp->napi);
789 netif_start_queue(dev);
790
Sten Wang7a47dd72007-11-12 21:31:11 -0800791 return 0;
Denis Kirjanovced1de42010-08-24 23:57:55 +0000792
793err_free_tx_ring:
794 pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
795 lp->tx_ring_dma);
796err_free_rx_ring:
797 pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
798 lp->rx_ring_dma);
799err_free_irq:
800 free_irq(dev->irq, dev);
801out:
802 return ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800803}
804
Stephen Hemminger613573252009-08-31 19:50:58 +0000805static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
806 struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800807{
808 struct r6040_private *lp = netdev_priv(dev);
809 struct r6040_descriptor *descptr;
810 void __iomem *ioaddr = lp->base;
811 unsigned long flags;
Sten Wang7a47dd72007-11-12 21:31:11 -0800812
813 /* Critical Section */
814 spin_lock_irqsave(&lp->lock, flags);
815
816 /* TX resource check */
817 if (!lp->tx_free_desc) {
818 spin_unlock_irqrestore(&lp->lock, flags);
Jeff Garzik092427b2007-11-23 21:49:27 -0500819 netif_stop_queue(dev);
Florian Fainelli7d53b802010-04-07 21:39:27 +0000820 netdev_err(dev, ": no tx descriptor\n");
Stephen Hemminger613573252009-08-31 19:50:58 +0000821 return NETDEV_TX_BUSY;
Sten Wang7a47dd72007-11-12 21:31:11 -0800822 }
823
824 /* Statistic Counter */
825 dev->stats.tx_packets++;
826 dev->stats.tx_bytes += skb->len;
827 /* Set TX descriptor & Transmit it */
828 lp->tx_free_desc--;
829 descptr = lp->tx_insert_ptr;
830 if (skb->len < MISR)
831 descptr->len = MISR;
832 else
833 descptr->len = skb->len;
834
835 descptr->skb_ptr = skb;
836 descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
837 skb->data, skb->len, PCI_DMA_TODEVICE));
Florian Fainelli32f565d2008-07-13 14:34:15 +0200838 descptr->status = DSC_OWNER_MAC;
Richard Cochran2aa8f4c2011-06-19 03:31:42 +0000839
840 skb_tx_timestamp(skb);
841
Sten Wang7a47dd72007-11-12 21:31:11 -0800842 /* Trigger the MAC to check the TX descriptor */
843 iowrite16(0x01, ioaddr + MTPR);
844 lp->tx_insert_ptr = descptr->vndescp;
845
846 /* If no tx resource, stop */
847 if (!lp->tx_free_desc)
848 netif_stop_queue(dev);
849
Sten Wang7a47dd72007-11-12 21:31:11 -0800850 spin_unlock_irqrestore(&lp->lock, flags);
Stephen Hemminger613573252009-08-31 19:50:58 +0000851
852 return NETDEV_TX_OK;
Sten Wang7a47dd72007-11-12 21:31:11 -0800853}
854
Francois Romieu5ac5d612007-11-28 23:02:33 +0100855static void r6040_multicast_list(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800856{
857 struct r6040_private *lp = netdev_priv(dev);
858 void __iomem *ioaddr = lp->base;
Sten Wang7a47dd72007-11-12 21:31:11 -0800859 unsigned long flags;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000860 struct netdev_hw_addr *ha;
Sten Wang7a47dd72007-11-12 21:31:11 -0800861 int i;
Shawn Linc60c9c72011-03-07 00:09:40 +0000862 u16 *adrp;
863 u16 hash_table[4] = { 0 };
Sten Wang7a47dd72007-11-12 21:31:11 -0800864
Shawn Linc60c9c72011-03-07 00:09:40 +0000865 spin_lock_irqsave(&lp->lock, flags);
866
867 /* Keep our MAC Address */
Sten Wang7a47dd72007-11-12 21:31:11 -0800868 adrp = (u16 *)dev->dev_addr;
869 iowrite16(adrp[0], ioaddr + MID_0L);
870 iowrite16(adrp[1], ioaddr + MID_0M);
871 iowrite16(adrp[2], ioaddr + MID_0H);
872
Sten Wang7a47dd72007-11-12 21:31:11 -0800873 /* Clear AMCP & PROM bits */
Shawn Linc60c9c72011-03-07 00:09:40 +0000874 lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
Sten Wang7a47dd72007-11-12 21:31:11 -0800875
Shawn Linc60c9c72011-03-07 00:09:40 +0000876 /* Promiscuous mode */
877 if (dev->flags & IFF_PROMISC)
878 lp->mcr0 |= MCR0_PROMISC;
Sten Wang7a47dd72007-11-12 21:31:11 -0800879
Shawn Linc60c9c72011-03-07 00:09:40 +0000880 /* Enable multicast hash table function to
881 * receive all multicast packets. */
882 else if (dev->flags & IFF_ALLMULTI) {
883 lp->mcr0 |= MCR0_HASH_EN;
884
885 for (i = 0; i < MCAST_MAX ; i++) {
886 iowrite16(0, ioaddr + MID_1L + 8 * i);
887 iowrite16(0, ioaddr + MID_1M + 8 * i);
888 iowrite16(0, ioaddr + MID_1H + 8 * i);
889 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800890
891 for (i = 0; i < 4; i++)
Shawn Linc60c9c72011-03-07 00:09:40 +0000892 hash_table[i] = 0xffff;
893 }
894 /* Use internal multicast address registers if the number of
895 * multicast addresses is not greater than MCAST_MAX. */
896 else if (netdev_mc_count(dev) <= MCAST_MAX) {
897 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000898 netdev_for_each_mc_addr(ha, dev) {
Shawn Linc60c9c72011-03-07 00:09:40 +0000899 u16 *adrp = (u16 *) ha->addr;
900 iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
901 iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
902 iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
903 i++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800904 }
Shawn Linc60c9c72011-03-07 00:09:40 +0000905 while (i < MCAST_MAX) {
906 iowrite16(0, ioaddr + MID_1L + 8 * i);
907 iowrite16(0, ioaddr + MID_1M + 8 * i);
908 iowrite16(0, ioaddr + MID_1H + 8 * i);
909 i++;
910 }
911 }
912 /* Otherwise, Enable multicast hash table function. */
913 else {
914 u32 crc;
915
916 lp->mcr0 |= MCR0_HASH_EN;
917
918 for (i = 0; i < MCAST_MAX ; i++) {
919 iowrite16(0, ioaddr + MID_1L + 8 * i);
920 iowrite16(0, ioaddr + MID_1M + 8 * i);
921 iowrite16(0, ioaddr + MID_1H + 8 * i);
922 }
923
924 /* Build multicast hash table */
925 netdev_for_each_mc_addr(ha, dev) {
926 u8 *addrs = ha->addr;
927
928 crc = ether_crc(ETH_ALEN, addrs);
929 crc >>= 26;
930 hash_table[crc >> 4] |= 1 << (crc & 0xf);
931 }
932 }
933
934 iowrite16(lp->mcr0, ioaddr + MCR0);
935
936 /* Fill the MAC hash tables with their values */
Florian Fainellibbc13ab2011-11-16 06:00:08 +0000937 if (lp->mcr0 & MCR0_HASH_EN) {
Sten Wang7a47dd72007-11-12 21:31:11 -0800938 iowrite16(hash_table[0], ioaddr + MAR0);
939 iowrite16(hash_table[1], ioaddr + MAR1);
940 iowrite16(hash_table[2], ioaddr + MAR2);
941 iowrite16(hash_table[3], ioaddr + MAR3);
942 }
Shawn Linc60c9c72011-03-07 00:09:40 +0000943
944 spin_unlock_irqrestore(&lp->lock, flags);
Sten Wang7a47dd72007-11-12 21:31:11 -0800945}
946
947static void netdev_get_drvinfo(struct net_device *dev,
948 struct ethtool_drvinfo *info)
949{
950 struct r6040_private *rp = netdev_priv(dev);
951
952 strcpy(info->driver, DRV_NAME);
953 strcpy(info->version, DRV_VERSION);
954 strcpy(info->bus_info, pci_name(rp->pdev));
955}
956
957static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
958{
959 struct r6040_private *rp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800960
Florian Fainelli38318612010-05-31 09:18:57 +0000961 return phy_ethtool_gset(rp->phydev, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800962}
963
964static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
965{
966 struct r6040_private *rp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800967
Florian Fainelli38318612010-05-31 09:18:57 +0000968 return phy_ethtool_sset(rp->phydev, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800969}
970
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800971static const struct ethtool_ops netdev_ethtool_ops = {
Sten Wang7a47dd72007-11-12 21:31:11 -0800972 .get_drvinfo = netdev_get_drvinfo,
973 .get_settings = netdev_get_settings,
974 .set_settings = netdev_set_settings,
Florian Fainelli38318612010-05-31 09:18:57 +0000975 .get_link = ethtool_op_get_link,
Sten Wang7a47dd72007-11-12 21:31:11 -0800976};
977
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800978static const struct net_device_ops r6040_netdev_ops = {
979 .ndo_open = r6040_open,
980 .ndo_stop = r6040_close,
981 .ndo_start_xmit = r6040_start_xmit,
982 .ndo_get_stats = r6040_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000983 .ndo_set_rx_mode = r6040_multicast_list,
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800984 .ndo_change_mtu = eth_change_mtu,
985 .ndo_validate_addr = eth_validate_addr,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000986 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800987 .ndo_do_ioctl = r6040_ioctl,
988 .ndo_tx_timeout = r6040_tx_timeout,
989#ifdef CONFIG_NET_POLL_CONTROLLER
990 .ndo_poll_controller = r6040_poll_controller,
991#endif
992};
993
Florian Fainelli38318612010-05-31 09:18:57 +0000994static void r6040_adjust_link(struct net_device *dev)
995{
996 struct r6040_private *lp = netdev_priv(dev);
997 struct phy_device *phydev = lp->phydev;
998 int status_changed = 0;
999 void __iomem *ioaddr = lp->base;
1000
1001 BUG_ON(!phydev);
1002
1003 if (lp->old_link != phydev->link) {
1004 status_changed = 1;
1005 lp->old_link = phydev->link;
1006 }
1007
1008 /* reflect duplex change */
1009 if (phydev->link && (lp->old_duplex != phydev->duplex)) {
Florian Fainelli4e16d6e2012-01-04 08:59:34 +00001010 lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
Florian Fainelli38318612010-05-31 09:18:57 +00001011 iowrite16(lp->mcr0, ioaddr);
1012
1013 status_changed = 1;
1014 lp->old_duplex = phydev->duplex;
1015 }
1016
1017 if (status_changed) {
1018 pr_info("%s: link %s", dev->name, phydev->link ?
1019 "UP" : "DOWN");
1020 if (phydev->link)
1021 pr_cont(" - %d/%s", phydev->speed,
1022 DUPLEX_FULL == phydev->duplex ? "full" : "half");
1023 pr_cont("\n");
1024 }
1025}
1026
1027static int r6040_mii_probe(struct net_device *dev)
1028{
1029 struct r6040_private *lp = netdev_priv(dev);
1030 struct phy_device *phydev = NULL;
1031
1032 phydev = phy_find_first(lp->mii_bus);
1033 if (!phydev) {
1034 dev_err(&lp->pdev->dev, "no PHY found\n");
1035 return -ENODEV;
1036 }
1037
1038 phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
1039 0, PHY_INTERFACE_MODE_MII);
1040
1041 if (IS_ERR(phydev)) {
1042 dev_err(&lp->pdev->dev, "could not attach to PHY\n");
1043 return PTR_ERR(phydev);
1044 }
1045
1046 /* mask with MAC supported features */
1047 phydev->supported &= (SUPPORTED_10baseT_Half
1048 | SUPPORTED_10baseT_Full
1049 | SUPPORTED_100baseT_Half
1050 | SUPPORTED_100baseT_Full
1051 | SUPPORTED_Autoneg
1052 | SUPPORTED_MII
1053 | SUPPORTED_TP);
1054
1055 phydev->advertising = phydev->supported;
1056 lp->phydev = phydev;
1057 lp->old_link = 0;
1058 lp->old_duplex = -1;
1059
1060 dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
1061 "(mii_bus:phy_addr=%s)\n",
1062 phydev->drv->name, dev_name(&phydev->dev));
1063
1064 return 0;
1065}
1066
Sten Wang7a47dd72007-11-12 21:31:11 -08001067static int __devinit r6040_init_one(struct pci_dev *pdev,
1068 const struct pci_device_id *ent)
1069{
1070 struct net_device *dev;
1071 struct r6040_private *lp;
1072 void __iomem *ioaddr;
1073 int err, io_size = R6040_IO_SIZE;
1074 static int card_idx = -1;
1075 int bar = 0;
Sten Wang7a47dd72007-11-12 21:31:11 -08001076 u16 *adrp;
Florian Fainelli38318612010-05-31 09:18:57 +00001077 int i;
Sten Wang7a47dd72007-11-12 21:31:11 -08001078
Florian Fainelli2154c7042010-08-08 10:08:44 +00001079 pr_info("%s\n", version);
Sten Wang7a47dd72007-11-12 21:31:11 -08001080
1081 err = pci_enable_device(pdev);
1082 if (err)
Florian Fainellib0e45392008-07-21 12:32:29 +02001083 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001084
1085 /* this should always be supported */
Yang Hongyang284901a2009-04-06 19:01:15 -07001086 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Florian Fainellib0e45392008-07-21 12:32:29 +02001087 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001088 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
Sten Wang7a47dd72007-11-12 21:31:11 -08001089 "not supported by the card\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001090 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001091 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001092 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Florian Fainellib0e45392008-07-21 12:32:29 +02001093 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001094 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
Jeff Garzik092427b2007-11-23 21:49:27 -05001095 "not supported by the card\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001096 goto err_out;
Jeff Garzik092427b2007-11-23 21:49:27 -05001097 }
Sten Wang7a47dd72007-11-12 21:31:11 -08001098
1099 /* IO Size check */
Michael Opdenacker6f5bec12009-06-24 21:05:09 +00001100 if (pci_resource_len(pdev, bar) < io_size) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001101 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001102 err = -EIO;
1103 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001104 }
1105
Sten Wang7a47dd72007-11-12 21:31:11 -08001106 pci_set_master(pdev);
1107
1108 dev = alloc_etherdev(sizeof(struct r6040_private));
1109 if (!dev) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001110 dev_err(&pdev->dev, "Failed to allocate etherdev\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001111 err = -ENOMEM;
1112 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001113 }
1114 SET_NETDEV_DEV(dev, &pdev->dev);
1115 lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001116
Florian Fainellib0e45392008-07-21 12:32:29 +02001117 err = pci_request_regions(pdev, DRV_NAME);
1118
1119 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001120 dev_err(&pdev->dev, "Failed to request PCI regions\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001121 goto err_out_free_dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001122 }
1123
1124 ioaddr = pci_iomap(pdev, bar, io_size);
1125 if (!ioaddr) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001126 dev_err(&pdev->dev, "ioremap failed for device\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001127 err = -EIO;
1128 goto err_out_free_res;
Sten Wang7a47dd72007-11-12 21:31:11 -08001129 }
Florian Fainelli84314bf2009-01-08 11:01:58 -08001130 /* If PHY status change register is still set to zero it means the
1131 * bootloader didn't initialize it */
1132 if (ioread16(ioaddr + PHY_CC) == 0)
1133 iowrite16(0x9f07, ioaddr + PHY_CC);
Sten Wang7a47dd72007-11-12 21:31:11 -08001134
1135 /* Init system & device */
Sten Wang7a47dd72007-11-12 21:31:11 -08001136 lp->base = ioaddr;
1137 dev->irq = pdev->irq;
1138
1139 spin_lock_init(&lp->lock);
1140 pci_set_drvdata(pdev, dev);
1141
1142 /* Set MAC address */
1143 card_idx++;
1144
1145 adrp = (u16 *)dev->dev_addr;
1146 adrp[0] = ioread16(ioaddr + MID_0L);
1147 adrp[1] = ioread16(ioaddr + MID_0M);
1148 adrp[2] = ioread16(ioaddr + MID_0H);
1149
Florian Fainelli1d2b1a72009-01-08 11:02:30 -08001150 /* Some bootloader/BIOSes do not initialize
1151 * MAC address, warn about that */
Florian Fainelli9f113612009-01-08 15:04:45 +00001152 if (!(adrp[0] || adrp[1] || adrp[2])) {
Florian Fainelli2154c7042010-08-08 10:08:44 +00001153 netdev_warn(dev, "MAC address not initialized, "
1154 "generating random\n");
Florian Fainelli9f113612009-01-08 15:04:45 +00001155 random_ether_addr(dev->dev_addr);
1156 }
Florian Fainelli1d2b1a72009-01-08 11:02:30 -08001157
Sten Wang7a47dd72007-11-12 21:31:11 -08001158 /* Link new device into r6040_root_dev */
1159 lp->pdev = pdev;
Florian Fainelli129cf9a2008-07-13 14:32:45 +02001160 lp->dev = dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001161
1162 /* Init RDC private data */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +00001163 lp->mcr0 = MCR0_XMTEN | MCR0;
Sten Wang7a47dd72007-11-12 21:31:11 -08001164
1165 /* The RDC-specific entries in the device structure. */
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -08001166 dev->netdev_ops = &r6040_netdev_ops;
Sten Wang7a47dd72007-11-12 21:31:11 -08001167 dev->ethtool_ops = &netdev_ethtool_ops;
Sten Wang7a47dd72007-11-12 21:31:11 -08001168 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -08001169
Sten Wang7a47dd72007-11-12 21:31:11 -08001170 netif_napi_add(dev, &lp->napi, r6040_poll, 64);
Sten Wang7a47dd72007-11-12 21:31:11 -08001171
Florian Fainelli38318612010-05-31 09:18:57 +00001172 lp->mii_bus = mdiobus_alloc();
1173 if (!lp->mii_bus) {
1174 dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
Axel Lin9c86c0f2011-01-04 22:40:04 +00001175 err = -ENOMEM;
Mark Kellye03f6142009-08-20 01:26:20 +00001176 goto err_out_unmap;
1177 }
1178
Florian Fainelli38318612010-05-31 09:18:57 +00001179 lp->mii_bus->priv = dev;
1180 lp->mii_bus->read = r6040_mdiobus_read;
1181 lp->mii_bus->write = r6040_mdiobus_write;
1182 lp->mii_bus->reset = r6040_mdiobus_reset;
1183 lp->mii_bus->name = "r6040_eth_mii";
Florian Fainelli817380e2012-01-04 08:50:40 +00001184 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1185 dev_name(&pdev->dev), card_idx);
Florian Fainelli38318612010-05-31 09:18:57 +00001186 lp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
1187 if (!lp->mii_bus->irq) {
1188 dev_err(&pdev->dev, "mii_bus irq allocation failed\n");
Axel Lin9c86c0f2011-01-04 22:40:04 +00001189 err = -ENOMEM;
Florian Fainelli38318612010-05-31 09:18:57 +00001190 goto err_out_mdio;
1191 }
1192
1193 for (i = 0; i < PHY_MAX_ADDR; i++)
1194 lp->mii_bus->irq[i] = PHY_POLL;
1195
1196 err = mdiobus_register(lp->mii_bus);
1197 if (err) {
1198 dev_err(&pdev->dev, "failed to register MII bus\n");
1199 goto err_out_mdio_irq;
1200 }
1201
1202 err = r6040_mii_probe(dev);
1203 if (err) {
1204 dev_err(&pdev->dev, "failed to probe MII bus\n");
1205 goto err_out_mdio_unregister;
1206 }
1207
Sten Wang7a47dd72007-11-12 21:31:11 -08001208 /* Register net device. After this dev->name assign */
1209 err = register_netdev(dev);
1210 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001211 dev_err(&pdev->dev, "Failed to register net device\n");
Florian Fainelli38318612010-05-31 09:18:57 +00001212 goto err_out_mdio_unregister;
Sten Wang7a47dd72007-11-12 21:31:11 -08001213 }
1214 return 0;
1215
Florian Fainelli38318612010-05-31 09:18:57 +00001216err_out_mdio_unregister:
1217 mdiobus_unregister(lp->mii_bus);
1218err_out_mdio_irq:
1219 kfree(lp->mii_bus->irq);
1220err_out_mdio:
1221 mdiobus_free(lp->mii_bus);
Florian Fainellib0e45392008-07-21 12:32:29 +02001222err_out_unmap:
1223 pci_iounmap(pdev, ioaddr);
1224err_out_free_res:
Sten Wang7a47dd72007-11-12 21:31:11 -08001225 pci_release_regions(pdev);
Florian Fainellib0e45392008-07-21 12:32:29 +02001226err_out_free_dev:
Sten Wang7a47dd72007-11-12 21:31:11 -08001227 free_netdev(dev);
Florian Fainellib0e45392008-07-21 12:32:29 +02001228err_out:
Sten Wang7a47dd72007-11-12 21:31:11 -08001229 return err;
1230}
1231
1232static void __devexit r6040_remove_one(struct pci_dev *pdev)
1233{
1234 struct net_device *dev = pci_get_drvdata(pdev);
Florian Fainelli38318612010-05-31 09:18:57 +00001235 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001236
1237 unregister_netdev(dev);
Florian Fainelli38318612010-05-31 09:18:57 +00001238 mdiobus_unregister(lp->mii_bus);
1239 kfree(lp->mii_bus->irq);
1240 mdiobus_free(lp->mii_bus);
Sten Wang7a47dd72007-11-12 21:31:11 -08001241 pci_release_regions(pdev);
1242 free_netdev(dev);
1243 pci_disable_device(pdev);
1244 pci_set_drvdata(pdev, NULL);
1245}
1246
1247
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00001248static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
Francois Romieu5ac5d612007-11-28 23:02:33 +01001249 { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
1250 { 0 }
Sten Wang7a47dd72007-11-12 21:31:11 -08001251};
1252MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
1253
1254static struct pci_driver r6040_driver = {
Francois Romieu5ac5d612007-11-28 23:02:33 +01001255 .name = DRV_NAME,
Sten Wang7a47dd72007-11-12 21:31:11 -08001256 .id_table = r6040_pci_tbl,
1257 .probe = r6040_init_one,
1258 .remove = __devexit_p(r6040_remove_one),
1259};
1260
1261
1262static int __init r6040_init(void)
1263{
1264 return pci_register_driver(&r6040_driver);
1265}
1266
1267
1268static void __exit r6040_cleanup(void)
1269{
1270 pci_unregister_driver(&r6040_driver);
1271}
1272
1273module_init(r6040_init);
1274module_exit(r6040_cleanup);