blob: da55a78d7380bdd0da7ce9120bb0f4bf9f460ffe [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chris Wilsonf54d1862016-10-25 13:00:45 +010028#include <linux/dma-fence-array.h>
Christian Königa9f87f62017-03-30 14:03:59 +020029#include <linux/interval_tree_generic.h>
Felix Kuehling02208442017-08-25 20:40:26 -040030#include <linux/idr.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040031#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "amdgpu_trace.h"
Felix Kuehlingede0dd82018-03-15 17:27:43 -040035#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040036
37/*
38 * GPUVM
39 * GPUVM is similar to the legacy gart on older asics, however
40 * rather than there being a single global gart table
41 * for the entire GPU, there are multiple VM page tables active
42 * at any given time. The VM page tables can contain a mix
43 * vram pages and system memory pages and system memory pages
44 * can be mapped as snooped (cached system pages) or unsnooped
45 * (uncached system pages).
46 * Each VM has an ID associated with it and there is a page table
47 * associated with each VMID. When execting a command buffer,
48 * the kernel tells the the ring what VMID to use for that command
49 * buffer. VMIDs are allocated dynamically as commands are submitted.
50 * The userspace drivers maintain their own address space and the kernel
51 * sets up their pages tables accordingly when they submit their
52 * command buffers and a VMID is assigned.
53 * Cayman/Trinity support up to 8 active VMs at any given time;
54 * SI supports 16.
55 */
56
Christian Königa9f87f62017-03-30 14:03:59 +020057#define START(node) ((node)->start)
58#define LAST(node) ((node)->last)
59
60INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
61 START, LAST, static, amdgpu_vm_it)
62
63#undef START
64#undef LAST
65
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040066/* Local structure. Encapsulate some VM table update parameters to reduce
67 * the number of function parameters
68 */
Christian König29efc4f2016-08-04 14:52:50 +020069struct amdgpu_pte_update_params {
Christian König27c5f362016-08-04 15:02:49 +020070 /* amdgpu device we do this update for */
71 struct amdgpu_device *adev;
Christian König49ac8a22016-10-13 15:09:08 +020072 /* optional amdgpu_vm we do this update for */
73 struct amdgpu_vm *vm;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040074 /* address where to copy page table entries from */
75 uint64_t src;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040076 /* indirect buffer to fill with commands */
77 struct amdgpu_ib *ib;
Christian Königafef8b82016-08-12 13:29:18 +020078 /* Function which actually does the update */
Christian König373ac642018-01-16 16:54:25 +010079 void (*func)(struct amdgpu_pte_update_params *params,
80 struct amdgpu_bo *bo, uint64_t pe,
Christian Königafef8b82016-08-12 13:29:18 +020081 uint64_t addr, unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +080082 uint64_t flags);
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -040083 /* The next two are used during VM update by CPU
84 * DMA addresses to use for mapping
85 * Kernel pointer of PD/PT BO that needs to be updated
86 */
87 dma_addr_t *pages_addr;
88 void *kptr;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040089};
90
Christian König284710f2017-01-30 11:09:31 +010091/* Helper to disable partial resident texture feature from a fence callback */
92struct amdgpu_prt_cb {
93 struct amdgpu_device *adev;
94 struct dma_fence_cb cb;
95};
96
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097/**
Christian König50783142017-11-27 14:01:51 +010098 * amdgpu_vm_level_shift - return the addr shift for each level
99 *
100 * @adev: amdgpu_device pointer
101 *
102 * Returns the number of bits the pfn needs to be right shifted for a level.
103 */
104static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
105 unsigned level)
106{
Chunming Zhou196f7482017-12-13 14:22:54 +0800107 unsigned shift = 0xff;
108
109 switch (level) {
110 case AMDGPU_VM_PDB2:
111 case AMDGPU_VM_PDB1:
112 case AMDGPU_VM_PDB0:
113 shift = 9 * (AMDGPU_VM_PDB0 - level) +
Christian König50783142017-11-27 14:01:51 +0100114 adev->vm_manager.block_size;
Chunming Zhou196f7482017-12-13 14:22:54 +0800115 break;
116 case AMDGPU_VM_PTB:
117 shift = 0;
118 break;
119 default:
120 dev_err(adev->dev, "the level%d isn't supported.\n", level);
121 }
122
123 return shift;
Christian König50783142017-11-27 14:01:51 +0100124}
125
126/**
Christian König72a7ec52016-10-19 11:03:57 +0200127 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128 *
129 * @adev: amdgpu_device pointer
130 *
Christian König72a7ec52016-10-19 11:03:57 +0200131 * Calculate the number of entries in a page directory or page table.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132 */
Christian König72a7ec52016-10-19 11:03:57 +0200133static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
134 unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135{
Chunming Zhou196f7482017-12-13 14:22:54 +0800136 unsigned shift = amdgpu_vm_level_shift(adev,
137 adev->vm_manager.root_level);
Christian König0410c5e2017-11-20 14:29:01 +0100138
Chunming Zhou196f7482017-12-13 14:22:54 +0800139 if (level == adev->vm_manager.root_level)
Christian König72a7ec52016-10-19 11:03:57 +0200140 /* For the root directory */
Christian König0410c5e2017-11-20 14:29:01 +0100141 return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
Chunming Zhou196f7482017-12-13 14:22:54 +0800142 else if (level != AMDGPU_VM_PTB)
Christian König0410c5e2017-11-20 14:29:01 +0100143 /* Everything in between */
144 return 512;
145 else
Christian König72a7ec52016-10-19 11:03:57 +0200146 /* For the page tables on the leaves */
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800147 return AMDGPU_VM_PTE_COUNT(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148}
149
150/**
Christian König72a7ec52016-10-19 11:03:57 +0200151 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 *
153 * @adev: amdgpu_device pointer
154 *
Christian König72a7ec52016-10-19 11:03:57 +0200155 * Calculate the size of the BO for a page directory or page table in bytes.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400156 */
Christian König72a7ec52016-10-19 11:03:57 +0200157static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400158{
Christian König72a7ec52016-10-19 11:03:57 +0200159 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400160}
161
162/**
Christian König56467eb2015-12-11 15:16:32 +0100163 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 *
165 * @vm: vm providing the BOs
Christian König3c0eea62015-12-11 14:39:05 +0100166 * @validated: head of validation list
Christian König56467eb2015-12-11 15:16:32 +0100167 * @entry: entry to add
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 *
169 * Add the page directory to the list of BOs to
Christian König56467eb2015-12-11 15:16:32 +0100170 * validate for command submission.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 */
Christian König56467eb2015-12-11 15:16:32 +0100172void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
173 struct list_head *validated,
174 struct amdgpu_bo_list_entry *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400175{
Christian König3f3333f2017-08-03 14:02:13 +0200176 entry->robj = vm->root.base.bo;
Christian König56467eb2015-12-11 15:16:32 +0100177 entry->priority = 0;
Christian König67003a12016-10-12 14:46:26 +0200178 entry->tv.bo = &entry->robj->tbo;
Christian König56467eb2015-12-11 15:16:32 +0100179 entry->tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100180 entry->user_pages = NULL;
Christian König56467eb2015-12-11 15:16:32 +0100181 list_add(&entry->tv.head, validated);
182}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400183
Christian König56467eb2015-12-11 15:16:32 +0100184/**
Christian Königf7da30d2016-09-28 12:03:04 +0200185 * amdgpu_vm_validate_pt_bos - validate the page table BOs
Christian König56467eb2015-12-11 15:16:32 +0100186 *
Christian König5a712a82016-06-21 16:28:15 +0200187 * @adev: amdgpu device pointer
Christian König56467eb2015-12-11 15:16:32 +0100188 * @vm: vm providing the BOs
Christian Königf7da30d2016-09-28 12:03:04 +0200189 * @validate: callback to do the validation
190 * @param: parameter for the validation callback
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191 *
Christian Königf7da30d2016-09-28 12:03:04 +0200192 * Validate the page table BOs on command submission if neccessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193 */
Christian Königf7da30d2016-09-28 12:03:04 +0200194int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
195 int (*validate)(void *p, struct amdgpu_bo *bo),
196 void *param)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197{
Christian König3f3333f2017-08-03 14:02:13 +0200198 struct ttm_bo_global *glob = adev->mman.bdev.glob;
199 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400200
Christian König3f3333f2017-08-03 14:02:13 +0200201 spin_lock(&vm->status_lock);
202 while (!list_empty(&vm->evicted)) {
203 struct amdgpu_vm_bo_base *bo_base;
204 struct amdgpu_bo *bo;
Christian König5a712a82016-06-21 16:28:15 +0200205
Christian König3f3333f2017-08-03 14:02:13 +0200206 bo_base = list_first_entry(&vm->evicted,
207 struct amdgpu_vm_bo_base,
208 vm_status);
209 spin_unlock(&vm->status_lock);
Christian Königeceb8a12016-01-11 15:35:21 +0100210
Christian König3f3333f2017-08-03 14:02:13 +0200211 bo = bo_base->bo;
212 BUG_ON(!bo);
213 if (bo->parent) {
214 r = validate(param, bo);
215 if (r)
216 return r;
Christian König34d7be52017-08-24 12:32:55 +0200217
Christian König3f3333f2017-08-03 14:02:13 +0200218 spin_lock(&glob->lru_lock);
219 ttm_bo_move_to_lru_tail(&bo->tbo);
220 if (bo->shadow)
221 ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
222 spin_unlock(&glob->lru_lock);
223 }
224
Christian König73fb16e2017-08-16 11:13:48 +0200225 if (bo->tbo.type == ttm_bo_type_kernel &&
226 vm->use_cpu_for_update) {
Christian König3f3333f2017-08-03 14:02:13 +0200227 r = amdgpu_bo_kmap(bo, NULL);
228 if (r)
229 return r;
230 }
231
232 spin_lock(&vm->status_lock);
Christian König73fb16e2017-08-16 11:13:48 +0200233 if (bo->tbo.type != ttm_bo_type_kernel)
234 list_move(&bo_base->vm_status, &vm->moved);
235 else
236 list_move(&bo_base->vm_status, &vm->relocated);
Christian König3f3333f2017-08-03 14:02:13 +0200237 }
238 spin_unlock(&vm->status_lock);
Christian König34d7be52017-08-24 12:32:55 +0200239
240 return 0;
241}
242
243/**
244 * amdgpu_vm_ready - check VM is ready for updates
245 *
Christian König34d7be52017-08-24 12:32:55 +0200246 * @vm: VM to check
247 *
248 * Check if all VM PDs/PTs are ready for updates
249 */
Christian König3f3333f2017-08-03 14:02:13 +0200250bool amdgpu_vm_ready(struct amdgpu_vm *vm)
Christian König34d7be52017-08-24 12:32:55 +0200251{
Christian König3f3333f2017-08-03 14:02:13 +0200252 bool ready;
Christian König34d7be52017-08-24 12:32:55 +0200253
Christian König3f3333f2017-08-03 14:02:13 +0200254 spin_lock(&vm->status_lock);
255 ready = list_empty(&vm->evicted);
256 spin_unlock(&vm->status_lock);
257
258 return ready;
Christian Königeceb8a12016-01-11 15:35:21 +0100259}
260
261/**
Christian König13307f72018-01-24 17:19:04 +0100262 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
263 *
264 * @adev: amdgpu_device pointer
265 * @bo: BO to clear
266 * @level: level this BO is at
267 *
268 * Root PD needs to be reserved when calling this.
269 */
270static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
Christian König45843122018-01-25 18:36:15 +0100271 struct amdgpu_vm *vm, struct amdgpu_bo *bo,
272 unsigned level, bool pte_support_ats)
Christian König13307f72018-01-24 17:19:04 +0100273{
274 struct ttm_operation_ctx ctx = { true, false };
275 struct dma_fence *fence = NULL;
Christian König45843122018-01-25 18:36:15 +0100276 unsigned entries, ats_entries;
Christian König13307f72018-01-24 17:19:04 +0100277 struct amdgpu_ring *ring;
278 struct amdgpu_job *job;
Christian König45843122018-01-25 18:36:15 +0100279 uint64_t addr;
Christian König13307f72018-01-24 17:19:04 +0100280 int r;
281
Christian König45843122018-01-25 18:36:15 +0100282 addr = amdgpu_bo_gpu_offset(bo);
283 entries = amdgpu_bo_size(bo) / 8;
284
285 if (pte_support_ats) {
286 if (level == adev->vm_manager.root_level) {
287 ats_entries = amdgpu_vm_level_shift(adev, level);
288 ats_entries += AMDGPU_GPU_PAGE_SHIFT;
289 ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
290 ats_entries = min(ats_entries, entries);
291 entries -= ats_entries;
292 } else {
293 ats_entries = entries;
294 entries = 0;
295 }
Christian König13307f72018-01-24 17:19:04 +0100296 } else {
Christian König45843122018-01-25 18:36:15 +0100297 ats_entries = 0;
Christian König13307f72018-01-24 17:19:04 +0100298 }
299
300 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
301
302 r = reservation_object_reserve_shared(bo->tbo.resv);
303 if (r)
304 return r;
305
306 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
307 if (r)
308 goto error;
309
Christian König13307f72018-01-24 17:19:04 +0100310 r = amdgpu_job_alloc_with_ib(adev, 64, &job);
311 if (r)
312 goto error;
313
Christian König45843122018-01-25 18:36:15 +0100314 if (ats_entries) {
315 uint64_t ats_value;
316
317 ats_value = AMDGPU_PTE_DEFAULT_ATC;
318 if (level != AMDGPU_VM_PTB)
319 ats_value |= AMDGPU_PDE_PTE;
320
321 amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
322 ats_entries, 0, ats_value);
323 addr += ats_entries * 8;
324 }
325
326 if (entries)
327 amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
328 entries, 0, 0);
329
Christian König13307f72018-01-24 17:19:04 +0100330 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
331
332 WARN_ON(job->ibs[0].length_dw > 64);
Christian König29e83572018-02-04 19:36:52 +0100333 r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
334 AMDGPU_FENCE_OWNER_UNDEFINED, false);
335 if (r)
336 goto error_free;
337
Christian König13307f72018-01-24 17:19:04 +0100338 r = amdgpu_job_submit(job, ring, &vm->entity,
339 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
340 if (r)
341 goto error_free;
342
343 amdgpu_bo_fence(bo, fence, true);
344 dma_fence_put(fence);
Christian Könige61736d2018-02-02 21:05:40 +0100345
346 if (bo->shadow)
347 return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
348 level, pte_support_ats);
349
Christian König13307f72018-01-24 17:19:04 +0100350 return 0;
351
352error_free:
353 amdgpu_job_free(job);
354
355error:
356 return r;
357}
358
359/**
Christian Königf566ceb2016-10-27 20:04:38 +0200360 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
361 *
362 * @adev: amdgpu_device pointer
363 * @vm: requested vm
364 * @saddr: start of the address range
365 * @eaddr: end of the address range
366 *
367 * Make sure the page directories and page tables are allocated
368 */
369static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
370 struct amdgpu_vm *vm,
371 struct amdgpu_vm_pt *parent,
372 uint64_t saddr, uint64_t eaddr,
Christian König45843122018-01-25 18:36:15 +0100373 unsigned level, bool ats)
Christian Königf566ceb2016-10-27 20:04:38 +0200374{
Christian König50783142017-11-27 14:01:51 +0100375 unsigned shift = amdgpu_vm_level_shift(adev, level);
Christian Königf566ceb2016-10-27 20:04:38 +0200376 unsigned pt_idx, from, to;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400377 u64 flags;
Christian König13307f72018-01-24 17:19:04 +0100378 int r;
Christian Königf566ceb2016-10-27 20:04:38 +0200379
380 if (!parent->entries) {
381 unsigned num_entries = amdgpu_vm_num_entries(adev, level);
382
Michal Hocko20981052017-05-17 14:23:12 +0200383 parent->entries = kvmalloc_array(num_entries,
384 sizeof(struct amdgpu_vm_pt),
385 GFP_KERNEL | __GFP_ZERO);
Christian Königf566ceb2016-10-27 20:04:38 +0200386 if (!parent->entries)
387 return -ENOMEM;
388 memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
389 }
390
Felix Kuehling1866bac2017-03-28 20:36:12 -0400391 from = saddr >> shift;
392 to = eaddr >> shift;
393 if (from >= amdgpu_vm_num_entries(adev, level) ||
394 to >= amdgpu_vm_num_entries(adev, level))
395 return -EINVAL;
Christian Königf566ceb2016-10-27 20:04:38 +0200396
Christian Königf566ceb2016-10-27 20:04:38 +0200397 ++level;
Felix Kuehling1866bac2017-03-28 20:36:12 -0400398 saddr = saddr & ((1 << shift) - 1);
399 eaddr = eaddr & ((1 << shift) - 1);
Christian Königf566ceb2016-10-27 20:04:38 +0200400
Christian König13307f72018-01-24 17:19:04 +0100401 flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400402 if (vm->use_cpu_for_update)
403 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
404 else
405 flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
406 AMDGPU_GEM_CREATE_SHADOW);
407
Christian Königf566ceb2016-10-27 20:04:38 +0200408 /* walk over the address space and allocate the page tables */
409 for (pt_idx = from; pt_idx <= to; ++pt_idx) {
Christian König3f3333f2017-08-03 14:02:13 +0200410 struct reservation_object *resv = vm->root.base.bo->tbo.resv;
Christian Königf566ceb2016-10-27 20:04:38 +0200411 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
412 struct amdgpu_bo *pt;
413
Christian König3f3333f2017-08-03 14:02:13 +0200414 if (!entry->base.bo) {
Christian Königf566ceb2016-10-27 20:04:38 +0200415 r = amdgpu_bo_create(adev,
416 amdgpu_vm_bo_size(adev, level),
Christian Königeab3de22018-03-14 14:48:17 -0500417 AMDGPU_GPU_PAGE_SIZE,
Christian König13307f72018-01-24 17:19:04 +0100418 AMDGPU_GEM_DOMAIN_VRAM, flags,
Christian Königeab3de22018-03-14 14:48:17 -0500419 ttm_bo_type_kernel, resv, &pt);
Christian Königf566ceb2016-10-27 20:04:38 +0200420 if (r)
421 return r;
422
Christian König45843122018-01-25 18:36:15 +0100423 r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
Christian König13307f72018-01-24 17:19:04 +0100424 if (r) {
Christian Könige5197a42018-02-02 21:00:44 +0100425 amdgpu_bo_unref(&pt->shadow);
Christian König13307f72018-01-24 17:19:04 +0100426 amdgpu_bo_unref(&pt);
427 return r;
428 }
429
Christian König0a096fb2017-07-12 10:01:48 +0200430 if (vm->use_cpu_for_update) {
431 r = amdgpu_bo_kmap(pt, NULL);
432 if (r) {
Christian Könige5197a42018-02-02 21:00:44 +0100433 amdgpu_bo_unref(&pt->shadow);
Christian König0a096fb2017-07-12 10:01:48 +0200434 amdgpu_bo_unref(&pt);
435 return r;
436 }
437 }
438
Christian Königf566ceb2016-10-27 20:04:38 +0200439 /* Keep a reference to the root directory to avoid
440 * freeing them up in the wrong order.
441 */
Christian König0f2fc432017-08-31 10:46:20 +0200442 pt->parent = amdgpu_bo_ref(parent->base.bo);
Christian Königf566ceb2016-10-27 20:04:38 +0200443
Christian König3f3333f2017-08-03 14:02:13 +0200444 entry->base.vm = vm;
445 entry->base.bo = pt;
446 list_add_tail(&entry->base.bo_list, &pt->va);
Christian Königea097292017-08-09 14:15:46 +0200447 spin_lock(&vm->status_lock);
448 list_add(&entry->base.vm_status, &vm->relocated);
449 spin_unlock(&vm->status_lock);
Christian Königf566ceb2016-10-27 20:04:38 +0200450 }
451
Chunming Zhou196f7482017-12-13 14:22:54 +0800452 if (level < AMDGPU_VM_PTB) {
Felix Kuehling1866bac2017-03-28 20:36:12 -0400453 uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
454 uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
455 ((1 << shift) - 1);
456 r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
Christian König45843122018-01-25 18:36:15 +0100457 sub_eaddr, level, ats);
Christian Königf566ceb2016-10-27 20:04:38 +0200458 if (r)
459 return r;
460 }
461 }
462
463 return 0;
464}
465
Christian König663e4572017-03-13 10:13:37 +0100466/**
467 * amdgpu_vm_alloc_pts - Allocate page tables.
468 *
469 * @adev: amdgpu_device pointer
470 * @vm: VM to allocate page tables for
471 * @saddr: Start address which needs to be allocated
472 * @size: Size from start address we need.
473 *
474 * Make sure the page tables are allocated.
475 */
476int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
477 struct amdgpu_vm *vm,
478 uint64_t saddr, uint64_t size)
479{
Christian König663e4572017-03-13 10:13:37 +0100480 uint64_t eaddr;
Christian König45843122018-01-25 18:36:15 +0100481 bool ats = false;
Christian König663e4572017-03-13 10:13:37 +0100482
483 /* validate the parameters */
484 if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
485 return -EINVAL;
486
487 eaddr = saddr + size - 1;
Christian König45843122018-01-25 18:36:15 +0100488
489 if (vm->pte_support_ats)
490 ats = saddr < AMDGPU_VA_HOLE_START;
Christian König663e4572017-03-13 10:13:37 +0100491
492 saddr /= AMDGPU_GPU_PAGE_SIZE;
493 eaddr /= AMDGPU_GPU_PAGE_SIZE;
494
Christian König45843122018-01-25 18:36:15 +0100495 if (eaddr >= adev->vm_manager.max_pfn) {
496 dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
497 eaddr, adev->vm_manager.max_pfn);
498 return -EINVAL;
499 }
500
Chunming Zhou196f7482017-12-13 14:22:54 +0800501 return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
Christian König45843122018-01-25 18:36:15 +0100502 adev->vm_manager.root_level, ats);
Christian König663e4572017-03-13 10:13:37 +0100503}
504
Christian König641e9402017-04-03 13:59:25 +0200505/**
Alex Xiee59c0202017-06-01 09:42:59 -0400506 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
507 *
508 * @adev: amdgpu_device pointer
509 */
510void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
511{
512 const struct amdgpu_ip_block *ip_block;
513 bool has_compute_vm_bug;
514 struct amdgpu_ring *ring;
515 int i;
516
517 has_compute_vm_bug = false;
518
Alex Deucher2990a1f2017-12-15 16:18:00 -0500519 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
Alex Xiee59c0202017-06-01 09:42:59 -0400520 if (ip_block) {
521 /* Compute has a VM bug for GFX version < 7.
522 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
523 if (ip_block->version->major <= 7)
524 has_compute_vm_bug = true;
525 else if (ip_block->version->major == 8)
526 if (adev->gfx.mec_fw_version < 673)
527 has_compute_vm_bug = true;
528 }
529
530 for (i = 0; i < adev->num_rings; i++) {
531 ring = adev->rings[i];
532 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
533 /* only compute rings */
534 ring->has_compute_vm_bug = has_compute_vm_bug;
535 else
536 ring->has_compute_vm_bug = false;
537 }
538}
539
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400540bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
541 struct amdgpu_job *job)
542{
543 struct amdgpu_device *adev = ring->adev;
544 unsigned vmhub = ring->funcs->vmhub;
Christian König620f7742017-12-18 16:53:03 +0100545 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
546 struct amdgpu_vmid *id;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400547 bool gds_switch_needed;
Alex Xiee59c0202017-06-01 09:42:59 -0400548 bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400549
Christian Königc4f46f22017-12-18 17:08:25 +0100550 if (job->vmid == 0)
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400551 return false;
Christian Königc4f46f22017-12-18 17:08:25 +0100552 id = &id_mgr->ids[job->vmid];
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400553 gds_switch_needed = ring->funcs->emit_gds_switch && (
554 id->gds_base != job->gds_base ||
555 id->gds_size != job->gds_size ||
556 id->gws_base != job->gws_base ||
557 id->gws_size != job->gws_size ||
558 id->oa_base != job->oa_base ||
559 id->oa_size != job->oa_size);
560
Christian König620f7742017-12-18 16:53:03 +0100561 if (amdgpu_vmid_had_gpu_reset(adev, id))
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400562 return true;
Alex Xiebb37b672017-05-30 23:50:10 -0400563
564 return vm_flush_needed || gds_switch_needed;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400565}
566
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400567static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
568{
Christian König770d13b2018-01-12 14:52:22 +0100569 return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
Alex Xiee60f8db2017-03-09 11:36:26 -0500570}
571
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400572/**
573 * amdgpu_vm_flush - hardware flush the vm
574 *
575 * @ring: ring to use for flush
Christian Königc4f46f22017-12-18 17:08:25 +0100576 * @vmid: vmid number to use
Christian König4ff37a82016-02-26 16:18:26 +0100577 * @pd_addr: address of the page directory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400578 *
Christian König4ff37a82016-02-26 16:18:26 +0100579 * Emit a VM flush when it is necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400580 */
Monk Liu8fdf0742017-06-06 17:25:13 +0800581int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400582{
Christian König971fe9a92016-03-01 15:09:25 +0100583 struct amdgpu_device *adev = ring->adev;
Christian König76456702017-04-06 17:52:39 +0200584 unsigned vmhub = ring->funcs->vmhub;
Christian König620f7742017-12-18 16:53:03 +0100585 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
Christian Königc4f46f22017-12-18 17:08:25 +0100586 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
Christian Königd564a062016-03-01 15:51:53 +0100587 bool gds_switch_needed = ring->funcs->emit_gds_switch && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800588 id->gds_base != job->gds_base ||
589 id->gds_size != job->gds_size ||
590 id->gws_base != job->gws_base ||
591 id->gws_size != job->gws_size ||
592 id->oa_base != job->oa_base ||
593 id->oa_size != job->oa_size);
Flora Cuide37e682017-05-18 13:56:22 +0800594 bool vm_flush_needed = job->vm_needs_flush;
Christian Königb3cd2852018-02-05 17:38:01 +0100595 bool pasid_mapping_needed = id->pasid != job->pasid ||
596 !id->pasid_mapping ||
597 !dma_fence_is_signaled(id->pasid_mapping);
598 struct dma_fence *fence = NULL;
Christian Königc0e51932017-04-03 14:16:07 +0200599 unsigned patch_offset = 0;
Christian König41d9eb22016-03-01 16:46:18 +0100600 int r;
Christian Königd564a062016-03-01 15:51:53 +0100601
Christian König620f7742017-12-18 16:53:03 +0100602 if (amdgpu_vmid_had_gpu_reset(adev, id)) {
Christian Königf7d015b2017-04-03 14:28:26 +0200603 gds_switch_needed = true;
604 vm_flush_needed = true;
Christian Königb3cd2852018-02-05 17:38:01 +0100605 pasid_mapping_needed = true;
Christian Königf7d015b2017-04-03 14:28:26 +0200606 }
Christian König971fe9a92016-03-01 15:09:25 +0100607
Christian Königb3cd2852018-02-05 17:38:01 +0100608 gds_switch_needed &= !!ring->funcs->emit_gds_switch;
609 vm_flush_needed &= !!ring->funcs->emit_vm_flush;
610 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
611 ring->funcs->emit_wreg;
612
Monk Liu8fdf0742017-06-06 17:25:13 +0800613 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
Christian Königf7d015b2017-04-03 14:28:26 +0200614 return 0;
Christian König41d9eb22016-03-01 16:46:18 +0100615
Christian Königc0e51932017-04-03 14:16:07 +0200616 if (ring->funcs->init_cond_exec)
617 patch_offset = amdgpu_ring_init_cond_exec(ring);
Christian König41d9eb22016-03-01 16:46:18 +0100618
Monk Liu8fdf0742017-06-06 17:25:13 +0800619 if (need_pipe_sync)
620 amdgpu_ring_emit_pipeline_sync(ring);
621
Christian Königb3cd2852018-02-05 17:38:01 +0100622 if (vm_flush_needed) {
Christian Königc4f46f22017-12-18 17:08:25 +0100623 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
Christian Königc633c002018-02-04 10:32:35 +0100624 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
Christian Königb3cd2852018-02-05 17:38:01 +0100625 }
Monk Liue9d672b2017-03-15 12:18:57 +0800626
Christian Königb3cd2852018-02-05 17:38:01 +0100627 if (pasid_mapping_needed)
628 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
629
630 if (vm_flush_needed || pasid_mapping_needed) {
Christian Königc0e51932017-04-03 14:16:07 +0200631 r = amdgpu_fence_emit(ring, &fence);
632 if (r)
633 return r;
Christian Königb3cd2852018-02-05 17:38:01 +0100634 }
Monk Liue9d672b2017-03-15 12:18:57 +0800635
Christian Königb3cd2852018-02-05 17:38:01 +0100636 if (vm_flush_needed) {
Christian König76456702017-04-06 17:52:39 +0200637 mutex_lock(&id_mgr->lock);
Christian Königc0e51932017-04-03 14:16:07 +0200638 dma_fence_put(id->last_flush);
Christian Königb3cd2852018-02-05 17:38:01 +0100639 id->last_flush = dma_fence_get(fence);
640 id->current_gpu_reset_count =
641 atomic_read(&adev->gpu_reset_counter);
Christian König76456702017-04-06 17:52:39 +0200642 mutex_unlock(&id_mgr->lock);
Christian Königc0e51932017-04-03 14:16:07 +0200643 }
Monk Liue9d672b2017-03-15 12:18:57 +0800644
Christian Königb3cd2852018-02-05 17:38:01 +0100645 if (pasid_mapping_needed) {
646 id->pasid = job->pasid;
647 dma_fence_put(id->pasid_mapping);
648 id->pasid_mapping = dma_fence_get(fence);
649 }
650 dma_fence_put(fence);
651
Chunming Zhou7c4378f2017-05-11 18:22:17 +0800652 if (ring->funcs->emit_gds_switch && gds_switch_needed) {
Christian Königc0e51932017-04-03 14:16:07 +0200653 id->gds_base = job->gds_base;
654 id->gds_size = job->gds_size;
655 id->gws_base = job->gws_base;
656 id->gws_size = job->gws_size;
657 id->oa_base = job->oa_base;
658 id->oa_size = job->oa_size;
Christian Königc4f46f22017-12-18 17:08:25 +0100659 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
Christian Königc0e51932017-04-03 14:16:07 +0200660 job->gds_size, job->gws_base,
661 job->gws_size, job->oa_base,
662 job->oa_size);
663 }
664
665 if (ring->funcs->patch_cond_exec)
666 amdgpu_ring_patch_cond_exec(ring, patch_offset);
667
668 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
669 if (ring->funcs->emit_switch_buffer) {
670 amdgpu_ring_emit_switch_buffer(ring);
671 amdgpu_ring_emit_switch_buffer(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400672 }
Christian König41d9eb22016-03-01 16:46:18 +0100673 return 0;
Christian König971fe9a92016-03-01 15:09:25 +0100674}
675
676/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400677 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
678 *
679 * @vm: requested vm
680 * @bo: requested buffer object
681 *
Christian König8843dbb2016-01-26 12:17:11 +0100682 * Find @bo inside the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400683 * Search inside the @bos vm list for the requested vm
684 * Returns the found bo_va or NULL if none is found
685 *
686 * Object has to be reserved!
687 */
688struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
689 struct amdgpu_bo *bo)
690{
691 struct amdgpu_bo_va *bo_va;
692
Christian Königec681542017-08-01 10:51:43 +0200693 list_for_each_entry(bo_va, &bo->va, base.bo_list) {
694 if (bo_va->base.vm == vm) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400695 return bo_va;
696 }
697 }
698 return NULL;
699}
700
701/**
Christian Königafef8b82016-08-12 13:29:18 +0200702 * amdgpu_vm_do_set_ptes - helper to call the right asic function
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400703 *
Christian König29efc4f2016-08-04 14:52:50 +0200704 * @params: see amdgpu_pte_update_params definition
Christian König373ac642018-01-16 16:54:25 +0100705 * @bo: PD/PT to update
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400706 * @pe: addr of the page entry
707 * @addr: dst addr to write into pe
708 * @count: number of page entries to update
709 * @incr: increase next addr by incr bytes
710 * @flags: hw access flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400711 *
712 * Traces the parameters and calls the right asic functions
713 * to setup the page table using the DMA.
714 */
Christian Königafef8b82016-08-12 13:29:18 +0200715static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
Christian König373ac642018-01-16 16:54:25 +0100716 struct amdgpu_bo *bo,
Christian Königafef8b82016-08-12 13:29:18 +0200717 uint64_t pe, uint64_t addr,
718 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800719 uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400720{
Christian König373ac642018-01-16 16:54:25 +0100721 pe += amdgpu_bo_gpu_offset(bo);
Christian Königec2f05f2016-09-25 16:11:52 +0200722 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400723
Christian Königafef8b82016-08-12 13:29:18 +0200724 if (count < 3) {
Christian Königde9ea7b2016-08-12 11:33:30 +0200725 amdgpu_vm_write_pte(params->adev, params->ib, pe,
726 addr | flags, count, incr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400727
728 } else {
Christian König27c5f362016-08-04 15:02:49 +0200729 amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400730 count, incr, flags);
731 }
732}
733
734/**
Christian Königafef8b82016-08-12 13:29:18 +0200735 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
736 *
737 * @params: see amdgpu_pte_update_params definition
Christian König373ac642018-01-16 16:54:25 +0100738 * @bo: PD/PT to update
Christian Königafef8b82016-08-12 13:29:18 +0200739 * @pe: addr of the page entry
740 * @addr: dst addr to write into pe
741 * @count: number of page entries to update
742 * @incr: increase next addr by incr bytes
743 * @flags: hw access flags
744 *
745 * Traces the parameters and calls the DMA function to copy the PTEs.
746 */
747static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
Christian König373ac642018-01-16 16:54:25 +0100748 struct amdgpu_bo *bo,
Christian Königafef8b82016-08-12 13:29:18 +0200749 uint64_t pe, uint64_t addr,
750 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800751 uint64_t flags)
Christian Königafef8b82016-08-12 13:29:18 +0200752{
Christian Königec2f05f2016-09-25 16:11:52 +0200753 uint64_t src = (params->src + (addr >> 12) * 8);
Christian Königafef8b82016-08-12 13:29:18 +0200754
Christian König373ac642018-01-16 16:54:25 +0100755 pe += amdgpu_bo_gpu_offset(bo);
Christian Königec2f05f2016-09-25 16:11:52 +0200756 trace_amdgpu_vm_copy_ptes(pe, src, count);
757
758 amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
Christian Königafef8b82016-08-12 13:29:18 +0200759}
760
761/**
Christian Königb07c9d22015-11-30 13:26:07 +0100762 * amdgpu_vm_map_gart - Resolve gart mapping of addr
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400763 *
Christian Königb07c9d22015-11-30 13:26:07 +0100764 * @pages_addr: optional DMA address to use for lookup
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400765 * @addr: the unmapped addr
766 *
767 * Look up the physical address of the page that the pte resolves
Christian Königb07c9d22015-11-30 13:26:07 +0100768 * to and return the pointer for the page table entry.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769 */
Christian Königde9ea7b2016-08-12 11:33:30 +0200770static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400771{
772 uint64_t result;
773
Christian Königde9ea7b2016-08-12 11:33:30 +0200774 /* page table offset */
775 result = pages_addr[addr >> PAGE_SHIFT];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400776
Christian Königde9ea7b2016-08-12 11:33:30 +0200777 /* in case cpu page size != gpu page size*/
778 result |= addr & (~PAGE_MASK);
Christian Königb07c9d22015-11-30 13:26:07 +0100779
780 result &= 0xFFFFFFFFFFFFF000ULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400781
782 return result;
783}
784
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400785/**
786 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
787 *
788 * @params: see amdgpu_pte_update_params definition
Christian König373ac642018-01-16 16:54:25 +0100789 * @bo: PD/PT to update
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400790 * @pe: kmap addr of the page entry
791 * @addr: dst addr to write into pe
792 * @count: number of page entries to update
793 * @incr: increase next addr by incr bytes
794 * @flags: hw access flags
795 *
796 * Write count number of PT/PD entries directly.
797 */
798static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
Christian König373ac642018-01-16 16:54:25 +0100799 struct amdgpu_bo *bo,
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400800 uint64_t pe, uint64_t addr,
801 unsigned count, uint32_t incr,
802 uint64_t flags)
803{
804 unsigned int i;
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400805 uint64_t value;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400806
Christian König373ac642018-01-16 16:54:25 +0100807 pe += (unsigned long)amdgpu_bo_kptr(bo);
808
Christian König03918b32017-07-11 17:15:37 +0200809 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
810
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400811 for (i = 0; i < count; i++) {
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400812 value = params->pages_addr ?
813 amdgpu_vm_map_gart(params->pages_addr, addr) :
814 addr;
Christian König132f34e2018-01-12 15:26:08 +0100815 amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
816 i, value, flags);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400817 addr += incr;
818 }
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400819}
820
Christian Königa33cab72017-07-11 17:13:00 +0200821static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
822 void *owner)
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400823{
824 struct amdgpu_sync sync;
825 int r;
826
827 amdgpu_sync_create(&sync);
Andres Rodriguez177ae092017-09-15 20:44:06 -0400828 amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400829 r = amdgpu_sync_wait(&sync, true);
830 amdgpu_sync_free(&sync);
831
832 return r;
833}
834
Christian Königf8991ba2016-09-16 15:36:49 +0200835/*
Christian König6989f242017-11-30 19:08:05 +0100836 * amdgpu_vm_update_pde - update a single level in the hierarchy
Christian Königf8991ba2016-09-16 15:36:49 +0200837 *
Christian König6989f242017-11-30 19:08:05 +0100838 * @param: parameters for the update
Christian Königf8991ba2016-09-16 15:36:49 +0200839 * @vm: requested vm
Christian König194d2162016-10-12 15:13:52 +0200840 * @parent: parent directory
Christian König6989f242017-11-30 19:08:05 +0100841 * @entry: entry to update
Christian Königf8991ba2016-09-16 15:36:49 +0200842 *
Christian König6989f242017-11-30 19:08:05 +0100843 * Makes sure the requested entry in parent is up to date.
Christian Königf8991ba2016-09-16 15:36:49 +0200844 */
Christian König6989f242017-11-30 19:08:05 +0100845static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
846 struct amdgpu_vm *vm,
847 struct amdgpu_vm_pt *parent,
848 struct amdgpu_vm_pt *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400849{
Christian König373ac642018-01-16 16:54:25 +0100850 struct amdgpu_bo *bo = parent->base.bo, *pbo;
Christian König3de676d2017-11-29 13:27:26 +0100851 uint64_t pde, pt, flags;
852 unsigned level;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800853
Christian König6989f242017-11-30 19:08:05 +0100854 /* Don't update huge pages here */
855 if (entry->huge)
856 return;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400857
Christian König373ac642018-01-16 16:54:25 +0100858 for (level = 0, pbo = bo->parent; pbo; ++level)
Christian König3de676d2017-11-29 13:27:26 +0100859 pbo = pbo->parent;
860
Chunming Zhou196f7482017-12-13 14:22:54 +0800861 level += params->adev->vm_manager.root_level;
Christian König373ac642018-01-16 16:54:25 +0100862 pt = amdgpu_bo_gpu_offset(entry->base.bo);
Christian König3de676d2017-11-29 13:27:26 +0100863 flags = AMDGPU_PTE_VALID;
Christian König132f34e2018-01-12 15:26:08 +0100864 amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
Christian König373ac642018-01-16 16:54:25 +0100865 pde = (entry - parent->entries) * 8;
866 if (bo->shadow)
867 params->func(params, bo->shadow, pde, pt, 1, 0, flags);
868 params->func(params, bo, pde, pt, 1, 0, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400869}
870
Christian König194d2162016-10-12 15:13:52 +0200871/*
Christian König92456b92017-05-12 16:09:26 +0200872 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
873 *
874 * @parent: parent PD
875 *
876 * Mark all PD level as invalid after an error.
877 */
Christian König8f19cd72017-11-30 15:28:03 +0100878static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
879 struct amdgpu_vm *vm,
880 struct amdgpu_vm_pt *parent,
881 unsigned level)
Christian König92456b92017-05-12 16:09:26 +0200882{
Christian König8f19cd72017-11-30 15:28:03 +0100883 unsigned pt_idx, num_entries;
Christian König92456b92017-05-12 16:09:26 +0200884
885 /*
886 * Recurse into the subdirectories. This recursion is harmless because
887 * we only have a maximum of 5 layers.
888 */
Christian König8f19cd72017-11-30 15:28:03 +0100889 num_entries = amdgpu_vm_num_entries(adev, level);
890 for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
Christian König92456b92017-05-12 16:09:26 +0200891 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
892
Christian König3f3333f2017-08-03 14:02:13 +0200893 if (!entry->base.bo)
Christian König92456b92017-05-12 16:09:26 +0200894 continue;
895
Christian Königea097292017-08-09 14:15:46 +0200896 spin_lock(&vm->status_lock);
Christian König481c2e92017-09-01 14:46:19 +0200897 if (list_empty(&entry->base.vm_status))
898 list_add(&entry->base.vm_status, &vm->relocated);
Christian Königea097292017-08-09 14:15:46 +0200899 spin_unlock(&vm->status_lock);
Christian König8f19cd72017-11-30 15:28:03 +0100900 amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
Christian König92456b92017-05-12 16:09:26 +0200901 }
902}
903
904/*
Christian König194d2162016-10-12 15:13:52 +0200905 * amdgpu_vm_update_directories - make sure that all directories are valid
906 *
907 * @adev: amdgpu_device pointer
908 * @vm: requested vm
909 *
910 * Makes sure all directories are up to date.
911 * Returns 0 for success, error for failure.
912 */
913int amdgpu_vm_update_directories(struct amdgpu_device *adev,
914 struct amdgpu_vm *vm)
915{
Christian König6989f242017-11-30 19:08:05 +0100916 struct amdgpu_pte_update_params params;
917 struct amdgpu_job *job;
918 unsigned ndw = 0;
Dan Carpenter78aa02c2017-09-30 11:14:13 +0300919 int r = 0;
Christian König92456b92017-05-12 16:09:26 +0200920
Christian König6989f242017-11-30 19:08:05 +0100921 if (list_empty(&vm->relocated))
922 return 0;
923
924restart:
925 memset(&params, 0, sizeof(params));
926 params.adev = adev;
927
928 if (vm->use_cpu_for_update) {
929 r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
930 if (unlikely(r))
931 return r;
932
933 params.func = amdgpu_vm_cpu_set_ptes;
934 } else {
935 ndw = 512 * 8;
936 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
937 if (r)
938 return r;
939
940 params.ib = &job->ibs[0];
941 params.func = amdgpu_vm_do_set_ptes;
942 }
943
Christian Königea097292017-08-09 14:15:46 +0200944 spin_lock(&vm->status_lock);
945 while (!list_empty(&vm->relocated)) {
Christian König6989f242017-11-30 19:08:05 +0100946 struct amdgpu_vm_bo_base *bo_base, *parent;
947 struct amdgpu_vm_pt *pt, *entry;
Christian Königea097292017-08-09 14:15:46 +0200948 struct amdgpu_bo *bo;
949
950 bo_base = list_first_entry(&vm->relocated,
951 struct amdgpu_vm_bo_base,
952 vm_status);
Christian König6989f242017-11-30 19:08:05 +0100953 list_del_init(&bo_base->vm_status);
Christian Königea097292017-08-09 14:15:46 +0200954 spin_unlock(&vm->status_lock);
955
956 bo = bo_base->bo->parent;
Christian König6989f242017-11-30 19:08:05 +0100957 if (!bo) {
Christian Königea097292017-08-09 14:15:46 +0200958 spin_lock(&vm->status_lock);
Christian König6989f242017-11-30 19:08:05 +0100959 continue;
Christian Königea097292017-08-09 14:15:46 +0200960 }
Christian König6989f242017-11-30 19:08:05 +0100961
962 parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
963 bo_list);
964 pt = container_of(parent, struct amdgpu_vm_pt, base);
965 entry = container_of(bo_base, struct amdgpu_vm_pt, base);
966
967 amdgpu_vm_update_pde(&params, vm, pt, entry);
968
969 spin_lock(&vm->status_lock);
970 if (!vm->use_cpu_for_update &&
971 (ndw - params.ib->length_dw) < 32)
972 break;
Christian Königea097292017-08-09 14:15:46 +0200973 }
974 spin_unlock(&vm->status_lock);
Christian König92456b92017-05-12 16:09:26 +0200975
Christian König68c62302017-07-11 17:23:29 +0200976 if (vm->use_cpu_for_update) {
977 /* Flush HDP */
978 mb();
Christian König69882562018-01-19 14:17:40 +0100979 amdgpu_asic_flush_hdp(adev, NULL);
Christian König6989f242017-11-30 19:08:05 +0100980 } else if (params.ib->length_dw == 0) {
981 amdgpu_job_free(job);
982 } else {
983 struct amdgpu_bo *root = vm->root.base.bo;
984 struct amdgpu_ring *ring;
985 struct dma_fence *fence;
986
987 ring = container_of(vm->entity.sched, struct amdgpu_ring,
988 sched);
989
990 amdgpu_ring_pad_ib(ring, params.ib);
991 amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
992 AMDGPU_FENCE_OWNER_VM, false);
Christian König6989f242017-11-30 19:08:05 +0100993 WARN_ON(params.ib->length_dw > ndw);
994 r = amdgpu_job_submit(job, ring, &vm->entity,
995 AMDGPU_FENCE_OWNER_VM, &fence);
996 if (r)
997 goto error;
998
999 amdgpu_bo_fence(root, fence, true);
1000 dma_fence_put(vm->last_update);
1001 vm->last_update = fence;
Christian König68c62302017-07-11 17:23:29 +02001002 }
1003
Christian König6989f242017-11-30 19:08:05 +01001004 if (!list_empty(&vm->relocated))
1005 goto restart;
1006
1007 return 0;
1008
1009error:
Chunming Zhou196f7482017-12-13 14:22:54 +08001010 amdgpu_vm_invalidate_level(adev, vm, &vm->root,
1011 adev->vm_manager.root_level);
Christian König6989f242017-11-30 19:08:05 +01001012 amdgpu_job_free(job);
Christian König92456b92017-05-12 16:09:26 +02001013 return r;
Christian König194d2162016-10-12 15:13:52 +02001014}
1015
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001016/**
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001017 * amdgpu_vm_find_entry - find the entry for an address
Christian König4e2cb642016-10-25 15:52:28 +02001018 *
1019 * @p: see amdgpu_pte_update_params definition
1020 * @addr: virtual address in question
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001021 * @entry: resulting entry or NULL
1022 * @parent: parent entry
Christian König4e2cb642016-10-25 15:52:28 +02001023 *
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001024 * Find the vm_pt entry and it's parent for the given address.
Christian König4e2cb642016-10-25 15:52:28 +02001025 */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001026void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
1027 struct amdgpu_vm_pt **entry,
1028 struct amdgpu_vm_pt **parent)
Christian König4e2cb642016-10-25 15:52:28 +02001029{
Chunming Zhou196f7482017-12-13 14:22:54 +08001030 unsigned level = p->adev->vm_manager.root_level;
Christian König4e2cb642016-10-25 15:52:28 +02001031
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001032 *parent = NULL;
1033 *entry = &p->vm->root;
1034 while ((*entry)->entries) {
Christian Könige3a1b322017-12-01 13:28:46 +01001035 unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
Christian König50783142017-11-27 14:01:51 +01001036
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001037 *parent = *entry;
Christian Könige3a1b322017-12-01 13:28:46 +01001038 *entry = &(*entry)->entries[addr >> shift];
1039 addr &= (1ULL << shift) - 1;
Christian König4e2cb642016-10-25 15:52:28 +02001040 }
1041
Chunming Zhou196f7482017-12-13 14:22:54 +08001042 if (level != AMDGPU_VM_PTB)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001043 *entry = NULL;
1044}
Christian König4e2cb642016-10-25 15:52:28 +02001045
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001046/**
1047 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
1048 *
1049 * @p: see amdgpu_pte_update_params definition
1050 * @entry: vm_pt entry to check
1051 * @parent: parent entry
1052 * @nptes: number of PTEs updated with this operation
1053 * @dst: destination address where the PTEs should point to
1054 * @flags: access flags fro the PTEs
1055 *
1056 * Check if we can update the PD with a huge page.
1057 */
Christian Königec5207c2017-08-03 19:24:06 +02001058static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
1059 struct amdgpu_vm_pt *entry,
1060 struct amdgpu_vm_pt *parent,
1061 unsigned nptes, uint64_t dst,
1062 uint64_t flags)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001063{
Christian König373ac642018-01-16 16:54:25 +01001064 uint64_t pde;
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001065
1066 /* In the case of a mixed PT the PDE must point to it*/
Christian König3cc1d3e2017-12-21 15:47:28 +01001067 if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
1068 nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
Christian König4ab40162017-08-03 20:30:50 +02001069 /* Set the huge page flag to stop scanning at this PDE */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001070 flags |= AMDGPU_PDE_PTE;
1071 }
1072
Christian König3cc1d3e2017-12-21 15:47:28 +01001073 if (!(flags & AMDGPU_PDE_PTE)) {
1074 if (entry->huge) {
1075 /* Add the entry to the relocated list to update it. */
1076 entry->huge = false;
1077 spin_lock(&p->vm->status_lock);
1078 list_move(&entry->base.vm_status, &p->vm->relocated);
1079 spin_unlock(&p->vm->status_lock);
1080 }
Christian Königec5207c2017-08-03 19:24:06 +02001081 return;
Christian König3cc1d3e2017-12-21 15:47:28 +01001082 }
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001083
Christian König3cc1d3e2017-12-21 15:47:28 +01001084 entry->huge = true;
Christian König132f34e2018-01-12 15:26:08 +01001085 amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
Christian König3de676d2017-11-29 13:27:26 +01001086
Christian König373ac642018-01-16 16:54:25 +01001087 pde = (entry - parent->entries) * 8;
1088 if (parent->base.bo->shadow)
1089 p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
1090 p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
Christian König4e2cb642016-10-25 15:52:28 +02001091}
1092
1093/**
Christian König92696dd2016-08-05 13:56:35 +02001094 * amdgpu_vm_update_ptes - make sure that page tables are valid
1095 *
1096 * @params: see amdgpu_pte_update_params definition
1097 * @vm: requested vm
1098 * @start: start of GPU address range
1099 * @end: end of GPU address range
1100 * @dst: destination address to map to, the next dst inside the function
1101 * @flags: mapping flags
1102 *
1103 * Update the page tables in the range @start - @end.
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001104 * Returns 0 for success, -EINVAL for failure.
Christian König92696dd2016-08-05 13:56:35 +02001105 */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001106static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +02001107 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +08001108 uint64_t dst, uint64_t flags)
Christian König92696dd2016-08-05 13:56:35 +02001109{
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001110 struct amdgpu_device *adev = params->adev;
1111 const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
Christian König92696dd2016-08-05 13:56:35 +02001112
Christian König301654a2017-05-16 14:30:27 +02001113 uint64_t addr, pe_start;
Christian König92696dd2016-08-05 13:56:35 +02001114 struct amdgpu_bo *pt;
Christian König301654a2017-05-16 14:30:27 +02001115 unsigned nptes;
Christian König92696dd2016-08-05 13:56:35 +02001116
1117 /* walk over the address space and update the page tables */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001118 for (addr = start; addr < end; addr += nptes,
1119 dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
1120 struct amdgpu_vm_pt *entry, *parent;
1121
1122 amdgpu_vm_get_entry(params, addr, &entry, &parent);
1123 if (!entry)
1124 return -ENOENT;
Christian König4e2cb642016-10-25 15:52:28 +02001125
Christian König92696dd2016-08-05 13:56:35 +02001126 if ((addr & ~mask) == (end & ~mask))
1127 nptes = end - addr;
1128 else
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001129 nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
Christian König92696dd2016-08-05 13:56:35 +02001130
Christian Königec5207c2017-08-03 19:24:06 +02001131 amdgpu_vm_handle_huge_pages(params, entry, parent,
1132 nptes, dst, flags);
Christian König4ab40162017-08-03 20:30:50 +02001133 /* We don't need to update PTEs for huge pages */
Christian König78eb2f02017-11-30 15:41:28 +01001134 if (entry->huge)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001135 continue;
1136
Christian König3f3333f2017-08-03 14:02:13 +02001137 pt = entry->base.bo;
Christian König373ac642018-01-16 16:54:25 +01001138 pe_start = (addr & mask) * 8;
1139 if (pt->shadow)
1140 params->func(params, pt->shadow, pe_start, dst, nptes,
1141 AMDGPU_GPU_PAGE_SIZE, flags);
1142 params->func(params, pt, pe_start, dst, nptes,
Christian König301654a2017-05-16 14:30:27 +02001143 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +02001144 }
1145
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001146 return 0;
Christian König92696dd2016-08-05 13:56:35 +02001147}
1148
1149/*
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001150 * amdgpu_vm_frag_ptes - add fragment information to PTEs
1151 *
Christian König29efc4f2016-08-04 14:52:50 +02001152 * @params: see amdgpu_pte_update_params definition
Christian König92696dd2016-08-05 13:56:35 +02001153 * @vm: requested vm
1154 * @start: first PTE to handle
1155 * @end: last PTE to handle
1156 * @dst: addr those PTEs should point to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001157 * @flags: hw mapping flags
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001158 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001159 */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001160static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +02001161 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +08001162 uint64_t dst, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001163{
1164 /**
1165 * The MC L1 TLB supports variable sized pages, based on a fragment
1166 * field in the PTE. When this field is set to a non-zero value, page
1167 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1168 * flags are considered valid for all PTEs within the fragment range
1169 * and corresponding mappings are assumed to be physically contiguous.
1170 *
1171 * The L1 TLB can store a single PTE for the whole fragment,
1172 * significantly increasing the space available for translation
1173 * caching. This leads to large improvements in throughput when the
1174 * TLB is under pressure.
1175 *
1176 * The L2 TLB distributes small and large fragments into two
1177 * asymmetric partitions. The large fragment cache is significantly
1178 * larger. Thus, we try to use large fragments wherever possible.
1179 * Userspace can support this by aligning virtual base address and
1180 * allocation size to the fragment size.
1181 */
Roger He6849d472017-08-30 13:01:19 +08001182 unsigned max_frag = params->adev->vm_manager.fragment_size;
1183 int r;
Christian König31f6c1f2016-01-26 12:37:49 +01001184
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001185 /* system pages are non continuously */
Roger He6849d472017-08-30 13:01:19 +08001186 if (params->src || !(flags & AMDGPU_PTE_VALID))
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001187 return amdgpu_vm_update_ptes(params, start, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001188
Roger He6849d472017-08-30 13:01:19 +08001189 while (start != end) {
1190 uint64_t frag_flags, frag_end;
1191 unsigned frag;
1192
1193 /* This intentionally wraps around if no bit is set */
1194 frag = min((unsigned)ffs(start) - 1,
1195 (unsigned)fls64(end - start) - 1);
1196 if (frag >= max_frag) {
1197 frag_flags = AMDGPU_PTE_FRAG(max_frag);
1198 frag_end = end & ~((1ULL << max_frag) - 1);
1199 } else {
1200 frag_flags = AMDGPU_PTE_FRAG(frag);
1201 frag_end = start + (1 << frag);
1202 }
1203
1204 r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
1205 flags | frag_flags);
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001206 if (r)
1207 return r;
Roger He6849d472017-08-30 13:01:19 +08001208
1209 dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
1210 start = frag_end;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001211 }
1212
Roger He6849d472017-08-30 13:01:19 +08001213 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001214}
1215
1216/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001217 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1218 *
1219 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001220 * @exclusive: fence we need to sync to
Christian Königfa3ab3c2016-03-18 21:00:35 +01001221 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001222 * @vm: requested vm
1223 * @start: start of mapped range
1224 * @last: last mapped entry
1225 * @flags: flags for the entries
1226 * @addr: addr to set the area to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001227 * @fence: optional resulting fence
1228 *
Christian Königa14faa62016-01-25 14:27:31 +01001229 * Fill in the page table entries between @start and @last.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001230 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001231 */
1232static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001233 struct dma_fence *exclusive,
Christian Königfa3ab3c2016-03-18 21:00:35 +01001234 dma_addr_t *pages_addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001235 struct amdgpu_vm *vm,
Christian Königa14faa62016-01-25 14:27:31 +01001236 uint64_t start, uint64_t last,
Chunming Zhou6b777602016-09-21 16:19:19 +08001237 uint64_t flags, uint64_t addr,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001238 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001239{
Christian König2d55e452016-02-08 17:37:38 +01001240 struct amdgpu_ring *ring;
Christian Königa1e08d32016-01-26 11:40:46 +01001241 void *owner = AMDGPU_FENCE_OWNER_VM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001242 unsigned nptes, ncmds, ndw;
Christian Königd71518b2016-02-01 12:20:25 +01001243 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +02001244 struct amdgpu_pte_update_params params;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001245 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001246 int r;
1247
Christian Königafef8b82016-08-12 13:29:18 +02001248 memset(&params, 0, sizeof(params));
1249 params.adev = adev;
Christian König49ac8a22016-10-13 15:09:08 +02001250 params.vm = vm;
Christian Königafef8b82016-08-12 13:29:18 +02001251
Christian Königa33cab72017-07-11 17:13:00 +02001252 /* sync to everything on unmapping */
1253 if (!(flags & AMDGPU_PTE_VALID))
1254 owner = AMDGPU_FENCE_OWNER_UNDEFINED;
1255
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001256 if (vm->use_cpu_for_update) {
1257 /* params.src is used as flag to indicate system Memory */
1258 if (pages_addr)
1259 params.src = ~0;
1260
1261 /* Wait for PT BOs to be free. PTs share the same resv. object
1262 * as the root PD BO
1263 */
Christian Königa33cab72017-07-11 17:13:00 +02001264 r = amdgpu_vm_wait_pd(adev, vm, owner);
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001265 if (unlikely(r))
1266 return r;
1267
1268 params.func = amdgpu_vm_cpu_set_ptes;
1269 params.pages_addr = pages_addr;
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001270 return amdgpu_vm_frag_ptes(&params, start, last + 1,
1271 addr, flags);
1272 }
1273
Christian König2d55e452016-02-08 17:37:38 +01001274 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
Christian König27c5f362016-08-04 15:02:49 +02001275
Christian Königa14faa62016-01-25 14:27:31 +01001276 nptes = last - start + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001277
1278 /*
Bas Nieuwenhuizen86209522017-09-07 13:23:21 +02001279 * reserve space for two commands every (1 << BLOCK_SIZE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001280 * entries or 2k dwords (whatever is smaller)
Bas Nieuwenhuizen86209522017-09-07 13:23:21 +02001281 *
1282 * The second command is for the shadow pagetables.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001283 */
Emily Deng104bd2c2017-12-29 13:13:08 +08001284 if (vm->root.base.bo->shadow)
1285 ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
1286 else
1287 ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001288
1289 /* padding, etc. */
1290 ndw = 64;
1291
Christian König570144c2017-08-30 15:38:45 +02001292 if (pages_addr) {
Christian Königb0456f92016-08-11 14:06:54 +02001293 /* copy commands needed */
Yong Zhaoe6d92192017-09-19 12:58:15 -04001294 ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001295
Christian Königb0456f92016-08-11 14:06:54 +02001296 /* and also PTEs */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001297 ndw += nptes * 2;
1298
Christian Königafef8b82016-08-12 13:29:18 +02001299 params.func = amdgpu_vm_do_copy_ptes;
1300
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001301 } else {
1302 /* set page commands needed */
Christian König44e1bae2018-01-24 19:58:45 +01001303 ndw += ncmds * 10;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001304
Roger He6849d472017-08-30 13:01:19 +08001305 /* extra commands for begin/end fragments */
Christian König44e1bae2018-01-24 19:58:45 +01001306 ndw += 2 * 10 * adev->vm_manager.fragment_size;
Christian Königafef8b82016-08-12 13:29:18 +02001307
1308 params.func = amdgpu_vm_do_set_ptes;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001309 }
1310
Christian Königd71518b2016-02-01 12:20:25 +01001311 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1312 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001313 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001314
Christian König29efc4f2016-08-04 14:52:50 +02001315 params.ib = &job->ibs[0];
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001316
Christian König570144c2017-08-30 15:38:45 +02001317 if (pages_addr) {
Christian Königb0456f92016-08-11 14:06:54 +02001318 uint64_t *pte;
1319 unsigned i;
1320
1321 /* Put the PTEs at the end of the IB. */
1322 i = ndw - nptes * 2;
1323 pte= (uint64_t *)&(job->ibs->ptr[i]);
1324 params.src = job->ibs->gpu_addr + i * 4;
1325
1326 for (i = 0; i < nptes; ++i) {
1327 pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
1328 AMDGPU_GPU_PAGE_SIZE);
1329 pte[i] |= flags;
1330 }
Christian Königd7a4ac62016-09-25 11:54:00 +02001331 addr = 0;
Christian Königb0456f92016-08-11 14:06:54 +02001332 }
1333
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001334 r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
Christian König3cabaa52016-06-06 10:17:58 +02001335 if (r)
1336 goto error_free;
1337
Christian König3f3333f2017-08-03 14:02:13 +02001338 r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001339 owner, false);
Christian Königa1e08d32016-01-26 11:40:46 +01001340 if (r)
1341 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001342
Christian König3f3333f2017-08-03 14:02:13 +02001343 r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
Christian Königa1e08d32016-01-26 11:40:46 +01001344 if (r)
1345 goto error_free;
1346
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001347 r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1348 if (r)
1349 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001350
Christian König29efc4f2016-08-04 14:52:50 +02001351 amdgpu_ring_pad_ib(ring, params.ib);
1352 WARN_ON(params.ib->length_dw > ndw);
Christian König2bd9ccf2016-02-01 12:53:58 +01001353 r = amdgpu_job_submit(job, ring, &vm->entity,
1354 AMDGPU_FENCE_OWNER_VM, &f);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001355 if (r)
1356 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001357
Christian König3f3333f2017-08-03 14:02:13 +02001358 amdgpu_bo_fence(vm->root.base.bo, f, true);
Christian König284710f2017-01-30 11:09:31 +01001359 dma_fence_put(*fence);
1360 *fence = f;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001361 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001362
1363error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001364 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001365 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001366}
1367
1368/**
Christian Königa14faa62016-01-25 14:27:31 +01001369 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1370 *
1371 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001372 * @exclusive: fence we need to sync to
Christian König8358dce2016-03-30 10:50:25 +02001373 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001374 * @vm: requested vm
1375 * @mapping: mapped range and flags to use for the update
Christian König8358dce2016-03-30 10:50:25 +02001376 * @flags: HW flags for the mapping
Christian König63e0ba42016-08-16 17:38:37 +02001377 * @nodes: array of drm_mm_nodes with the MC addresses
Christian Königa14faa62016-01-25 14:27:31 +01001378 * @fence: optional resulting fence
1379 *
1380 * Split the mapping into smaller chunks so that each update fits
1381 * into a SDMA IB.
1382 * Returns 0 for success, -EINVAL for failure.
1383 */
1384static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001385 struct dma_fence *exclusive,
Christian König8358dce2016-03-30 10:50:25 +02001386 dma_addr_t *pages_addr,
Christian Königa14faa62016-01-25 14:27:31 +01001387 struct amdgpu_vm *vm,
1388 struct amdgpu_bo_va_mapping *mapping,
Chunming Zhou6b777602016-09-21 16:19:19 +08001389 uint64_t flags,
Christian König63e0ba42016-08-16 17:38:37 +02001390 struct drm_mm_node *nodes,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001391 struct dma_fence **fence)
Christian Königa14faa62016-01-25 14:27:31 +01001392{
Christian König9fc8fc72017-09-18 13:58:30 +02001393 unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
Christian König570144c2017-08-30 15:38:45 +02001394 uint64_t pfn, start = mapping->start;
Christian Königa14faa62016-01-25 14:27:31 +01001395 int r;
1396
1397 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1398 * but in case of something, we filter the flags in first place
1399 */
1400 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1401 flags &= ~AMDGPU_PTE_READABLE;
1402 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1403 flags &= ~AMDGPU_PTE_WRITEABLE;
1404
Alex Xie15b31c52017-03-03 16:47:11 -05001405 flags &= ~AMDGPU_PTE_EXECUTABLE;
1406 flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
1407
Alex Xieb0fd18b2017-03-03 16:49:39 -05001408 flags &= ~AMDGPU_PTE_MTYPE_MASK;
1409 flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
1410
Zhang, Jerryd0766e92017-04-19 09:53:29 +08001411 if ((mapping->flags & AMDGPU_PTE_PRT) &&
1412 (adev->asic_type >= CHIP_VEGA10)) {
1413 flags |= AMDGPU_PTE_PRT;
1414 flags &= ~AMDGPU_PTE_VALID;
1415 }
1416
Christian Königa14faa62016-01-25 14:27:31 +01001417 trace_amdgpu_vm_bo_update(mapping);
1418
Christian König63e0ba42016-08-16 17:38:37 +02001419 pfn = mapping->offset >> PAGE_SHIFT;
1420 if (nodes) {
1421 while (pfn >= nodes->size) {
1422 pfn -= nodes->size;
1423 ++nodes;
1424 }
Christian Königfa3ab3c2016-03-18 21:00:35 +01001425 }
Christian Königa14faa62016-01-25 14:27:31 +01001426
Christian König63e0ba42016-08-16 17:38:37 +02001427 do {
Christian König9fc8fc72017-09-18 13:58:30 +02001428 dma_addr_t *dma_addr = NULL;
Christian König63e0ba42016-08-16 17:38:37 +02001429 uint64_t max_entries;
1430 uint64_t addr, last;
Christian Königa14faa62016-01-25 14:27:31 +01001431
Christian König63e0ba42016-08-16 17:38:37 +02001432 if (nodes) {
1433 addr = nodes->start << PAGE_SHIFT;
1434 max_entries = (nodes->size - pfn) *
1435 (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
1436 } else {
1437 addr = 0;
1438 max_entries = S64_MAX;
1439 }
Christian Königa14faa62016-01-25 14:27:31 +01001440
Christian König63e0ba42016-08-16 17:38:37 +02001441 if (pages_addr) {
Christian König9fc8fc72017-09-18 13:58:30 +02001442 uint64_t count;
1443
Christian König457e0fe2017-08-22 12:50:46 +02001444 max_entries = min(max_entries, 16ull * 1024ull);
Christian König9fc8fc72017-09-18 13:58:30 +02001445 for (count = 1; count < max_entries; ++count) {
1446 uint64_t idx = pfn + count;
1447
1448 if (pages_addr[idx] !=
1449 (pages_addr[idx - 1] + PAGE_SIZE))
1450 break;
1451 }
1452
1453 if (count < min_linear_pages) {
1454 addr = pfn << PAGE_SHIFT;
1455 dma_addr = pages_addr;
1456 } else {
1457 addr = pages_addr[pfn];
1458 max_entries = count;
1459 }
1460
Christian König63e0ba42016-08-16 17:38:37 +02001461 } else if (flags & AMDGPU_PTE_VALID) {
1462 addr += adev->vm_manager.vram_base_offset;
Christian König9fc8fc72017-09-18 13:58:30 +02001463 addr += pfn << PAGE_SHIFT;
Christian König63e0ba42016-08-16 17:38:37 +02001464 }
Christian König63e0ba42016-08-16 17:38:37 +02001465
Christian Königa9f87f62017-03-30 14:03:59 +02001466 last = min((uint64_t)mapping->last, start + max_entries - 1);
Christian König9fc8fc72017-09-18 13:58:30 +02001467 r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
Christian Königa14faa62016-01-25 14:27:31 +01001468 start, last, flags, addr,
1469 fence);
1470 if (r)
1471 return r;
1472
Christian König63e0ba42016-08-16 17:38:37 +02001473 pfn += last - start + 1;
1474 if (nodes && nodes->size == pfn) {
1475 pfn = 0;
1476 ++nodes;
1477 }
Christian Königa14faa62016-01-25 14:27:31 +01001478 start = last + 1;
Christian König63e0ba42016-08-16 17:38:37 +02001479
Christian Königa9f87f62017-03-30 14:03:59 +02001480 } while (unlikely(start != mapping->last + 1));
Christian Königa14faa62016-01-25 14:27:31 +01001481
1482 return 0;
1483}
1484
1485/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001486 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1487 *
1488 * @adev: amdgpu_device pointer
1489 * @bo_va: requested BO and VM object
Christian König99e124f2016-08-16 14:43:17 +02001490 * @clear: if true clear the entries
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001491 *
1492 * Fill in the page table entries for @bo_va.
1493 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001494 */
1495int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1496 struct amdgpu_bo_va *bo_va,
Christian König99e124f2016-08-16 14:43:17 +02001497 bool clear)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001498{
Christian Königec681542017-08-01 10:51:43 +02001499 struct amdgpu_bo *bo = bo_va->base.bo;
1500 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001501 struct amdgpu_bo_va_mapping *mapping;
Christian König8358dce2016-03-30 10:50:25 +02001502 dma_addr_t *pages_addr = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001503 struct ttm_mem_reg *mem;
Christian König63e0ba42016-08-16 17:38:37 +02001504 struct drm_mm_node *nodes;
Christian König4e55eb32017-09-11 16:54:59 +02001505 struct dma_fence *exclusive, **last_update;
Christian König457e0fe2017-08-22 12:50:46 +02001506 uint64_t flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001507 int r;
1508
Christian Königec681542017-08-01 10:51:43 +02001509 if (clear || !bo_va->base.bo) {
Christian König99e124f2016-08-16 14:43:17 +02001510 mem = NULL;
Christian König63e0ba42016-08-16 17:38:37 +02001511 nodes = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001512 exclusive = NULL;
1513 } else {
Christian König8358dce2016-03-30 10:50:25 +02001514 struct ttm_dma_tt *ttm;
1515
Christian Königec681542017-08-01 10:51:43 +02001516 mem = &bo_va->base.bo->tbo.mem;
Christian König63e0ba42016-08-16 17:38:37 +02001517 nodes = mem->mm_node;
1518 if (mem->mem_type == TTM_PL_TT) {
Christian Königec681542017-08-01 10:51:43 +02001519 ttm = container_of(bo_va->base.bo->tbo.ttm,
1520 struct ttm_dma_tt, ttm);
Christian König8358dce2016-03-30 10:50:25 +02001521 pages_addr = ttm->dma_address;
Christian König9ab21462015-11-30 14:19:26 +01001522 }
Christian Königec681542017-08-01 10:51:43 +02001523 exclusive = reservation_object_get_excl(bo->tbo.resv);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001524 }
1525
Christian König457e0fe2017-08-22 12:50:46 +02001526 if (bo)
Christian Königec681542017-08-01 10:51:43 +02001527 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
Christian König457e0fe2017-08-22 12:50:46 +02001528 else
Christian Königa5f6b5b2017-01-30 11:01:38 +01001529 flags = 0x0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001530
Christian König4e55eb32017-09-11 16:54:59 +02001531 if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
1532 last_update = &vm->last_update;
1533 else
1534 last_update = &bo_va->last_pt_update;
1535
Christian König3d7d4d32017-08-23 16:13:33 +02001536 if (!clear && bo_va->base.moved) {
1537 bo_va->base.moved = false;
Christian König7fc11952015-07-30 11:53:42 +02001538 list_splice_init(&bo_va->valids, &bo_va->invalids);
Christian König3d7d4d32017-08-23 16:13:33 +02001539
Christian Königcb7b6ec2017-08-15 17:08:12 +02001540 } else if (bo_va->cleared != clear) {
1541 list_splice_init(&bo_va->valids, &bo_va->invalids);
Christian König3d7d4d32017-08-23 16:13:33 +02001542 }
Christian König7fc11952015-07-30 11:53:42 +02001543
1544 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian König457e0fe2017-08-22 12:50:46 +02001545 r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
Christian König63e0ba42016-08-16 17:38:37 +02001546 mapping, flags, nodes,
Christian König4e55eb32017-09-11 16:54:59 +02001547 last_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001548 if (r)
1549 return r;
1550 }
1551
Christian König68c62302017-07-11 17:23:29 +02001552 if (vm->use_cpu_for_update) {
1553 /* Flush HDP */
1554 mb();
Christian König69882562018-01-19 14:17:40 +01001555 amdgpu_asic_flush_hdp(adev, NULL);
Christian König68c62302017-07-11 17:23:29 +02001556 }
1557
Christian Königcb7b6ec2017-08-15 17:08:12 +02001558 spin_lock(&vm->status_lock);
1559 list_del_init(&bo_va->base.vm_status);
1560 spin_unlock(&vm->status_lock);
1561
1562 list_splice_init(&bo_va->invalids, &bo_va->valids);
1563 bo_va->cleared = clear;
1564
1565 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1566 list_for_each_entry(mapping, &bo_va->valids, list)
1567 trace_amdgpu_vm_bo_mapping(mapping);
1568 }
1569
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001570 return 0;
1571}
1572
1573/**
Christian König284710f2017-01-30 11:09:31 +01001574 * amdgpu_vm_update_prt_state - update the global PRT state
1575 */
1576static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1577{
1578 unsigned long flags;
1579 bool enable;
1580
1581 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
Christian König451bc8e2017-02-14 16:02:52 +01001582 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
Christian König132f34e2018-01-12 15:26:08 +01001583 adev->gmc.gmc_funcs->set_prt(adev, enable);
Christian König284710f2017-01-30 11:09:31 +01001584 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1585}
1586
1587/**
Christian König4388fc22017-03-13 10:13:36 +01001588 * amdgpu_vm_prt_get - add a PRT user
Christian König451bc8e2017-02-14 16:02:52 +01001589 */
1590static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1591{
Christian König132f34e2018-01-12 15:26:08 +01001592 if (!adev->gmc.gmc_funcs->set_prt)
Christian König4388fc22017-03-13 10:13:36 +01001593 return;
1594
Christian König451bc8e2017-02-14 16:02:52 +01001595 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1596 amdgpu_vm_update_prt_state(adev);
1597}
1598
1599/**
Christian König0b15f2f2017-02-14 15:47:03 +01001600 * amdgpu_vm_prt_put - drop a PRT user
1601 */
1602static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1603{
Christian König451bc8e2017-02-14 16:02:52 +01001604 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
Christian König0b15f2f2017-02-14 15:47:03 +01001605 amdgpu_vm_update_prt_state(adev);
1606}
1607
1608/**
Christian König451bc8e2017-02-14 16:02:52 +01001609 * amdgpu_vm_prt_cb - callback for updating the PRT status
Christian König284710f2017-01-30 11:09:31 +01001610 */
1611static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1612{
1613 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1614
Christian König0b15f2f2017-02-14 15:47:03 +01001615 amdgpu_vm_prt_put(cb->adev);
Christian König284710f2017-01-30 11:09:31 +01001616 kfree(cb);
1617}
1618
1619/**
Christian König451bc8e2017-02-14 16:02:52 +01001620 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1621 */
1622static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1623 struct dma_fence *fence)
1624{
Christian König4388fc22017-03-13 10:13:36 +01001625 struct amdgpu_prt_cb *cb;
Christian König451bc8e2017-02-14 16:02:52 +01001626
Christian König132f34e2018-01-12 15:26:08 +01001627 if (!adev->gmc.gmc_funcs->set_prt)
Christian König4388fc22017-03-13 10:13:36 +01001628 return;
1629
1630 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
Christian König451bc8e2017-02-14 16:02:52 +01001631 if (!cb) {
1632 /* Last resort when we are OOM */
1633 if (fence)
1634 dma_fence_wait(fence, false);
1635
Dan Carpenter486a68f2017-04-03 21:41:39 +03001636 amdgpu_vm_prt_put(adev);
Christian König451bc8e2017-02-14 16:02:52 +01001637 } else {
1638 cb->adev = adev;
1639 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1640 amdgpu_vm_prt_cb))
1641 amdgpu_vm_prt_cb(fence, &cb->cb);
1642 }
1643}
1644
1645/**
Christian König284710f2017-01-30 11:09:31 +01001646 * amdgpu_vm_free_mapping - free a mapping
1647 *
1648 * @adev: amdgpu_device pointer
1649 * @vm: requested vm
1650 * @mapping: mapping to be freed
1651 * @fence: fence of the unmap operation
1652 *
1653 * Free a mapping and make sure we decrease the PRT usage count if applicable.
1654 */
1655static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1656 struct amdgpu_vm *vm,
1657 struct amdgpu_bo_va_mapping *mapping,
1658 struct dma_fence *fence)
1659{
Christian König451bc8e2017-02-14 16:02:52 +01001660 if (mapping->flags & AMDGPU_PTE_PRT)
1661 amdgpu_vm_add_prt_cb(adev, fence);
Christian König284710f2017-01-30 11:09:31 +01001662 kfree(mapping);
1663}
1664
1665/**
Christian König451bc8e2017-02-14 16:02:52 +01001666 * amdgpu_vm_prt_fini - finish all prt mappings
1667 *
1668 * @adev: amdgpu_device pointer
1669 * @vm: requested vm
1670 *
1671 * Register a cleanup callback to disable PRT support after VM dies.
1672 */
1673static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1674{
Christian König3f3333f2017-08-03 14:02:13 +02001675 struct reservation_object *resv = vm->root.base.bo->tbo.resv;
Christian König451bc8e2017-02-14 16:02:52 +01001676 struct dma_fence *excl, **shared;
1677 unsigned i, shared_count;
1678 int r;
1679
1680 r = reservation_object_get_fences_rcu(resv, &excl,
1681 &shared_count, &shared);
1682 if (r) {
1683 /* Not enough memory to grab the fence list, as last resort
1684 * block for all the fences to complete.
1685 */
1686 reservation_object_wait_timeout_rcu(resv, true, false,
1687 MAX_SCHEDULE_TIMEOUT);
1688 return;
1689 }
1690
1691 /* Add a callback for each fence in the reservation object */
1692 amdgpu_vm_prt_get(adev);
1693 amdgpu_vm_add_prt_cb(adev, excl);
1694
1695 for (i = 0; i < shared_count; ++i) {
1696 amdgpu_vm_prt_get(adev);
1697 amdgpu_vm_add_prt_cb(adev, shared[i]);
1698 }
1699
1700 kfree(shared);
1701}
1702
1703/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001704 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1705 *
1706 * @adev: amdgpu_device pointer
1707 * @vm: requested vm
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001708 * @fence: optional resulting fence (unchanged if no work needed to be done
1709 * or if an error occurred)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001710 *
1711 * Make sure all freed BOs are cleared in the PT.
1712 * Returns 0 for success.
1713 *
1714 * PTs have to be reserved and mutex must be locked!
1715 */
1716int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001717 struct amdgpu_vm *vm,
1718 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001719{
1720 struct amdgpu_bo_va_mapping *mapping;
Christian König45843122018-01-25 18:36:15 +01001721 uint64_t init_pte_value = 0;
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001722 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001723 int r;
1724
1725 while (!list_empty(&vm->freed)) {
1726 mapping = list_first_entry(&vm->freed,
1727 struct amdgpu_bo_va_mapping, list);
1728 list_del(&mapping->list);
Christian Könige17841b2016-03-08 17:52:01 +01001729
Christian König45843122018-01-25 18:36:15 +01001730 if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
Yong Zhao6d16dac2017-08-31 15:55:00 -04001731 init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001732
Christian König570144c2017-08-30 15:38:45 +02001733 r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
Christian Königfc6aa332017-04-19 14:41:19 +02001734 mapping->start, mapping->last,
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001735 init_pte_value, 0, &f);
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001736 amdgpu_vm_free_mapping(adev, vm, mapping, f);
Christian König284710f2017-01-30 11:09:31 +01001737 if (r) {
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001738 dma_fence_put(f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001739 return r;
Christian König284710f2017-01-30 11:09:31 +01001740 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001741 }
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001742
1743 if (fence && f) {
1744 dma_fence_put(*fence);
1745 *fence = f;
1746 } else {
1747 dma_fence_put(f);
1748 }
1749
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001750 return 0;
1751
1752}
1753
1754/**
Christian König73fb16e2017-08-16 11:13:48 +02001755 * amdgpu_vm_handle_moved - handle moved BOs in the PT
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001756 *
1757 * @adev: amdgpu_device pointer
1758 * @vm: requested vm
Christian König73fb16e2017-08-16 11:13:48 +02001759 * @sync: sync object to add fences to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001760 *
Christian König73fb16e2017-08-16 11:13:48 +02001761 * Make sure all BOs which are moved are updated in the PTs.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001762 * Returns 0 for success.
1763 *
Christian König73fb16e2017-08-16 11:13:48 +02001764 * PTs have to be reserved!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001765 */
Christian König73fb16e2017-08-16 11:13:48 +02001766int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
Christian König4e55eb32017-09-11 16:54:59 +02001767 struct amdgpu_vm *vm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001768{
Christian König73fb16e2017-08-16 11:13:48 +02001769 bool clear;
Christian König91e1a522015-07-06 22:06:40 +02001770 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001771
1772 spin_lock(&vm->status_lock);
Christian König27c7b9a2017-08-01 11:27:36 +02001773 while (!list_empty(&vm->moved)) {
Christian König4e55eb32017-09-11 16:54:59 +02001774 struct amdgpu_bo_va *bo_va;
Christian Königec363e02017-09-01 20:34:27 +02001775 struct reservation_object *resv;
Christian König4e55eb32017-09-11 16:54:59 +02001776
Christian König27c7b9a2017-08-01 11:27:36 +02001777 bo_va = list_first_entry(&vm->moved,
Christian Königec681542017-08-01 10:51:43 +02001778 struct amdgpu_bo_va, base.vm_status);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001779 spin_unlock(&vm->status_lock);
Christian König32b41ac2016-03-08 18:03:27 +01001780
Christian Königec363e02017-09-01 20:34:27 +02001781 resv = bo_va->base.bo->tbo.resv;
1782
Christian König73fb16e2017-08-16 11:13:48 +02001783 /* Per VM BOs never need to bo cleared in the page tables */
Christian Königec363e02017-09-01 20:34:27 +02001784 if (resv == vm->root.base.bo->tbo.resv)
1785 clear = false;
1786 /* Try to reserve the BO to avoid clearing its ptes */
Christian König9b8cad22018-01-03 13:36:22 +01001787 else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
Christian Königec363e02017-09-01 20:34:27 +02001788 clear = false;
1789 /* Somebody else is using the BO right now */
1790 else
1791 clear = true;
Christian König73fb16e2017-08-16 11:13:48 +02001792
1793 r = amdgpu_vm_bo_update(adev, bo_va, clear);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001794 if (r)
1795 return r;
1796
Christian Königec363e02017-09-01 20:34:27 +02001797 if (!clear && resv != vm->root.base.bo->tbo.resv)
1798 reservation_object_unlock(resv);
1799
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001800 spin_lock(&vm->status_lock);
1801 }
1802 spin_unlock(&vm->status_lock);
1803
Christian König91e1a522015-07-06 22:06:40 +02001804 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001805}
1806
1807/**
1808 * amdgpu_vm_bo_add - add a bo to a specific vm
1809 *
1810 * @adev: amdgpu_device pointer
1811 * @vm: requested vm
1812 * @bo: amdgpu buffer object
1813 *
Christian König8843dbb2016-01-26 12:17:11 +01001814 * Add @bo into the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001815 * Add @bo to the list of bos associated with the vm
1816 * Returns newly added bo_va or NULL for failure
1817 *
1818 * Object has to be reserved!
1819 */
1820struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1821 struct amdgpu_vm *vm,
1822 struct amdgpu_bo *bo)
1823{
1824 struct amdgpu_bo_va *bo_va;
1825
1826 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1827 if (bo_va == NULL) {
1828 return NULL;
1829 }
Christian Königec681542017-08-01 10:51:43 +02001830 bo_va->base.vm = vm;
1831 bo_va->base.bo = bo;
1832 INIT_LIST_HEAD(&bo_va->base.bo_list);
1833 INIT_LIST_HEAD(&bo_va->base.vm_status);
1834
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001835 bo_va->ref_count = 1;
Christian König7fc11952015-07-30 11:53:42 +02001836 INIT_LIST_HEAD(&bo_va->valids);
1837 INIT_LIST_HEAD(&bo_va->invalids);
Christian König32b41ac2016-03-08 18:03:27 +01001838
Christian König727ffdf2017-12-22 17:13:03 +01001839 if (!bo)
1840 return bo_va;
1841
1842 list_add_tail(&bo_va->base.bo_list, &bo->va);
1843
1844 if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
1845 return bo_va;
1846
1847 if (bo->preferred_domains &
1848 amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
1849 return bo_va;
1850
1851 /*
1852 * We checked all the prerequisites, but it looks like this per VM BO
1853 * is currently evicted. add the BO to the evicted list to make sure it
1854 * is validated on next VM use to avoid fault.
1855 * */
1856 spin_lock(&vm->status_lock);
1857 list_move_tail(&bo_va->base.vm_status, &vm->evicted);
1858 spin_unlock(&vm->status_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001859
1860 return bo_va;
1861}
1862
Christian König73fb16e2017-08-16 11:13:48 +02001863
1864/**
1865 * amdgpu_vm_bo_insert_mapping - insert a new mapping
1866 *
1867 * @adev: amdgpu_device pointer
1868 * @bo_va: bo_va to store the address
1869 * @mapping: the mapping to insert
1870 *
1871 * Insert a new mapping into all structures.
1872 */
1873static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
1874 struct amdgpu_bo_va *bo_va,
1875 struct amdgpu_bo_va_mapping *mapping)
1876{
1877 struct amdgpu_vm *vm = bo_va->base.vm;
1878 struct amdgpu_bo *bo = bo_va->base.bo;
1879
Christian Königaebc5e62017-09-06 16:55:16 +02001880 mapping->bo_va = bo_va;
Christian König73fb16e2017-08-16 11:13:48 +02001881 list_add(&mapping->list, &bo_va->invalids);
1882 amdgpu_vm_it_insert(mapping, &vm->va);
1883
1884 if (mapping->flags & AMDGPU_PTE_PRT)
1885 amdgpu_vm_prt_get(adev);
1886
1887 if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
1888 spin_lock(&vm->status_lock);
Christian König481c2e92017-09-01 14:46:19 +02001889 if (list_empty(&bo_va->base.vm_status))
1890 list_add(&bo_va->base.vm_status, &vm->moved);
Christian König73fb16e2017-08-16 11:13:48 +02001891 spin_unlock(&vm->status_lock);
1892 }
1893 trace_amdgpu_vm_bo_map(bo_va, mapping);
1894}
1895
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001896/**
1897 * amdgpu_vm_bo_map - map bo inside a vm
1898 *
1899 * @adev: amdgpu_device pointer
1900 * @bo_va: bo_va to store the address
1901 * @saddr: where to map the BO
1902 * @offset: requested offset in the BO
1903 * @flags: attributes of pages (read/write/valid/etc.)
1904 *
1905 * Add a mapping of the BO at the specefied addr into the VM.
1906 * Returns 0 for success, error for failure.
1907 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08001908 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001909 */
1910int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1911 struct amdgpu_bo_va *bo_va,
1912 uint64_t saddr, uint64_t offset,
Christian König268c3002017-01-18 14:49:43 +01001913 uint64_t size, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001914{
Christian Königa9f87f62017-03-30 14:03:59 +02001915 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian Königec681542017-08-01 10:51:43 +02001916 struct amdgpu_bo *bo = bo_va->base.bo;
1917 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001918 uint64_t eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001919
Christian König0be52de2015-05-18 14:37:27 +02001920 /* validate the parameters */
1921 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
Chunming Zhou49b02b12015-11-13 14:18:38 +08001922 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
Christian König0be52de2015-05-18 14:37:27 +02001923 return -EINVAL;
Christian König0be52de2015-05-18 14:37:27 +02001924
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001925 /* make sure object fit at this offset */
Felix Kuehling005ae952015-11-23 17:43:48 -05001926 eaddr = saddr + size - 1;
Christian Königa5f6b5b2017-01-30 11:01:38 +01001927 if (saddr >= eaddr ||
Christian Königec681542017-08-01 10:51:43 +02001928 (bo && offset + size > amdgpu_bo_size(bo)))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001929 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001930
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001931 saddr /= AMDGPU_GPU_PAGE_SIZE;
1932 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1933
Christian Königa9f87f62017-03-30 14:03:59 +02001934 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1935 if (tmp) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001936 /* bo and tmp overlap, invalid addr */
1937 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
Christian Königec681542017-08-01 10:51:43 +02001938 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
Christian Königa9f87f62017-03-30 14:03:59 +02001939 tmp->start, tmp->last + 1);
Christian König663e4572017-03-13 10:13:37 +01001940 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001941 }
1942
1943 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
Christian König663e4572017-03-13 10:13:37 +01001944 if (!mapping)
1945 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001946
Christian Königa9f87f62017-03-30 14:03:59 +02001947 mapping->start = saddr;
1948 mapping->last = eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001949 mapping->offset = offset;
1950 mapping->flags = flags;
1951
Christian König73fb16e2017-08-16 11:13:48 +02001952 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
Christian König4388fc22017-03-13 10:13:36 +01001953
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001954 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001955}
1956
1957/**
Christian König80f95c52017-03-13 10:13:39 +01001958 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
1959 *
1960 * @adev: amdgpu_device pointer
1961 * @bo_va: bo_va to store the address
1962 * @saddr: where to map the BO
1963 * @offset: requested offset in the BO
1964 * @flags: attributes of pages (read/write/valid/etc.)
1965 *
1966 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
1967 * mappings as we do so.
1968 * Returns 0 for success, error for failure.
1969 *
1970 * Object has to be reserved and unreserved outside!
1971 */
1972int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
1973 struct amdgpu_bo_va *bo_va,
1974 uint64_t saddr, uint64_t offset,
1975 uint64_t size, uint64_t flags)
1976{
1977 struct amdgpu_bo_va_mapping *mapping;
Christian Königec681542017-08-01 10:51:43 +02001978 struct amdgpu_bo *bo = bo_va->base.bo;
Christian König80f95c52017-03-13 10:13:39 +01001979 uint64_t eaddr;
1980 int r;
1981
1982 /* validate the parameters */
1983 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1984 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1985 return -EINVAL;
1986
1987 /* make sure object fit at this offset */
1988 eaddr = saddr + size - 1;
1989 if (saddr >= eaddr ||
Christian Königec681542017-08-01 10:51:43 +02001990 (bo && offset + size > amdgpu_bo_size(bo)))
Christian König80f95c52017-03-13 10:13:39 +01001991 return -EINVAL;
1992
1993 /* Allocate all the needed memory */
1994 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1995 if (!mapping)
1996 return -ENOMEM;
1997
Christian Königec681542017-08-01 10:51:43 +02001998 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
Christian König80f95c52017-03-13 10:13:39 +01001999 if (r) {
2000 kfree(mapping);
2001 return r;
2002 }
2003
2004 saddr /= AMDGPU_GPU_PAGE_SIZE;
2005 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2006
Christian Königa9f87f62017-03-30 14:03:59 +02002007 mapping->start = saddr;
2008 mapping->last = eaddr;
Christian König80f95c52017-03-13 10:13:39 +01002009 mapping->offset = offset;
2010 mapping->flags = flags;
2011
Christian König73fb16e2017-08-16 11:13:48 +02002012 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
Christian König80f95c52017-03-13 10:13:39 +01002013
2014 return 0;
2015}
2016
2017/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002018 * amdgpu_vm_bo_unmap - remove bo mapping from vm
2019 *
2020 * @adev: amdgpu_device pointer
2021 * @bo_va: bo_va to remove the address from
2022 * @saddr: where to the BO is mapped
2023 *
2024 * Remove a mapping of the BO at the specefied addr from the VM.
2025 * Returns 0 for success, error for failure.
2026 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08002027 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002028 */
2029int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2030 struct amdgpu_bo_va *bo_va,
2031 uint64_t saddr)
2032{
2033 struct amdgpu_bo_va_mapping *mapping;
Christian Königec681542017-08-01 10:51:43 +02002034 struct amdgpu_vm *vm = bo_va->base.vm;
Christian König7fc11952015-07-30 11:53:42 +02002035 bool valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002036
Christian König6c7fc502015-06-05 20:56:17 +02002037 saddr /= AMDGPU_GPU_PAGE_SIZE;
Christian König32b41ac2016-03-08 18:03:27 +01002038
Christian König7fc11952015-07-30 11:53:42 +02002039 list_for_each_entry(mapping, &bo_va->valids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002040 if (mapping->start == saddr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002041 break;
2042 }
2043
Christian König7fc11952015-07-30 11:53:42 +02002044 if (&mapping->list == &bo_va->valids) {
2045 valid = false;
2046
2047 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002048 if (mapping->start == saddr)
Christian König7fc11952015-07-30 11:53:42 +02002049 break;
2050 }
2051
Christian König32b41ac2016-03-08 18:03:27 +01002052 if (&mapping->list == &bo_va->invalids)
Christian König7fc11952015-07-30 11:53:42 +02002053 return -ENOENT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002054 }
Christian König32b41ac2016-03-08 18:03:27 +01002055
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002056 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002057 amdgpu_vm_it_remove(mapping, &vm->va);
Christian Königaebc5e62017-09-06 16:55:16 +02002058 mapping->bo_va = NULL;
Christian König93e3e432015-06-09 16:58:33 +02002059 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002060
Christian Könige17841b2016-03-08 17:52:01 +01002061 if (valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002062 list_add(&mapping->list, &vm->freed);
Christian Könige17841b2016-03-08 17:52:01 +01002063 else
Christian König284710f2017-01-30 11:09:31 +01002064 amdgpu_vm_free_mapping(adev, vm, mapping,
2065 bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002066
2067 return 0;
2068}
2069
2070/**
Christian Königdc54d3d2017-03-13 10:13:38 +01002071 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2072 *
2073 * @adev: amdgpu_device pointer
2074 * @vm: VM structure to use
2075 * @saddr: start of the range
2076 * @size: size of the range
2077 *
2078 * Remove all mappings in a range, split them as appropriate.
2079 * Returns 0 for success, error for failure.
2080 */
2081int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2082 struct amdgpu_vm *vm,
2083 uint64_t saddr, uint64_t size)
2084{
2085 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
Christian Königdc54d3d2017-03-13 10:13:38 +01002086 LIST_HEAD(removed);
2087 uint64_t eaddr;
2088
2089 eaddr = saddr + size - 1;
2090 saddr /= AMDGPU_GPU_PAGE_SIZE;
2091 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2092
2093 /* Allocate all the needed memory */
2094 before = kzalloc(sizeof(*before), GFP_KERNEL);
2095 if (!before)
2096 return -ENOMEM;
Junwei Zhang27f6d612017-03-16 16:09:24 +08002097 INIT_LIST_HEAD(&before->list);
Christian Königdc54d3d2017-03-13 10:13:38 +01002098
2099 after = kzalloc(sizeof(*after), GFP_KERNEL);
2100 if (!after) {
2101 kfree(before);
2102 return -ENOMEM;
2103 }
Junwei Zhang27f6d612017-03-16 16:09:24 +08002104 INIT_LIST_HEAD(&after->list);
Christian Königdc54d3d2017-03-13 10:13:38 +01002105
2106 /* Now gather all removed mappings */
Christian Königa9f87f62017-03-30 14:03:59 +02002107 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2108 while (tmp) {
Christian Königdc54d3d2017-03-13 10:13:38 +01002109 /* Remember mapping split at the start */
Christian Königa9f87f62017-03-30 14:03:59 +02002110 if (tmp->start < saddr) {
2111 before->start = tmp->start;
2112 before->last = saddr - 1;
Christian Königdc54d3d2017-03-13 10:13:38 +01002113 before->offset = tmp->offset;
2114 before->flags = tmp->flags;
2115 list_add(&before->list, &tmp->list);
2116 }
2117
2118 /* Remember mapping split at the end */
Christian Königa9f87f62017-03-30 14:03:59 +02002119 if (tmp->last > eaddr) {
2120 after->start = eaddr + 1;
2121 after->last = tmp->last;
Christian Königdc54d3d2017-03-13 10:13:38 +01002122 after->offset = tmp->offset;
Christian Königa9f87f62017-03-30 14:03:59 +02002123 after->offset += after->start - tmp->start;
Christian Königdc54d3d2017-03-13 10:13:38 +01002124 after->flags = tmp->flags;
2125 list_add(&after->list, &tmp->list);
2126 }
2127
2128 list_del(&tmp->list);
2129 list_add(&tmp->list, &removed);
Christian Königa9f87f62017-03-30 14:03:59 +02002130
2131 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
Christian Königdc54d3d2017-03-13 10:13:38 +01002132 }
2133
2134 /* And free them up */
2135 list_for_each_entry_safe(tmp, next, &removed, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002136 amdgpu_vm_it_remove(tmp, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002137 list_del(&tmp->list);
2138
Christian Königa9f87f62017-03-30 14:03:59 +02002139 if (tmp->start < saddr)
2140 tmp->start = saddr;
2141 if (tmp->last > eaddr)
2142 tmp->last = eaddr;
Christian Königdc54d3d2017-03-13 10:13:38 +01002143
Christian Königaebc5e62017-09-06 16:55:16 +02002144 tmp->bo_va = NULL;
Christian Königdc54d3d2017-03-13 10:13:38 +01002145 list_add(&tmp->list, &vm->freed);
2146 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2147 }
2148
Junwei Zhang27f6d612017-03-16 16:09:24 +08002149 /* Insert partial mapping before the range */
2150 if (!list_empty(&before->list)) {
Christian Königa9f87f62017-03-30 14:03:59 +02002151 amdgpu_vm_it_insert(before, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002152 if (before->flags & AMDGPU_PTE_PRT)
2153 amdgpu_vm_prt_get(adev);
2154 } else {
2155 kfree(before);
2156 }
2157
2158 /* Insert partial mapping after the range */
Junwei Zhang27f6d612017-03-16 16:09:24 +08002159 if (!list_empty(&after->list)) {
Christian Königa9f87f62017-03-30 14:03:59 +02002160 amdgpu_vm_it_insert(after, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002161 if (after->flags & AMDGPU_PTE_PRT)
2162 amdgpu_vm_prt_get(adev);
2163 } else {
2164 kfree(after);
2165 }
2166
2167 return 0;
2168}
2169
2170/**
Christian Königaebc5e62017-09-06 16:55:16 +02002171 * amdgpu_vm_bo_lookup_mapping - find mapping by address
2172 *
2173 * @vm: the requested VM
2174 *
2175 * Find a mapping by it's address.
2176 */
2177struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2178 uint64_t addr)
2179{
2180 return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2181}
2182
2183/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002184 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2185 *
2186 * @adev: amdgpu_device pointer
2187 * @bo_va: requested bo_va
2188 *
Christian König8843dbb2016-01-26 12:17:11 +01002189 * Remove @bo_va->bo from the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002190 *
2191 * Object have to be reserved!
2192 */
2193void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2194 struct amdgpu_bo_va *bo_va)
2195{
2196 struct amdgpu_bo_va_mapping *mapping, *next;
Christian Königec681542017-08-01 10:51:43 +02002197 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002198
Christian Königec681542017-08-01 10:51:43 +02002199 list_del(&bo_va->base.bo_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002200
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002201 spin_lock(&vm->status_lock);
Christian Königec681542017-08-01 10:51:43 +02002202 list_del(&bo_va->base.vm_status);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002203 spin_unlock(&vm->status_lock);
2204
Christian König7fc11952015-07-30 11:53:42 +02002205 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002206 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002207 amdgpu_vm_it_remove(mapping, &vm->va);
Christian Königaebc5e62017-09-06 16:55:16 +02002208 mapping->bo_va = NULL;
Christian König93e3e432015-06-09 16:58:33 +02002209 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Christian König7fc11952015-07-30 11:53:42 +02002210 list_add(&mapping->list, &vm->freed);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002211 }
Christian König7fc11952015-07-30 11:53:42 +02002212 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2213 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002214 amdgpu_vm_it_remove(mapping, &vm->va);
Christian König284710f2017-01-30 11:09:31 +01002215 amdgpu_vm_free_mapping(adev, vm, mapping,
2216 bo_va->last_pt_update);
Christian König7fc11952015-07-30 11:53:42 +02002217 }
Christian König32b41ac2016-03-08 18:03:27 +01002218
Chris Wilsonf54d1862016-10-25 13:00:45 +01002219 dma_fence_put(bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002220 kfree(bo_va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002221}
2222
2223/**
2224 * amdgpu_vm_bo_invalidate - mark the bo as invalid
2225 *
2226 * @adev: amdgpu_device pointer
2227 * @vm: requested vm
2228 * @bo: amdgpu buffer object
2229 *
Christian König8843dbb2016-01-26 12:17:11 +01002230 * Mark @bo as invalid.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002231 */
2232void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
Christian König3f3333f2017-08-03 14:02:13 +02002233 struct amdgpu_bo *bo, bool evicted)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002234{
Christian Königec681542017-08-01 10:51:43 +02002235 struct amdgpu_vm_bo_base *bo_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002236
Christian Königec681542017-08-01 10:51:43 +02002237 list_for_each_entry(bo_base, &bo->va, bo_list) {
Christian König3f3333f2017-08-03 14:02:13 +02002238 struct amdgpu_vm *vm = bo_base->vm;
2239
Christian König3d7d4d32017-08-23 16:13:33 +02002240 bo_base->moved = true;
Christian König3f3333f2017-08-03 14:02:13 +02002241 if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2242 spin_lock(&bo_base->vm->status_lock);
Christian König73fb16e2017-08-16 11:13:48 +02002243 if (bo->tbo.type == ttm_bo_type_kernel)
2244 list_move(&bo_base->vm_status, &vm->evicted);
2245 else
2246 list_move_tail(&bo_base->vm_status,
2247 &vm->evicted);
Christian König3f3333f2017-08-03 14:02:13 +02002248 spin_unlock(&bo_base->vm->status_lock);
2249 continue;
2250 }
2251
Christian Königea097292017-08-09 14:15:46 +02002252 if (bo->tbo.type == ttm_bo_type_kernel) {
2253 spin_lock(&bo_base->vm->status_lock);
2254 if (list_empty(&bo_base->vm_status))
2255 list_add(&bo_base->vm_status, &vm->relocated);
2256 spin_unlock(&bo_base->vm->status_lock);
Christian König3f3333f2017-08-03 14:02:13 +02002257 continue;
Christian Königea097292017-08-09 14:15:46 +02002258 }
Christian König3f3333f2017-08-03 14:02:13 +02002259
Christian Königec681542017-08-01 10:51:43 +02002260 spin_lock(&bo_base->vm->status_lock);
2261 if (list_empty(&bo_base->vm_status))
Christian König481c2e92017-09-01 14:46:19 +02002262 list_add(&bo_base->vm_status, &vm->moved);
Christian Königec681542017-08-01 10:51:43 +02002263 spin_unlock(&bo_base->vm->status_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002264 }
2265}
2266
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002267static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2268{
2269 /* Total bits covered by PD + PTs */
2270 unsigned bits = ilog2(vm_size) + 18;
2271
2272 /* Make sure the PD is 4K in size up to 8GB address space.
2273 Above that split equal between PD and PTs */
2274 if (vm_size <= 8)
2275 return (bits - 9);
2276 else
2277 return ((bits + 3) / 2);
2278}
2279
2280/**
Roger Hed07f14b2017-08-15 16:05:59 +08002281 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002282 *
2283 * @adev: amdgpu_device pointer
2284 * @vm_size: the default vm size if it's set auto
2285 */
Christian Königfdd5faa2017-11-04 16:51:44 +01002286void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
Christian Königf3368122017-11-23 12:57:18 +01002287 uint32_t fragment_size_default, unsigned max_level,
2288 unsigned max_bits)
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002289{
Christian König36539dc2017-11-23 11:16:05 +01002290 uint64_t tmp;
2291
2292 /* adjust vm size first */
Christian Königf3368122017-11-23 12:57:18 +01002293 if (amdgpu_vm_size != -1) {
2294 unsigned max_size = 1 << (max_bits - 30);
2295
Christian Königfdd5faa2017-11-04 16:51:44 +01002296 vm_size = amdgpu_vm_size;
Christian Königf3368122017-11-23 12:57:18 +01002297 if (vm_size > max_size) {
2298 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2299 amdgpu_vm_size, max_size);
2300 vm_size = max_size;
2301 }
2302 }
Christian Königfdd5faa2017-11-04 16:51:44 +01002303
2304 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
Christian König36539dc2017-11-23 11:16:05 +01002305
2306 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
Christian König97489122017-11-27 16:22:05 +01002307 if (amdgpu_vm_block_size != -1)
2308 tmp >>= amdgpu_vm_block_size - 9;
Christian König36539dc2017-11-23 11:16:05 +01002309 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2310 adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
Chunming Zhou196f7482017-12-13 14:22:54 +08002311 switch (adev->vm_manager.num_level) {
2312 case 3:
2313 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2314 break;
2315 case 2:
2316 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2317 break;
2318 case 1:
2319 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2320 break;
2321 default:
2322 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2323 }
Christian Königb38f41e2017-11-22 17:00:35 +01002324 /* block size depends on vm size and hw setup*/
Christian König97489122017-11-27 16:22:05 +01002325 if (amdgpu_vm_block_size != -1)
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002326 adev->vm_manager.block_size =
Christian König97489122017-11-27 16:22:05 +01002327 min((unsigned)amdgpu_vm_block_size, max_bits
2328 - AMDGPU_GPU_PAGE_SHIFT
2329 - 9 * adev->vm_manager.num_level);
2330 else if (adev->vm_manager.num_level > 1)
2331 adev->vm_manager.block_size = 9;
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002332 else
Christian König97489122017-11-27 16:22:05 +01002333 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002334
Christian Königb38f41e2017-11-22 17:00:35 +01002335 if (amdgpu_vm_fragment_size == -1)
2336 adev->vm_manager.fragment_size = fragment_size_default;
2337 else
2338 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
Roger Hed07f14b2017-08-15 16:05:59 +08002339
Christian König36539dc2017-11-23 11:16:05 +01002340 DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2341 vm_size, adev->vm_manager.num_level + 1,
2342 adev->vm_manager.block_size,
Christian Königfdd5faa2017-11-04 16:51:44 +01002343 adev->vm_manager.fragment_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002344}
2345
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002346/**
2347 * amdgpu_vm_init - initialize a vm instance
2348 *
2349 * @adev: amdgpu_device pointer
2350 * @vm: requested vm
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002351 * @vm_context: Indicates if it GFX or Compute context
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002352 *
Christian König8843dbb2016-01-26 12:17:11 +01002353 * Init @vm fields.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002354 */
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002355int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Felix Kuehling02208442017-08-25 20:40:26 -04002356 int vm_context, unsigned int pasid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002357{
2358 const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
Zhang, Jerry36b32a62017-03-29 16:08:32 +08002359 AMDGPU_VM_PTE_COUNT(adev) * 8);
Christian König2d55e452016-02-08 17:37:38 +01002360 unsigned ring_instance;
2361 struct amdgpu_ring *ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002362 struct drm_sched_rq *rq;
Christian Königd3aab672018-01-24 14:57:02 +01002363 unsigned long size;
Christian König13307f72018-01-24 17:19:04 +01002364 uint64_t flags;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002365 int r, i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002366
Davidlohr Buesof808c132017-09-08 16:15:08 -07002367 vm->va = RB_ROOT_CACHED;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002368 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2369 vm->reserved_vmid[i] = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002370 spin_lock_init(&vm->status_lock);
Christian König3f3333f2017-08-03 14:02:13 +02002371 INIT_LIST_HEAD(&vm->evicted);
Christian Königea097292017-08-09 14:15:46 +02002372 INIT_LIST_HEAD(&vm->relocated);
Christian König27c7b9a2017-08-01 11:27:36 +02002373 INIT_LIST_HEAD(&vm->moved);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002374 INIT_LIST_HEAD(&vm->freed);
Christian König20250212016-03-08 17:58:35 +01002375
Christian König2bd9ccf2016-02-01 12:53:58 +01002376 /* create scheduler entity for page table updates */
Christian König2d55e452016-02-08 17:37:38 +01002377
2378 ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
2379 ring_instance %= adev->vm_manager.vm_pte_num_rings;
2380 ring = adev->vm_manager.vm_pte_rings[ring_instance];
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002381 rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
2382 r = drm_sched_entity_init(&ring->sched, &vm->entity,
Monk Liub3eebe32017-10-23 12:23:29 +08002383 rq, amdgpu_sched_jobs, NULL);
Christian König2bd9ccf2016-02-01 12:53:58 +01002384 if (r)
Christian Königf566ceb2016-10-27 20:04:38 +02002385 return r;
Christian König2bd9ccf2016-02-01 12:53:58 +01002386
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002387 vm->pte_support_ats = false;
2388
2389 if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002390 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2391 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002392
Christian König13307f72018-01-24 17:19:04 +01002393 if (adev->asic_type == CHIP_RAVEN)
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002394 vm->pte_support_ats = true;
Christian König13307f72018-01-24 17:19:04 +01002395 } else {
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002396 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2397 AMDGPU_VM_USE_CPU_FOR_GFX);
Christian König13307f72018-01-24 17:19:04 +01002398 }
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002399 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2400 vm->use_cpu_for_update ? "CPU" : "SDMA");
2401 WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
2402 "CPU update of VM recommended only for large BAR system\n");
Christian Königd5884512017-09-08 14:09:41 +02002403 vm->last_update = NULL;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +02002404
Christian König13307f72018-01-24 17:19:04 +01002405 flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002406 if (vm->use_cpu_for_update)
2407 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
2408 else
Felix Kuehling810955b2018-03-23 15:30:35 -04002409 flags |= AMDGPU_GEM_CREATE_SHADOW;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002410
Christian Königd3aab672018-01-24 14:57:02 +01002411 size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
Christian Königeab3de22018-03-14 14:48:17 -05002412 r = amdgpu_bo_create(adev, size, align, AMDGPU_GEM_DOMAIN_VRAM, flags,
2413 ttm_bo_type_kernel, NULL, &vm->root.base.bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002414 if (r)
Christian König2bd9ccf2016-02-01 12:53:58 +01002415 goto error_free_sched_entity;
2416
Christian Königd3aab672018-01-24 14:57:02 +01002417 r = amdgpu_bo_reserve(vm->root.base.bo, true);
2418 if (r)
2419 goto error_free_root;
2420
Christian König13307f72018-01-24 17:19:04 +01002421 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
Christian König45843122018-01-25 18:36:15 +01002422 adev->vm_manager.root_level,
2423 vm->pte_support_ats);
Christian König13307f72018-01-24 17:19:04 +01002424 if (r)
2425 goto error_unreserve;
2426
Christian König3f3333f2017-08-03 14:02:13 +02002427 vm->root.base.vm = vm;
2428 list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
Christian Königd3aab672018-01-24 14:57:02 +01002429 list_add_tail(&vm->root.base.vm_status, &vm->evicted);
2430 amdgpu_bo_unreserve(vm->root.base.bo);
Christian König0a096fb2017-07-12 10:01:48 +02002431
Felix Kuehling02208442017-08-25 20:40:26 -04002432 if (pasid) {
2433 unsigned long flags;
2434
2435 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2436 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2437 GFP_ATOMIC);
2438 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2439 if (r < 0)
2440 goto error_free_root;
2441
2442 vm->pasid = pasid;
2443 }
2444
Felix Kuehlinga2f14822017-08-26 02:43:06 -04002445 INIT_KFIFO(vm->faults);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002446 vm->fault_credit = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002447
2448 return 0;
Christian König2bd9ccf2016-02-01 12:53:58 +01002449
Christian König13307f72018-01-24 17:19:04 +01002450error_unreserve:
2451 amdgpu_bo_unreserve(vm->root.base.bo);
2452
Christian König67003a12016-10-12 14:46:26 +02002453error_free_root:
Christian König3f3333f2017-08-03 14:02:13 +02002454 amdgpu_bo_unref(&vm->root.base.bo->shadow);
2455 amdgpu_bo_unref(&vm->root.base.bo);
2456 vm->root.base.bo = NULL;
Christian König2bd9ccf2016-02-01 12:53:58 +01002457
2458error_free_sched_entity:
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002459 drm_sched_entity_fini(&ring->sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01002460
2461 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002462}
2463
2464/**
Felix Kuehlingb236fa12018-03-15 17:27:42 -04002465 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2466 *
2467 * This only works on GFX VMs that don't have any BOs added and no
2468 * page tables allocated yet.
2469 *
2470 * Changes the following VM parameters:
2471 * - use_cpu_for_update
2472 * - pte_supports_ats
2473 * - pasid (old PASID is released, because compute manages its own PASIDs)
2474 *
2475 * Reinitializes the page directory to reflect the changed ATS
2476 * setting. May leave behind an unused shadow BO for the page
2477 * directory when switching from SDMA updates to CPU updates.
2478 *
2479 * Returns 0 for success, -errno for errors.
2480 */
2481int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2482{
2483 bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2484 int r;
2485
2486 r = amdgpu_bo_reserve(vm->root.base.bo, true);
2487 if (r)
2488 return r;
2489
2490 /* Sanity checks */
2491 if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
2492 r = -EINVAL;
2493 goto error;
2494 }
2495
2496 /* Check if PD needs to be reinitialized and do it before
2497 * changing any other state, in case it fails.
2498 */
2499 if (pte_support_ats != vm->pte_support_ats) {
2500 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
2501 adev->vm_manager.root_level,
2502 pte_support_ats);
2503 if (r)
2504 goto error;
2505 }
2506
2507 /* Update VM state */
2508 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2509 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2510 vm->pte_support_ats = pte_support_ats;
2511 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2512 vm->use_cpu_for_update ? "CPU" : "SDMA");
2513 WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
2514 "CPU update of VM recommended only for large BAR system\n");
2515
2516 if (vm->pasid) {
2517 unsigned long flags;
2518
2519 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2520 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2521 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2522
2523 vm->pasid = 0;
2524 }
2525
2526error:
2527 amdgpu_bo_unreserve(vm->root.base.bo);
2528 return r;
2529}
2530
2531/**
Christian Königf566ceb2016-10-27 20:04:38 +02002532 * amdgpu_vm_free_levels - free PD/PT levels
2533 *
Christian König8f19cd72017-11-30 15:28:03 +01002534 * @adev: amdgpu device structure
2535 * @parent: PD/PT starting level to free
2536 * @level: level of parent structure
Christian Königf566ceb2016-10-27 20:04:38 +02002537 *
2538 * Free the page directory or page table level and all sub levels.
2539 */
Christian König8f19cd72017-11-30 15:28:03 +01002540static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
2541 struct amdgpu_vm_pt *parent,
2542 unsigned level)
Christian Königf566ceb2016-10-27 20:04:38 +02002543{
Christian König8f19cd72017-11-30 15:28:03 +01002544 unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
Christian Königf566ceb2016-10-27 20:04:38 +02002545
Christian König8f19cd72017-11-30 15:28:03 +01002546 if (parent->base.bo) {
2547 list_del(&parent->base.bo_list);
2548 list_del(&parent->base.vm_status);
2549 amdgpu_bo_unref(&parent->base.bo->shadow);
2550 amdgpu_bo_unref(&parent->base.bo);
Christian Königf566ceb2016-10-27 20:04:38 +02002551 }
2552
Christian König8f19cd72017-11-30 15:28:03 +01002553 if (parent->entries)
2554 for (i = 0; i < num_entries; i++)
2555 amdgpu_vm_free_levels(adev, &parent->entries[i],
2556 level + 1);
Christian Königf566ceb2016-10-27 20:04:38 +02002557
Christian König8f19cd72017-11-30 15:28:03 +01002558 kvfree(parent->entries);
Christian Königf566ceb2016-10-27 20:04:38 +02002559}
2560
2561/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002562 * amdgpu_vm_fini - tear down a vm instance
2563 *
2564 * @adev: amdgpu_device pointer
2565 * @vm: requested vm
2566 *
Christian König8843dbb2016-01-26 12:17:11 +01002567 * Tear down @vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002568 * Unbind the VM and remove all bos from the vm bo list
2569 */
2570void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2571{
2572 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian König132f34e2018-01-12 15:26:08 +01002573 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
Christian König2642cf12017-10-13 17:24:31 +02002574 struct amdgpu_bo *root;
Felix Kuehlinga2f14822017-08-26 02:43:06 -04002575 u64 fault;
Christian König2642cf12017-10-13 17:24:31 +02002576 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002577
Felix Kuehlingede0dd82018-03-15 17:27:43 -04002578 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
2579
Felix Kuehlinga2f14822017-08-26 02:43:06 -04002580 /* Clear pending page faults from IH when the VM is destroyed */
2581 while (kfifo_get(&vm->faults, &fault))
2582 amdgpu_ih_clear_fault(adev, fault);
2583
Felix Kuehling02208442017-08-25 20:40:26 -04002584 if (vm->pasid) {
2585 unsigned long flags;
2586
2587 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2588 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2589 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2590 }
2591
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002592 drm_sched_entity_fini(vm->entity.sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01002593
Davidlohr Buesof808c132017-09-08 16:15:08 -07002594 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002595 dev_err(adev->dev, "still active bo inside vm\n");
2596 }
Davidlohr Buesof808c132017-09-08 16:15:08 -07002597 rbtree_postorder_for_each_entry_safe(mapping, tmp,
2598 &vm->va.rb_root, rb) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002599 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002600 amdgpu_vm_it_remove(mapping, &vm->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002601 kfree(mapping);
2602 }
2603 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
Christian König4388fc22017-03-13 10:13:36 +01002604 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
Christian König451bc8e2017-02-14 16:02:52 +01002605 amdgpu_vm_prt_fini(adev, vm);
Christian König4388fc22017-03-13 10:13:36 +01002606 prt_fini_needed = false;
Christian König451bc8e2017-02-14 16:02:52 +01002607 }
Christian König284710f2017-01-30 11:09:31 +01002608
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002609 list_del(&mapping->list);
Christian König451bc8e2017-02-14 16:02:52 +01002610 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002611 }
2612
Christian König2642cf12017-10-13 17:24:31 +02002613 root = amdgpu_bo_ref(vm->root.base.bo);
2614 r = amdgpu_bo_reserve(root, true);
2615 if (r) {
2616 dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
2617 } else {
Chunming Zhou196f7482017-12-13 14:22:54 +08002618 amdgpu_vm_free_levels(adev, &vm->root,
2619 adev->vm_manager.root_level);
Christian König2642cf12017-10-13 17:24:31 +02002620 amdgpu_bo_unreserve(root);
2621 }
2622 amdgpu_bo_unref(&root);
Christian Königd5884512017-09-08 14:09:41 +02002623 dma_fence_put(vm->last_update);
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002624 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
Christian König620f7742017-12-18 16:53:03 +01002625 amdgpu_vmid_free_reserved(adev, vm, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002626}
Christian Königea89f8c2015-11-15 20:52:06 +01002627
2628/**
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002629 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
2630 *
2631 * @adev: amdgpu_device pointer
2632 * @pasid: PASID do identify the VM
2633 *
2634 * This function is expected to be called in interrupt context. Returns
2635 * true if there was fault credit, false otherwise
2636 */
2637bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
2638 unsigned int pasid)
2639{
2640 struct amdgpu_vm *vm;
2641
2642 spin_lock(&adev->vm_manager.pasid_lock);
2643 vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
Christian Königd9589392018-01-09 19:18:59 +01002644 if (!vm) {
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002645 /* VM not found, can't track fault credit */
Christian Königd9589392018-01-09 19:18:59 +01002646 spin_unlock(&adev->vm_manager.pasid_lock);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002647 return true;
Christian Königd9589392018-01-09 19:18:59 +01002648 }
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002649
2650 /* No lock needed. only accessed by IRQ handler */
Christian Königd9589392018-01-09 19:18:59 +01002651 if (!vm->fault_credit) {
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002652 /* Too many faults in this VM */
Christian Königd9589392018-01-09 19:18:59 +01002653 spin_unlock(&adev->vm_manager.pasid_lock);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002654 return false;
Christian Königd9589392018-01-09 19:18:59 +01002655 }
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002656
2657 vm->fault_credit--;
Christian Königd9589392018-01-09 19:18:59 +01002658 spin_unlock(&adev->vm_manager.pasid_lock);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002659 return true;
2660}
2661
2662/**
Christian Königa9a78b32016-01-21 10:19:11 +01002663 * amdgpu_vm_manager_init - init the VM manager
2664 *
2665 * @adev: amdgpu_device pointer
2666 *
2667 * Initialize the VM manager structures
2668 */
2669void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2670{
Christian König620f7742017-12-18 16:53:03 +01002671 unsigned i;
Christian Königa9a78b32016-01-21 10:19:11 +01002672
Christian König620f7742017-12-18 16:53:03 +01002673 amdgpu_vmid_mgr_init(adev);
Christian König2d55e452016-02-08 17:37:38 +01002674
Chris Wilsonf54d1862016-10-25 13:00:45 +01002675 adev->vm_manager.fence_context =
2676 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Christian König1fbb2e92016-06-01 10:47:36 +02002677 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2678 adev->vm_manager.seqno[i] = 0;
2679
Christian König2d55e452016-02-08 17:37:38 +01002680 atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
Christian König284710f2017-01-30 11:09:31 +01002681 spin_lock_init(&adev->vm_manager.prt_lock);
Christian König451bc8e2017-02-14 16:02:52 +01002682 atomic_set(&adev->vm_manager.num_prt_users, 0);
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002683
2684 /* If not overridden by the user, by default, only in large BAR systems
2685 * Compute VM tables will be updated by CPU
2686 */
2687#ifdef CONFIG_X86_64
2688 if (amdgpu_vm_update_mode == -1) {
2689 if (amdgpu_vm_is_large_bar(adev))
2690 adev->vm_manager.vm_update_mode =
2691 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
2692 else
2693 adev->vm_manager.vm_update_mode = 0;
2694 } else
2695 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
2696#else
2697 adev->vm_manager.vm_update_mode = 0;
2698#endif
2699
Felix Kuehling02208442017-08-25 20:40:26 -04002700 idr_init(&adev->vm_manager.pasid_idr);
2701 spin_lock_init(&adev->vm_manager.pasid_lock);
Christian Königa9a78b32016-01-21 10:19:11 +01002702}
2703
2704/**
Christian Königea89f8c2015-11-15 20:52:06 +01002705 * amdgpu_vm_manager_fini - cleanup VM manager
2706 *
2707 * @adev: amdgpu_device pointer
2708 *
2709 * Cleanup the VM manager and free resources.
2710 */
2711void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2712{
Felix Kuehling02208442017-08-25 20:40:26 -04002713 WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
2714 idr_destroy(&adev->vm_manager.pasid_idr);
2715
Christian König620f7742017-12-18 16:53:03 +01002716 amdgpu_vmid_mgr_fini(adev);
Christian Königea89f8c2015-11-15 20:52:06 +01002717}
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002718
2719int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2720{
2721 union drm_amdgpu_vm *args = data;
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002722 struct amdgpu_device *adev = dev->dev_private;
2723 struct amdgpu_fpriv *fpriv = filp->driver_priv;
2724 int r;
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002725
2726 switch (args->in.op) {
2727 case AMDGPU_VM_OP_RESERVE_VMID:
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002728 /* current, we only have requirement to reserve vmid from gfxhub */
Christian König620f7742017-12-18 16:53:03 +01002729 r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002730 if (r)
2731 return r;
2732 break;
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002733 case AMDGPU_VM_OP_UNRESERVE_VMID:
Christian König620f7742017-12-18 16:53:03 +01002734 amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002735 break;
2736 default:
2737 return -EINVAL;
2738 }
2739
2740 return 0;
2741}