blob: 75b26cbaa7c1f0ae2b7cbda401a2908e3419a567 [file] [log] [blame]
Florian Fainelliaa096772014-02-13 16:08:48 -08001/*
2 * Broadcom GENET MDIO routines
3 *
4 * Copyright (c) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelliaa096772014-02-13 16:08:48 -08009 */
10
11
12#include <linux/types.h>
13#include <linux/delay.h>
14#include <linux/wait.h>
15#include <linux/mii.h>
16#include <linux/ethtool.h>
17#include <linux/bitops.h>
18#include <linux/netdevice.h>
19#include <linux/platform_device.h>
20#include <linux/phy.h>
21#include <linux/phy_fixed.h>
22#include <linux/brcmphy.h>
23#include <linux/of.h>
24#include <linux/of_net.h>
25#include <linux/of_mdio.h>
26
27#include "bcmgenet.h"
28
29/* read a value from the MII */
30static int bcmgenet_mii_read(struct mii_bus *bus, int phy_id, int location)
31{
32 int ret;
33 struct net_device *dev = bus->priv;
34 struct bcmgenet_priv *priv = netdev_priv(dev);
35 u32 reg;
36
37 bcmgenet_umac_writel(priv, (MDIO_RD | (phy_id << MDIO_PMD_SHIFT) |
Florian Fainellic91b7f62014-07-23 10:42:12 -070038 (location << MDIO_REG_SHIFT)), UMAC_MDIO_CMD);
Florian Fainelliaa096772014-02-13 16:08:48 -080039 /* Start MDIO transaction*/
40 reg = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
41 reg |= MDIO_START_BUSY;
42 bcmgenet_umac_writel(priv, reg, UMAC_MDIO_CMD);
43 wait_event_timeout(priv->wq,
Florian Fainellic91b7f62014-07-23 10:42:12 -070044 !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD)
45 & MDIO_START_BUSY),
46 HZ / 100);
Florian Fainelliaa096772014-02-13 16:08:48 -080047 ret = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
48
49 if (ret & MDIO_READ_FAIL)
50 return -EIO;
51
52 return ret & 0xffff;
53}
54
55/* write a value to the MII */
56static int bcmgenet_mii_write(struct mii_bus *bus, int phy_id,
Florian Fainellic91b7f62014-07-23 10:42:12 -070057 int location, u16 val)
Florian Fainelliaa096772014-02-13 16:08:48 -080058{
59 struct net_device *dev = bus->priv;
60 struct bcmgenet_priv *priv = netdev_priv(dev);
61 u32 reg;
62
63 bcmgenet_umac_writel(priv, (MDIO_WR | (phy_id << MDIO_PMD_SHIFT) |
Florian Fainellic91b7f62014-07-23 10:42:12 -070064 (location << MDIO_REG_SHIFT) | (0xffff & val)),
65 UMAC_MDIO_CMD);
Florian Fainelliaa096772014-02-13 16:08:48 -080066 reg = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
67 reg |= MDIO_START_BUSY;
68 bcmgenet_umac_writel(priv, reg, UMAC_MDIO_CMD);
69 wait_event_timeout(priv->wq,
Florian Fainellic91b7f62014-07-23 10:42:12 -070070 !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD) &
71 MDIO_START_BUSY),
72 HZ / 100);
Florian Fainelliaa096772014-02-13 16:08:48 -080073
74 return 0;
75}
76
77/* setup netdev link state when PHY link status change and
78 * update UMAC and RGMII block when link up
79 */
80static void bcmgenet_mii_setup(struct net_device *dev)
81{
82 struct bcmgenet_priv *priv = netdev_priv(dev);
83 struct phy_device *phydev = priv->phydev;
84 u32 reg, cmd_bits = 0;
85 unsigned int status_changed = 0;
86
87 if (priv->old_link != phydev->link) {
88 status_changed = 1;
89 priv->old_link = phydev->link;
90 }
91
92 if (phydev->link) {
93 /* program UMAC and RGMII block based on established link
94 * speed, pause, and duplex.
95 * the speed set in umac->cmd tell RGMII block which clock
96 * 25MHz(100Mbps)/125MHz(1Gbps) to use for transmit.
97 * receive clock is provided by PHY.
98 */
99 reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
100 reg &= ~OOB_DISABLE;
101 reg |= RGMII_LINK;
102 bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
103
104 /* speed */
105 if (phydev->speed == SPEED_1000)
106 cmd_bits = UMAC_SPEED_1000;
107 else if (phydev->speed == SPEED_100)
108 cmd_bits = UMAC_SPEED_100;
109 else
110 cmd_bits = UMAC_SPEED_10;
111 cmd_bits <<= CMD_SPEED_SHIFT;
112
113 if (priv->old_duplex != phydev->duplex) {
114 status_changed = 1;
115 priv->old_duplex = phydev->duplex;
116 }
117
118 /* duplex */
119 if (phydev->duplex != DUPLEX_FULL)
120 cmd_bits |= CMD_HD_EN;
121
122 if (priv->old_pause != phydev->pause) {
123 status_changed = 1;
124 priv->old_pause = phydev->pause;
125 }
126
127 /* pause capability */
128 if (!phydev->pause)
129 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
Florian Fainelli24052402014-07-21 17:42:39 -0700130 }
Florian Fainelliaa096772014-02-13 16:08:48 -0800131
Florian Fainellic677ba82014-08-11 14:50:44 -0700132 if (!status_changed)
133 return;
134
135 if (phydev->link) {
Florian Fainelliaa096772014-02-13 16:08:48 -0800136 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
137 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
138 CMD_HD_EN |
139 CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE);
140 reg |= cmd_bits;
141 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
Florian Fainelliaa096772014-02-13 16:08:48 -0800142
Florian Fainelli24052402014-07-21 17:42:39 -0700143 }
Florian Fainellic677ba82014-08-11 14:50:44 -0700144
145 phy_print_status(phydev);
Florian Fainelliaa096772014-02-13 16:08:48 -0800146}
147
148void bcmgenet_mii_reset(struct net_device *dev)
149{
150 struct bcmgenet_priv *priv = netdev_priv(dev);
151
152 if (priv->phydev) {
153 phy_init_hw(priv->phydev);
154 phy_start_aneg(priv->phydev);
155 }
156}
157
158static void bcmgenet_ephy_power_up(struct net_device *dev)
159{
160 struct bcmgenet_priv *priv = netdev_priv(dev);
161 u32 reg = 0;
162
163 /* EXT_GPHY_CTRL is only valid for GENETv4 and onward */
164 if (!GENET_IS_V4(priv))
165 return;
166
167 reg = bcmgenet_ext_readl(priv, EXT_GPHY_CTRL);
168 reg &= ~(EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN);
169 reg |= EXT_GPHY_RESET;
170 bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
171 mdelay(2);
172
173 reg &= ~EXT_GPHY_RESET;
174 bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
175 udelay(20);
176}
177
178static void bcmgenet_internal_phy_setup(struct net_device *dev)
179{
180 struct bcmgenet_priv *priv = netdev_priv(dev);
181 u32 reg;
182
183 /* Power up EPHY */
184 bcmgenet_ephy_power_up(dev);
185 /* enable APD */
186 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
187 reg |= EXT_PWR_DN_EN_LD;
188 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
189 bcmgenet_mii_reset(dev);
190}
191
192static void bcmgenet_moca_phy_setup(struct bcmgenet_priv *priv)
193{
194 u32 reg;
195
196 /* Speed settings are set in bcmgenet_mii_setup() */
197 reg = bcmgenet_sys_readl(priv, SYS_PORT_CTRL);
198 reg |= LED_ACT_SOURCE_MAC;
199 bcmgenet_sys_writel(priv, reg, SYS_PORT_CTRL);
200}
201
202int bcmgenet_mii_config(struct net_device *dev)
203{
204 struct bcmgenet_priv *priv = netdev_priv(dev);
205 struct phy_device *phydev = priv->phydev;
206 struct device *kdev = &priv->pdev->dev;
207 const char *phy_name = NULL;
208 u32 id_mode_dis = 0;
209 u32 port_ctrl;
210 u32 reg;
211
212 priv->ext_phy = !phy_is_internal(priv->phydev) &&
213 (priv->phy_interface != PHY_INTERFACE_MODE_MOCA);
214
215 if (phy_is_internal(priv->phydev))
216 priv->phy_interface = PHY_INTERFACE_MODE_NA;
217
218 switch (priv->phy_interface) {
219 case PHY_INTERFACE_MODE_NA:
220 case PHY_INTERFACE_MODE_MOCA:
221 /* Irrespective of the actually configured PHY speed (100 or
222 * 1000) GENETv4 only has an internal GPHY so we will just end
223 * up masking the Gigabit features from what we support, not
224 * switching to the EPHY
225 */
226 if (GENET_IS_V4(priv))
227 port_ctrl = PORT_MODE_INT_GPHY;
228 else
229 port_ctrl = PORT_MODE_INT_EPHY;
230
231 bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
232
233 if (phy_is_internal(priv->phydev)) {
234 phy_name = "internal PHY";
235 bcmgenet_internal_phy_setup(dev);
236 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
237 phy_name = "MoCA";
238 bcmgenet_moca_phy_setup(priv);
239 }
240 break;
241
242 case PHY_INTERFACE_MODE_MII:
243 phy_name = "external MII";
244 phydev->supported &= PHY_BASIC_FEATURES;
245 bcmgenet_sys_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700246 PORT_MODE_EXT_EPHY, SYS_PORT_CTRL);
Florian Fainelliaa096772014-02-13 16:08:48 -0800247 break;
248
249 case PHY_INTERFACE_MODE_REVMII:
250 phy_name = "external RvMII";
251 /* of_mdiobus_register took care of reading the 'max-speed'
252 * PHY property for us, effectively limiting the PHY supported
253 * capabilities, use that knowledge to also configure the
254 * Reverse MII interface correctly.
255 */
256 if ((priv->phydev->supported & PHY_BASIC_FEATURES) ==
257 PHY_BASIC_FEATURES)
258 port_ctrl = PORT_MODE_EXT_RVMII_25;
259 else
260 port_ctrl = PORT_MODE_EXT_RVMII_50;
261 bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
262 break;
263
264 case PHY_INTERFACE_MODE_RGMII:
265 /* RGMII_NO_ID: TXC transitions at the same time as TXD
266 * (requires PCB or receiver-side delay)
267 * RGMII: Add 2ns delay on TXC (90 degree shift)
268 *
269 * ID is implicitly disabled for 100Mbps (RG)MII operation.
270 */
271 id_mode_dis = BIT(16);
272 /* fall through */
273 case PHY_INTERFACE_MODE_RGMII_TXID:
274 if (id_mode_dis)
275 phy_name = "external RGMII (no delay)";
276 else
277 phy_name = "external RGMII (TX delay)";
278 reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
279 reg |= RGMII_MODE_EN | id_mode_dis;
280 bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
281 bcmgenet_sys_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700282 PORT_MODE_EXT_GPHY, SYS_PORT_CTRL);
Florian Fainelliaa096772014-02-13 16:08:48 -0800283 break;
284 default:
285 dev_err(kdev, "unknown phy mode: %d\n", priv->phy_interface);
286 return -EINVAL;
287 }
288
289 dev_info(kdev, "configuring instance for %s\n", phy_name);
290
291 return 0;
292}
293
294static int bcmgenet_mii_probe(struct net_device *dev)
295{
296 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli9abf0c22014-05-22 09:47:45 -0700297 struct device_node *dn = priv->pdev->dev.of_node;
Florian Fainelliaa096772014-02-13 16:08:48 -0800298 struct phy_device *phydev;
Florian Fainelli487320c2014-09-19 13:07:53 -0700299 u32 phy_flags;
Florian Fainelliaa096772014-02-13 16:08:48 -0800300 int ret;
301
302 if (priv->phydev) {
303 pr_info("PHY already attached\n");
304 return 0;
305 }
306
Florian Fainelli9abf0c22014-05-22 09:47:45 -0700307 /* In the case of a fixed PHY, the DT node associated
308 * to the PHY is the Ethernet MAC DT node.
309 */
Uwe Kleine-König95182592014-08-07 22:53:40 +0200310 if (!priv->phy_dn && of_phy_is_fixed_link(dn)) {
Florian Fainelli9abf0c22014-05-22 09:47:45 -0700311 ret = of_phy_register_fixed_link(dn);
312 if (ret)
313 return ret;
Florian Fainelliaa096772014-02-13 16:08:48 -0800314
Uwe Kleine-König95182592014-08-07 22:53:40 +0200315 priv->phy_dn = of_node_get(dn);
Florian Fainelli9abf0c22014-05-22 09:47:45 -0700316 }
317
Florian Fainelli487320c2014-09-19 13:07:53 -0700318 /* Communicate the integrated PHY revision */
319 phy_flags = priv->gphy_rev;
320
321 phydev = of_phy_connect(dev, priv->phy_dn, bcmgenet_mii_setup,
322 phy_flags, priv->phy_interface);
Florian Fainelliaa096772014-02-13 16:08:48 -0800323 if (!phydev) {
324 pr_err("could not attach to PHY\n");
325 return -ENODEV;
326 }
327
328 priv->old_link = -1;
329 priv->old_duplex = -1;
330 priv->old_pause = -1;
331 priv->phydev = phydev;
332
333 /* Configure port multiplexer based on what the probed PHY device since
334 * reading the 'max-speed' property determines the maximum supported
335 * PHY speed which is needed for bcmgenet_mii_config() to configure
336 * things appropriately.
337 */
338 ret = bcmgenet_mii_config(dev);
339 if (ret) {
340 phy_disconnect(priv->phydev);
341 return ret;
342 }
343
Florian Fainelliaa096772014-02-13 16:08:48 -0800344 phydev->advertising = phydev->supported;
345
346 /* The internal PHY has its link interrupts routed to the
347 * Ethernet MAC ISRs
348 */
349 if (phy_is_internal(priv->phydev))
350 priv->mii_bus->irq[phydev->addr] = PHY_IGNORE_INTERRUPT;
351 else
352 priv->mii_bus->irq[phydev->addr] = PHY_POLL;
353
354 pr_info("attached PHY at address %d [%s]\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -0700355 phydev->addr, phydev->drv->name);
Florian Fainelliaa096772014-02-13 16:08:48 -0800356
357 return 0;
358}
359
360static int bcmgenet_mii_alloc(struct bcmgenet_priv *priv)
361{
362 struct mii_bus *bus;
363
364 if (priv->mii_bus)
365 return 0;
366
367 priv->mii_bus = mdiobus_alloc();
368 if (!priv->mii_bus) {
369 pr_err("failed to allocate\n");
370 return -ENOMEM;
371 }
372
373 bus = priv->mii_bus;
374 bus->priv = priv->dev;
375 bus->name = "bcmgenet MII bus";
376 bus->parent = &priv->pdev->dev;
377 bus->read = bcmgenet_mii_read;
378 bus->write = bcmgenet_mii_write;
379 snprintf(bus->id, MII_BUS_ID_SIZE, "%s-%d",
Florian Fainellic91b7f62014-07-23 10:42:12 -0700380 priv->pdev->name, priv->pdev->id);
Florian Fainelliaa096772014-02-13 16:08:48 -0800381
Florian Fainellic489be02014-07-23 10:42:15 -0700382 bus->irq = kcalloc(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
Florian Fainelliaa096772014-02-13 16:08:48 -0800383 if (!bus->irq) {
384 mdiobus_free(priv->mii_bus);
385 return -ENOMEM;
386 }
387
388 return 0;
389}
390
391static int bcmgenet_mii_of_init(struct bcmgenet_priv *priv)
392{
393 struct device_node *dn = priv->pdev->dev.of_node;
394 struct device *kdev = &priv->pdev->dev;
395 struct device_node *mdio_dn;
396 char *compat;
397 int ret;
398
399 compat = kasprintf(GFP_KERNEL, "brcm,genet-mdio-v%d", priv->version);
400 if (!compat)
401 return -ENOMEM;
402
403 mdio_dn = of_find_compatible_node(dn, NULL, compat);
404 kfree(compat);
405 if (!mdio_dn) {
406 dev_err(kdev, "unable to find MDIO bus node\n");
407 return -ENODEV;
408 }
409
410 ret = of_mdiobus_register(priv->mii_bus, mdio_dn);
411 if (ret) {
412 dev_err(kdev, "failed to register MDIO bus\n");
413 return ret;
414 }
415
416 /* Fetch the PHY phandle */
417 priv->phy_dn = of_parse_phandle(dn, "phy-handle", 0);
418
419 /* Get the link mode */
420 priv->phy_interface = of_get_phy_mode(dn);
421
422 return 0;
423}
424
425int bcmgenet_mii_init(struct net_device *dev)
426{
427 struct bcmgenet_priv *priv = netdev_priv(dev);
428 int ret;
429
430 ret = bcmgenet_mii_alloc(priv);
431 if (ret)
432 return ret;
433
434 ret = bcmgenet_mii_of_init(priv);
435 if (ret)
436 goto out_free;
437
438 ret = bcmgenet_mii_probe(dev);
439 if (ret)
440 goto out;
441
442 return 0;
443
444out:
Uwe Kleine-König95182592014-08-07 22:53:40 +0200445 of_node_put(priv->phy_dn);
Florian Fainelliaa096772014-02-13 16:08:48 -0800446 mdiobus_unregister(priv->mii_bus);
447out_free:
448 kfree(priv->mii_bus->irq);
449 mdiobus_free(priv->mii_bus);
450 return ret;
451}
452
453void bcmgenet_mii_exit(struct net_device *dev)
454{
455 struct bcmgenet_priv *priv = netdev_priv(dev);
456
Uwe Kleine-König95182592014-08-07 22:53:40 +0200457 of_node_put(priv->phy_dn);
Florian Fainelliaa096772014-02-13 16:08:48 -0800458 mdiobus_unregister(priv->mii_bus);
459 kfree(priv->mii_bus->irq);
460 mdiobus_free(priv->mii_bus);
461}