blob: 47b347c992eaf129a3a6df335aeb6739d60a7632 [file] [log] [blame]
Andrew Isaacsonf137e462005-10-19 23:56:38 -07001/*
2 * Copyright (C) 2001,2002,2004 Broadcom Corporation
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version 2
7 * of the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 */
18
19#include <linux/init.h>
20#include <linux/delay.h>
21#include <linux/smp.h>
22#include <linux/kernel_stat.h>
23
24#include <asm/mmu_context.h>
25#include <asm/io.h>
Ralf Baechle87353d82007-11-19 12:23:51 +000026#include <asm/fw/cfe/cfe_api.h>
Andrew Isaacsonf137e462005-10-19 23:56:38 -070027#include <asm/sibyte/sb1250.h>
28#include <asm/sibyte/bcm1480_regs.h>
29#include <asm/sibyte/bcm1480_int.h>
30
31extern void smp_call_function_interrupt(void);
32
33/*
34 * These are routines for dealing with the bcm1480 smp capabilities
35 * independent of board/firmware
36 */
37
Ralf Baechle8fb303c2007-03-24 14:26:13 +000038static void *mailbox_0_set_regs[] = {
Andrew Isaacsonf137e462005-10-19 23:56:38 -070039 IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
40 IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
41 IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
42 IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
43};
44
Ralf Baechle8fb303c2007-03-24 14:26:13 +000045static void *mailbox_0_clear_regs[] = {
Andrew Isaacsonf137e462005-10-19 23:56:38 -070046 IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
47 IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
48 IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
49 IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
50};
51
Ralf Baechle8fb303c2007-03-24 14:26:13 +000052static void *mailbox_0_regs[] = {
Andrew Isaacsonf137e462005-10-19 23:56:38 -070053 IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
54 IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
55 IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
56 IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
57};
58
59/*
60 * SMP init and finish on secondary CPUs
61 */
Ralf Baechled0453362007-10-22 10:38:44 +010062void __cpuinit bcm1480_smp_init(void)
Andrew Isaacsonf137e462005-10-19 23:56:38 -070063{
64 unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
65 STATUSF_IP1 | STATUSF_IP0;
66
67 /* Set interrupt mask, but don't enable */
68 change_c0_status(ST0_IM, imask);
69}
70
Andrew Isaacsonf137e462005-10-19 23:56:38 -070071/*
72 * These are routines for dealing with the sb1250 smp capabilities
73 * independent of board/firmware
74 */
75
76/*
77 * Simple enough; everything is set up, so just poke the appropriate mailbox
78 * register, and we should be set
79 */
Ralf Baechle87353d82007-11-19 12:23:51 +000080static void bcm1480_send_ipi_single(int cpu, unsigned int action)
Andrew Isaacsonf137e462005-10-19 23:56:38 -070081{
82 __raw_writeq((((u64)action)<< 48), mailbox_0_set_regs[cpu]);
83}
84
Rusty Russell48a048f2009-09-24 09:34:44 -060085static void bcm1480_send_ipi_mask(const struct cpumask *mask,
86 unsigned int action)
Ralf Baechle87353d82007-11-19 12:23:51 +000087{
88 unsigned int i;
89
Rusty Russell48a048f2009-09-24 09:34:44 -060090 for_each_cpu(i, mask)
Ralf Baechle87353d82007-11-19 12:23:51 +000091 bcm1480_send_ipi_single(i, action);
92}
93
94/*
95 * Code to run on secondary just after probing the CPU
96 */
97static void __cpuinit bcm1480_init_secondary(void)
98{
99 extern void bcm1480_smp_init(void);
100
101 bcm1480_smp_init();
102}
103
104/*
105 * Do any tidying up before marking online and running the idle
106 * loop
107 */
108static void __cpuinit bcm1480_smp_finish(void)
109{
110 extern void sb1480_clockevent_init(void);
111
112 sb1480_clockevent_init();
113 local_irq_enable();
Ralf Baechle87353d82007-11-19 12:23:51 +0000114}
115
116/*
117 * Final cleanup after all secondaries booted
118 */
119static void bcm1480_cpus_done(void)
120{
121}
122
123/*
124 * Setup the PC, SP, and GP of a secondary processor and start it
125 * running!
126 */
127static void __cpuinit bcm1480_boot_secondary(int cpu, struct task_struct *idle)
128{
129 int retval;
130
131 retval = cfe_cpu_start(cpu_logical_map(cpu), &smp_bootstrap,
132 __KSTK_TOS(idle),
133 (unsigned long)task_thread_info(idle), 0);
134 if (retval != 0)
135 printk("cfe_start_cpu(%i) returned %i\n" , cpu, retval);
136}
137
138/*
139 * Use CFE to find out how many CPUs are available, setting up
Rusty Russell98a79d62008-12-13 21:19:41 +1030140 * cpu_possible_map and the logical/physical mappings.
Ralf Baechle87353d82007-11-19 12:23:51 +0000141 * XXXKW will the boot CPU ever not be physical 0?
142 *
143 * Common setup before any secondaries are started
144 */
145static void __init bcm1480_smp_setup(void)
146{
147 int i, num;
148
Rusty Russell98a79d62008-12-13 21:19:41 +1030149 cpus_clear(cpu_possible_map);
150 cpu_set(0, cpu_possible_map);
Ralf Baechle87353d82007-11-19 12:23:51 +0000151 __cpu_number_map[0] = 0;
152 __cpu_logical_map[0] = 0;
153
154 for (i = 1, num = 0; i < NR_CPUS; i++) {
155 if (cfe_cpu_stop(i) == 0) {
Rusty Russell98a79d62008-12-13 21:19:41 +1030156 cpu_set(i, cpu_possible_map);
Ralf Baechle87353d82007-11-19 12:23:51 +0000157 __cpu_number_map[i] = ++num;
158 __cpu_logical_map[num] = i;
159 }
160 }
161 printk(KERN_INFO "Detected %i available secondary CPU(s)\n", num);
162}
163
164static void __init bcm1480_prepare_cpus(unsigned int max_cpus)
165{
166}
167
168struct plat_smp_ops bcm1480_smp_ops = {
169 .send_ipi_single = bcm1480_send_ipi_single,
170 .send_ipi_mask = bcm1480_send_ipi_mask,
171 .init_secondary = bcm1480_init_secondary,
172 .smp_finish = bcm1480_smp_finish,
173 .cpus_done = bcm1480_cpus_done,
174 .boot_secondary = bcm1480_boot_secondary,
175 .smp_setup = bcm1480_smp_setup,
176 .prepare_cpus = bcm1480_prepare_cpus,
177};
178
Ralf Baechle937a8012006-10-07 19:44:33 +0100179void bcm1480_mailbox_interrupt(void)
Andrew Isaacsonf137e462005-10-19 23:56:38 -0700180{
181 int cpu = smp_processor_id();
Mike Travisd2287f52009-01-14 15:43:54 -0800182 int irq = K_BCM1480_INT_MBOX_0_0;
Andrew Isaacsonf137e462005-10-19 23:56:38 -0700183 unsigned int action;
184
Mike Travisd2287f52009-01-14 15:43:54 -0800185 kstat_incr_irqs_this_cpu(irq, irq_to_desc(irq));
Andrew Isaacsonf137e462005-10-19 23:56:38 -0700186 /* Load the mailbox register to figure out what we're supposed to do */
187 action = (__raw_readq(mailbox_0_regs[cpu]) >> 48) & 0xffff;
188
189 /* Clear the mailbox to clear the interrupt */
190 __raw_writeq(((u64)action)<<48, mailbox_0_clear_regs[cpu]);
191
192 /*
193 * Nothing to do for SMP_RESCHEDULE_YOURSELF; returning from the
194 * interrupt will do the reschedule for us
195 */
196
197 if (action & SMP_CALL_FUNCTION)
198 smp_call_function_interrupt();
199}