blob: cabcb0aafe0384bc9f3d74f43531d3397241dce0 [file] [log] [blame]
Christian König2280ab52014-02-20 10:25:15 +01001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
30#include "radeon.h"
31#include "radeon_trace.h"
32
33/*
34 * GPUVM
35 * GPUVM is similar to the legacy gart on older asics, however
36 * rather than there being a single global gart table
37 * for the entire GPU, there are multiple VM page tables active
38 * at any given time. The VM page tables can contain a mix
39 * vram pages and system memory pages and system memory pages
40 * can be mapped as snooped (cached system pages) or unsnooped
41 * (uncached system pages).
42 * Each VM has an ID associated with it and there is a page table
43 * associated with each VMID. When execting a command buffer,
44 * the kernel tells the the ring what VMID to use for that command
45 * buffer. VMIDs are allocated dynamically as commands are submitted.
46 * The userspace drivers maintain their own address space and the kernel
47 * sets up their pages tables accordingly when they submit their
48 * command buffers and a VMID is assigned.
49 * Cayman/Trinity support up to 8 active VMs at any given time;
50 * SI supports 16.
51 */
52
53/**
54 * radeon_vm_num_pde - return the number of page directory entries
55 *
56 * @rdev: radeon_device pointer
57 *
58 * Calculate the number of page directory entries (cayman+).
59 */
60static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
61{
Christian König4510fb92014-06-05 23:56:50 -040062 return rdev->vm_manager.max_pfn >> radeon_vm_block_size;
Christian König2280ab52014-02-20 10:25:15 +010063}
64
65/**
66 * radeon_vm_directory_size - returns the size of the page directory in bytes
67 *
68 * @rdev: radeon_device pointer
69 *
70 * Calculate the size of the page directory in bytes (cayman+).
71 */
72static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
73{
74 return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
75}
76
77/**
78 * radeon_vm_manager_init - init the vm manager
79 *
80 * @rdev: radeon_device pointer
81 *
82 * Init the vm manager (cayman+).
83 * Returns 0 for success, error for failure.
84 */
85int radeon_vm_manager_init(struct radeon_device *rdev)
86{
Christian König2280ab52014-02-20 10:25:15 +010087 int r;
Christian König2280ab52014-02-20 10:25:15 +010088
89 if (!rdev->vm_manager.enabled) {
Christian König2280ab52014-02-20 10:25:15 +010090 r = radeon_asic_vm_init(rdev);
91 if (r)
92 return r;
93
94 rdev->vm_manager.enabled = true;
Christian König2280ab52014-02-20 10:25:15 +010095 }
96 return 0;
97}
98
99/**
Christian König2280ab52014-02-20 10:25:15 +0100100 * radeon_vm_manager_fini - tear down the vm manager
101 *
102 * @rdev: radeon_device pointer
103 *
104 * Tear down the VM manager (cayman+).
105 */
106void radeon_vm_manager_fini(struct radeon_device *rdev)
107{
Christian König2280ab52014-02-20 10:25:15 +0100108 int i;
109
110 if (!rdev->vm_manager.enabled)
111 return;
112
Christian König6d2f2942014-02-20 13:42:17 +0100113 for (i = 0; i < RADEON_NUM_VM; ++i)
Christian König2280ab52014-02-20 10:25:15 +0100114 radeon_fence_unref(&rdev->vm_manager.active[i]);
Christian König2280ab52014-02-20 10:25:15 +0100115 radeon_asic_vm_fini(rdev);
Christian König2280ab52014-02-20 10:25:15 +0100116 rdev->vm_manager.enabled = false;
117}
118
119/**
Christian König6d2f2942014-02-20 13:42:17 +0100120 * radeon_vm_get_bos - add the vm BOs to a validation list
Christian König2280ab52014-02-20 10:25:15 +0100121 *
Christian König6d2f2942014-02-20 13:42:17 +0100122 * @vm: vm providing the BOs
123 * @head: head of validation list
Christian König2280ab52014-02-20 10:25:15 +0100124 *
Christian König6d2f2942014-02-20 13:42:17 +0100125 * Add the page directory to the list of BOs to
126 * validate for command submission (cayman+).
Christian König2280ab52014-02-20 10:25:15 +0100127 */
Christian König1d0c0942014-11-27 14:48:42 +0100128struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
Christian Königdf0af442014-03-03 12:38:08 +0100129 struct radeon_vm *vm,
130 struct list_head *head)
Christian König2280ab52014-02-20 10:25:15 +0100131{
Christian König1d0c0942014-11-27 14:48:42 +0100132 struct radeon_bo_list *list;
Christian König7d95f6c2014-05-28 12:24:17 +0200133 unsigned i, idx;
Christian König2280ab52014-02-20 10:25:15 +0100134
Michel Dänzere5a5fd4d2014-10-20 18:40:54 +0900135 list = drm_malloc_ab(vm->max_pde_used + 2,
Christian König1d0c0942014-11-27 14:48:42 +0100136 sizeof(struct radeon_bo_list));
Christian König6d2f2942014-02-20 13:42:17 +0100137 if (!list)
138 return NULL;
Christian König2280ab52014-02-20 10:25:15 +0100139
Christian König6d2f2942014-02-20 13:42:17 +0100140 /* add the vm page table to the list */
Christian Königdf0af442014-03-03 12:38:08 +0100141 list[0].robj = vm->page_directory;
Christian Königce6758c2014-06-02 17:33:07 +0200142 list[0].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
143 list[0].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
Christian König6d2f2942014-02-20 13:42:17 +0100144 list[0].tv.bo = &vm->page_directory->tbo;
Christian König587cdda2014-11-19 14:01:23 +0100145 list[0].tv.shared = true;
Christian Königdf0af442014-03-03 12:38:08 +0100146 list[0].tiling_flags = 0;
Christian König6d2f2942014-02-20 13:42:17 +0100147 list_add(&list[0].tv.head, head);
Christian König2280ab52014-02-20 10:25:15 +0100148
Christian König6d2f2942014-02-20 13:42:17 +0100149 for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
150 if (!vm->page_tables[i].bo)
151 continue;
Christian König2280ab52014-02-20 10:25:15 +0100152
Christian Königdf0af442014-03-03 12:38:08 +0100153 list[idx].robj = vm->page_tables[i].bo;
Christian Königce6758c2014-06-02 17:33:07 +0200154 list[idx].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
155 list[idx].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
Christian Königdf0af442014-03-03 12:38:08 +0100156 list[idx].tv.bo = &list[idx].robj->tbo;
Christian König587cdda2014-11-19 14:01:23 +0100157 list[idx].tv.shared = true;
Christian Königdf0af442014-03-03 12:38:08 +0100158 list[idx].tiling_flags = 0;
Christian König6d2f2942014-02-20 13:42:17 +0100159 list_add(&list[idx++].tv.head, head);
Christian König2280ab52014-02-20 10:25:15 +0100160 }
161
Christian König6d2f2942014-02-20 13:42:17 +0100162 return list;
Christian König2280ab52014-02-20 10:25:15 +0100163}
164
165/**
166 * radeon_vm_grab_id - allocate the next free VMID
167 *
168 * @rdev: radeon_device pointer
169 * @vm: vm to allocate id for
170 * @ring: ring we want to submit job to
171 *
172 * Allocate an id for the vm (cayman+).
173 * Returns the fence we need to sync to (if any).
174 *
175 * Global and local mutex must be locked!
176 */
177struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
178 struct radeon_vm *vm, int ring)
179{
180 struct radeon_fence *best[RADEON_NUM_RINGS] = {};
Christian König7c42bc12014-11-19 14:01:25 +0100181 struct radeon_vm_id *vm_id = &vm->ids[ring];
182
Christian König2280ab52014-02-20 10:25:15 +0100183 unsigned choices[2] = {};
184 unsigned i;
185
186 /* check if the id is still valid */
Christian König7c42bc12014-11-19 14:01:25 +0100187 if (vm_id->id && vm_id->last_id_use &&
188 vm_id->last_id_use == rdev->vm_manager.active[vm_id->id])
Christian König2280ab52014-02-20 10:25:15 +0100189 return NULL;
190
191 /* we definately need to flush */
Christian König7c42bc12014-11-19 14:01:25 +0100192 vm_id->pd_gpu_addr = ~0ll;
Christian König2280ab52014-02-20 10:25:15 +0100193
194 /* skip over VMID 0, since it is the system VM */
195 for (i = 1; i < rdev->vm_manager.nvm; ++i) {
196 struct radeon_fence *fence = rdev->vm_manager.active[i];
197
198 if (fence == NULL) {
199 /* found a free one */
Christian König7c42bc12014-11-19 14:01:25 +0100200 vm_id->id = i;
201 trace_radeon_vm_grab_id(i, ring);
Christian König2280ab52014-02-20 10:25:15 +0100202 return NULL;
203 }
204
205 if (radeon_fence_is_earlier(fence, best[fence->ring])) {
206 best[fence->ring] = fence;
207 choices[fence->ring == ring ? 0 : 1] = i;
208 }
209 }
210
211 for (i = 0; i < 2; ++i) {
212 if (choices[i]) {
Christian König7c42bc12014-11-19 14:01:25 +0100213 vm_id->id = choices[i];
214 trace_radeon_vm_grab_id(choices[i], ring);
Christian König2280ab52014-02-20 10:25:15 +0100215 return rdev->vm_manager.active[choices[i]];
216 }
217 }
218
219 /* should never happen */
220 BUG();
221 return NULL;
222}
223
224/**
Christian Königfa688342014-02-20 10:47:05 +0100225 * radeon_vm_flush - hardware flush the vm
226 *
227 * @rdev: radeon_device pointer
228 * @vm: vm we want to flush
229 * @ring: ring to use for flush
Christian Königad1a58a2014-11-19 14:01:24 +0100230 * @updates: last vm update that is waited for
Christian Königfa688342014-02-20 10:47:05 +0100231 *
232 * Flush the vm (cayman+).
233 *
234 * Global and local mutex must be locked!
235 */
236void radeon_vm_flush(struct radeon_device *rdev,
237 struct radeon_vm *vm,
Christian Königad1a58a2014-11-19 14:01:24 +0100238 int ring, struct radeon_fence *updates)
Christian Königfa688342014-02-20 10:47:05 +0100239{
Christian König6d2f2942014-02-20 13:42:17 +0100240 uint64_t pd_addr = radeon_bo_gpu_offset(vm->page_directory);
Christian König7c42bc12014-11-19 14:01:25 +0100241 struct radeon_vm_id *vm_id = &vm->ids[ring];
Christian König6d2f2942014-02-20 13:42:17 +0100242
Christian König7c42bc12014-11-19 14:01:25 +0100243 if (pd_addr != vm_id->pd_gpu_addr || !vm_id->flushed_updates ||
244 radeon_fence_is_earlier(vm_id->flushed_updates, updates)) {
Christian Königad1a58a2014-11-19 14:01:24 +0100245
Christian König7c42bc12014-11-19 14:01:25 +0100246 trace_radeon_vm_flush(pd_addr, ring, vm->ids[ring].id);
247 radeon_fence_unref(&vm_id->flushed_updates);
248 vm_id->flushed_updates = radeon_fence_ref(updates);
249 vm_id->pd_gpu_addr = pd_addr;
Christian Königfaffaf62014-11-19 14:01:19 +0100250 radeon_ring_vm_flush(rdev, &rdev->ring[ring],
Christian König7c42bc12014-11-19 14:01:25 +0100251 vm_id->id, vm_id->pd_gpu_addr);
252
Christian König6d2f2942014-02-20 13:42:17 +0100253 }
Christian Königfa688342014-02-20 10:47:05 +0100254}
255
256/**
Christian König2280ab52014-02-20 10:25:15 +0100257 * radeon_vm_fence - remember fence for vm
258 *
259 * @rdev: radeon_device pointer
260 * @vm: vm we want to fence
261 * @fence: fence to remember
262 *
263 * Fence the vm (cayman+).
264 * Set the fence used to protect page table and id.
265 *
266 * Global and local mutex must be locked!
267 */
268void radeon_vm_fence(struct radeon_device *rdev,
269 struct radeon_vm *vm,
270 struct radeon_fence *fence)
271{
Christian König7c42bc12014-11-19 14:01:25 +0100272 unsigned vm_id = vm->ids[fence->ring].id;
273
Christian König7c42bc12014-11-19 14:01:25 +0100274 radeon_fence_unref(&rdev->vm_manager.active[vm_id]);
275 rdev->vm_manager.active[vm_id] = radeon_fence_ref(fence);
Christian Königfa688342014-02-20 10:47:05 +0100276
Christian König7c42bc12014-11-19 14:01:25 +0100277 radeon_fence_unref(&vm->ids[fence->ring].last_id_use);
278 vm->ids[fence->ring].last_id_use = radeon_fence_ref(fence);
Christian König2280ab52014-02-20 10:25:15 +0100279}
280
281/**
282 * radeon_vm_bo_find - find the bo_va for a specific vm & bo
283 *
284 * @vm: requested vm
285 * @bo: requested buffer object
286 *
287 * Find @bo inside the requested vm (cayman+).
288 * Search inside the @bos vm list for the requested vm
289 * Returns the found bo_va or NULL if none is found
290 *
291 * Object has to be reserved!
292 */
293struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
294 struct radeon_bo *bo)
295{
296 struct radeon_bo_va *bo_va;
297
298 list_for_each_entry(bo_va, &bo->va, bo_list) {
299 if (bo_va->vm == vm) {
300 return bo_va;
301 }
302 }
303 return NULL;
304}
305
306/**
307 * radeon_vm_bo_add - add a bo to a specific vm
308 *
309 * @rdev: radeon_device pointer
310 * @vm: requested vm
311 * @bo: radeon buffer object
312 *
313 * Add @bo into the requested vm (cayman+).
314 * Add @bo to the list of bos associated with the vm
315 * Returns newly added bo_va or NULL for failure
316 *
317 * Object has to be reserved!
318 */
319struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
320 struct radeon_vm *vm,
321 struct radeon_bo *bo)
322{
323 struct radeon_bo_va *bo_va;
324
325 bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
326 if (bo_va == NULL) {
327 return NULL;
328 }
329 bo_va->vm = vm;
330 bo_va->bo = bo;
Alex Deucher0aea5e42014-07-30 11:49:56 -0400331 bo_va->it.start = 0;
332 bo_va->it.last = 0;
Christian König2280ab52014-02-20 10:25:15 +0100333 bo_va->flags = 0;
Christian Könige31ad962014-07-18 09:24:53 +0200334 bo_va->addr = 0;
Christian König2280ab52014-02-20 10:25:15 +0100335 bo_va->ref_count = 1;
336 INIT_LIST_HEAD(&bo_va->bo_list);
Christian König036bf462014-07-18 08:56:40 +0200337 INIT_LIST_HEAD(&bo_va->vm_status);
Christian König2280ab52014-02-20 10:25:15 +0100338
339 mutex_lock(&vm->mutex);
Christian König2280ab52014-02-20 10:25:15 +0100340 list_add_tail(&bo_va->bo_list, &bo->va);
341 mutex_unlock(&vm->mutex);
342
343 return bo_va;
344}
345
346/**
Christian König03f62ab2014-07-30 21:05:17 +0200347 * radeon_vm_set_pages - helper to call the right asic function
348 *
349 * @rdev: radeon_device pointer
350 * @ib: indirect buffer to fill with commands
351 * @pe: addr of the page entry
352 * @addr: dst addr to write into pe
353 * @count: number of page entries to update
354 * @incr: increase next addr by incr bytes
355 * @flags: hw access flags
356 *
357 * Traces the parameters and calls the right asic functions
358 * to setup the page table using the DMA.
359 */
360static void radeon_vm_set_pages(struct radeon_device *rdev,
361 struct radeon_ib *ib,
362 uint64_t pe,
363 uint64_t addr, unsigned count,
364 uint32_t incr, uint32_t flags)
365{
366 trace_radeon_vm_set_page(pe, addr, count, incr, flags);
367
368 if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
369 uint64_t src = rdev->gart.table_addr + (addr >> 12) * 8;
370 radeon_asic_vm_copy_pages(rdev, ib, pe, src, count);
371
372 } else if ((flags & R600_PTE_SYSTEM) || (count < 3)) {
373 radeon_asic_vm_write_pages(rdev, ib, pe, addr,
374 count, incr, flags);
375
376 } else {
377 radeon_asic_vm_set_pages(rdev, ib, pe, addr,
378 count, incr, flags);
379 }
380}
381
382/**
Christian König6d2f2942014-02-20 13:42:17 +0100383 * radeon_vm_clear_bo - initially clear the page dir/table
384 *
385 * @rdev: radeon_device pointer
386 * @bo: bo to clear
387 */
388static int radeon_vm_clear_bo(struct radeon_device *rdev,
389 struct radeon_bo *bo)
390{
Christian König6d2f2942014-02-20 13:42:17 +0100391 struct radeon_ib ib;
392 unsigned entries;
393 uint64_t addr;
394 int r;
395
Christian König587cdda2014-11-19 14:01:23 +0100396 r = radeon_bo_reserve(bo, false);
397 if (r)
Christian König6d2f2942014-02-20 13:42:17 +0100398 return r;
399
Christian König587cdda2014-11-19 14:01:23 +0100400 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
401 if (r)
402 goto error_unreserve;
Christian König6d2f2942014-02-20 13:42:17 +0100403
404 addr = radeon_bo_gpu_offset(bo);
405 entries = radeon_bo_size(bo) / 8;
406
Christian Königcc6f3532014-07-30 21:05:18 +0200407 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, 256);
Christian König6d2f2942014-02-20 13:42:17 +0100408 if (r)
Christian König587cdda2014-11-19 14:01:23 +0100409 goto error_unreserve;
Christian König6d2f2942014-02-20 13:42:17 +0100410
411 ib.length_dw = 0;
412
Christian König03f62ab2014-07-30 21:05:17 +0200413 radeon_vm_set_pages(rdev, &ib, addr, 0, entries, 0, 0);
414 radeon_asic_vm_pad_ib(rdev, &ib);
Christian Königcc6f3532014-07-30 21:05:18 +0200415 WARN_ON(ib.length_dw > 64);
Christian König6d2f2942014-02-20 13:42:17 +0100416
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900417 r = radeon_ib_schedule(rdev, &ib, NULL, false);
Christian König6d2f2942014-02-20 13:42:17 +0100418 if (r)
Christian König587cdda2014-11-19 14:01:23 +0100419 goto error_free;
Christian König6d2f2942014-02-20 13:42:17 +0100420
Christian Königad1a58a2014-11-19 14:01:24 +0100421 ib.fence->is_vm_update = true;
Christian König587cdda2014-11-19 14:01:23 +0100422 radeon_bo_fence(bo, ib.fence, false);
423
424error_free:
Christian König6d2f2942014-02-20 13:42:17 +0100425 radeon_ib_free(rdev, &ib);
426
Christian König587cdda2014-11-19 14:01:23 +0100427error_unreserve:
428 radeon_bo_unreserve(bo);
Christian König6d2f2942014-02-20 13:42:17 +0100429 return r;
430}
431
432/**
Christian König2280ab52014-02-20 10:25:15 +0100433 * radeon_vm_bo_set_addr - set bos virtual address inside a vm
434 *
435 * @rdev: radeon_device pointer
436 * @bo_va: bo_va to store the address
437 * @soffset: requested offset of the buffer in the VM address space
438 * @flags: attributes of pages (read/write/valid/etc.)
439 *
440 * Set offset of @bo_va (cayman+).
441 * Validate and set the offset requested within the vm address space.
442 * Returns 0 for success, error for failure.
443 *
Christian König85761f62014-11-19 14:01:20 +0100444 * Object has to be reserved and gets unreserved by this function!
Christian König2280ab52014-02-20 10:25:15 +0100445 */
446int radeon_vm_bo_set_addr(struct radeon_device *rdev,
447 struct radeon_bo_va *bo_va,
448 uint64_t soffset,
449 uint32_t flags)
450{
451 uint64_t size = radeon_bo_size(bo_va->bo);
Christian König2280ab52014-02-20 10:25:15 +0100452 struct radeon_vm *vm = bo_va->vm;
Christian König6d2f2942014-02-20 13:42:17 +0100453 unsigned last_pfn, pt_idx;
Alex Deucher0aea5e42014-07-30 11:49:56 -0400454 uint64_t eoffset;
Christian König6d2f2942014-02-20 13:42:17 +0100455 int r;
Christian König2280ab52014-02-20 10:25:15 +0100456
457 if (soffset) {
458 /* make sure object fit at this offset */
459 eoffset = soffset + size;
460 if (soffset >= eoffset) {
461 return -EINVAL;
462 }
463
464 last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
465 if (last_pfn > rdev->vm_manager.max_pfn) {
466 dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
467 last_pfn, rdev->vm_manager.max_pfn);
468 return -EINVAL;
469 }
470
471 } else {
472 eoffset = last_pfn = 0;
473 }
474
475 mutex_lock(&vm->mutex);
Alex Deucher0aea5e42014-07-30 11:49:56 -0400476 if (bo_va->it.start || bo_va->it.last) {
477 if (bo_va->addr) {
478 /* add a clone of the bo_va to clear the old address */
479 struct radeon_bo_va *tmp;
480 tmp = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
Dan Carpenter68b1ea32014-08-07 18:27:37 +0300481 if (!tmp) {
482 mutex_unlock(&vm->mutex);
483 return -ENOMEM;
484 }
Alex Deucher0aea5e42014-07-30 11:49:56 -0400485 tmp->it.start = bo_va->it.start;
486 tmp->it.last = bo_va->it.last;
487 tmp->vm = vm;
488 tmp->addr = bo_va->addr;
Christian Königee26d832014-07-30 21:04:57 +0200489 tmp->bo = radeon_bo_ref(bo_va->bo);
Christian Königf7a3db72014-11-27 14:48:44 +0100490 spin_lock(&vm->status_lock);
Alex Deucher0aea5e42014-07-30 11:49:56 -0400491 list_add(&tmp->vm_status, &vm->freed);
Christian Königf7a3db72014-11-27 14:48:44 +0100492 spin_unlock(&vm->status_lock);
Christian König48afbd72015-04-27 17:04:35 +0200493
494 bo_va->addr = 0;
Christian König2280ab52014-02-20 10:25:15 +0100495 }
496
Alex Deucher0aea5e42014-07-30 11:49:56 -0400497 interval_tree_remove(&bo_va->it, &vm->va);
498 bo_va->it.start = 0;
499 bo_va->it.last = 0;
500 }
501
502 soffset /= RADEON_GPU_PAGE_SIZE;
503 eoffset /= RADEON_GPU_PAGE_SIZE;
504 if (soffset || eoffset) {
505 struct interval_tree_node *it;
506 it = interval_tree_iter_first(&vm->va, soffset, eoffset - 1);
507 if (it) {
508 struct radeon_bo_va *tmp;
509 tmp = container_of(it, struct radeon_bo_va, it);
Christian König2280ab52014-02-20 10:25:15 +0100510 /* bo and tmp overlap, invalid offset */
Alex Deucher0aea5e42014-07-30 11:49:56 -0400511 dev_err(rdev->dev, "bo %p va 0x%010Lx conflict with "
512 "(bo %p 0x%010lx 0x%010lx)\n", bo_va->bo,
513 soffset, tmp->bo, tmp->it.start, tmp->it.last);
Christian König2280ab52014-02-20 10:25:15 +0100514 mutex_unlock(&vm->mutex);
515 return -EINVAL;
516 }
Alex Deucher0aea5e42014-07-30 11:49:56 -0400517 bo_va->it.start = soffset;
518 bo_va->it.last = eoffset - 1;
519 interval_tree_insert(&bo_va->it, &vm->va);
Christian König2280ab52014-02-20 10:25:15 +0100520 }
521
Christian König2280ab52014-02-20 10:25:15 +0100522 bo_va->flags = flags;
Christian Könige31ad962014-07-18 09:24:53 +0200523 bo_va->addr = 0;
Christian König2280ab52014-02-20 10:25:15 +0100524
Alex Deucher0aea5e42014-07-30 11:49:56 -0400525 soffset >>= radeon_vm_block_size;
526 eoffset >>= radeon_vm_block_size;
Christian König4510fb92014-06-05 23:56:50 -0400527
528 BUG_ON(eoffset >= radeon_vm_num_pdes(rdev));
Christian König6d2f2942014-02-20 13:42:17 +0100529
530 if (eoffset > vm->max_pde_used)
531 vm->max_pde_used = eoffset;
532
533 radeon_bo_unreserve(bo_va->bo);
534
535 /* walk over the address space and allocate the page tables */
536 for (pt_idx = soffset; pt_idx <= eoffset; ++pt_idx) {
537 struct radeon_bo *pt;
538
539 if (vm->page_tables[pt_idx].bo)
540 continue;
541
542 /* drop mutex to allocate and clear page table */
543 mutex_unlock(&vm->mutex);
544
545 r = radeon_bo_create(rdev, RADEON_VM_PTE_COUNT * 8,
Christian König7dae77f2014-07-02 21:28:10 +0200546 RADEON_GPU_PAGE_SIZE, true,
Maarten Lankhorst831b6962014-09-18 14:11:56 +0200547 RADEON_GEM_DOMAIN_VRAM, 0,
548 NULL, NULL, &pt);
Christian König6d2f2942014-02-20 13:42:17 +0100549 if (r)
550 return r;
551
552 r = radeon_vm_clear_bo(rdev, pt);
553 if (r) {
554 radeon_bo_unref(&pt);
555 radeon_bo_reserve(bo_va->bo, false);
556 return r;
557 }
558
559 /* aquire mutex again */
560 mutex_lock(&vm->mutex);
561 if (vm->page_tables[pt_idx].bo) {
562 /* someone else allocated the pt in the meantime */
563 mutex_unlock(&vm->mutex);
564 radeon_bo_unref(&pt);
565 mutex_lock(&vm->mutex);
566 continue;
567 }
568
569 vm->page_tables[pt_idx].addr = 0;
570 vm->page_tables[pt_idx].bo = pt;
571 }
572
Christian König2280ab52014-02-20 10:25:15 +0100573 mutex_unlock(&vm->mutex);
Christian König85761f62014-11-19 14:01:20 +0100574 return 0;
Christian König2280ab52014-02-20 10:25:15 +0100575}
576
577/**
578 * radeon_vm_map_gart - get the physical address of a gart page
579 *
580 * @rdev: radeon_device pointer
581 * @addr: the unmapped addr
582 *
583 * Look up the physical address of the page that the pte resolves
584 * to (cayman+).
585 * Returns the physical address of the page.
586 */
587uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
588{
589 uint64_t result;
590
591 /* page table offset */
Michel Dänzer16653db2015-01-21 17:36:37 +0900592 result = rdev->gart.pages_entry[addr >> RADEON_GPU_PAGE_SHIFT];
593 result &= ~RADEON_GPU_PAGE_MASK;
Christian König2280ab52014-02-20 10:25:15 +0100594
595 return result;
596}
597
598/**
599 * radeon_vm_page_flags - translate page flags to what the hw uses
600 *
601 * @flags: flags comming from userspace
602 *
603 * Translate the flags the userspace ABI uses to hw flags.
604 */
605static uint32_t radeon_vm_page_flags(uint32_t flags)
606{
607 uint32_t hw_flags = 0;
608 hw_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
609 hw_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
610 hw_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
611 if (flags & RADEON_VM_PAGE_SYSTEM) {
612 hw_flags |= R600_PTE_SYSTEM;
613 hw_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
614 }
615 return hw_flags;
616}
617
618/**
619 * radeon_vm_update_pdes - make sure that page directory is valid
620 *
621 * @rdev: radeon_device pointer
622 * @vm: requested vm
623 * @start: start of GPU address range
624 * @end: end of GPU address range
625 *
626 * Allocates new page tables if necessary
627 * and updates the page directory (cayman+).
628 * Returns 0 for success, error for failure.
629 *
630 * Global and local mutex must be locked!
631 */
Christian König6d2f2942014-02-20 13:42:17 +0100632int radeon_vm_update_page_directory(struct radeon_device *rdev,
633 struct radeon_vm *vm)
Christian König2280ab52014-02-20 10:25:15 +0100634{
Christian König37903b52014-05-30 15:21:16 +0200635 struct radeon_bo *pd = vm->page_directory;
636 uint64_t pd_addr = radeon_bo_gpu_offset(pd);
Christian König4510fb92014-06-05 23:56:50 -0400637 uint32_t incr = RADEON_VM_PTE_COUNT * 8;
Christian König2280ab52014-02-20 10:25:15 +0100638 uint64_t last_pde = ~0, last_pt = ~0;
Christian König6d2f2942014-02-20 13:42:17 +0100639 unsigned count = 0, pt_idx, ndw;
640 struct radeon_ib ib;
Christian König2280ab52014-02-20 10:25:15 +0100641 int r;
642
Christian König6d2f2942014-02-20 13:42:17 +0100643 /* padding, etc. */
644 ndw = 64;
645
646 /* assume the worst case */
Christian Königcc6f3532014-07-30 21:05:18 +0200647 ndw += vm->max_pde_used * 6;
Christian König6d2f2942014-02-20 13:42:17 +0100648
649 /* update too big for an IB */
650 if (ndw > 0xfffff)
651 return -ENOMEM;
652
653 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
654 if (r)
655 return r;
656 ib.length_dw = 0;
Christian König2280ab52014-02-20 10:25:15 +0100657
658 /* walk over the address space and update the page directory */
Christian König6d2f2942014-02-20 13:42:17 +0100659 for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
660 struct radeon_bo *bo = vm->page_tables[pt_idx].bo;
Christian König2280ab52014-02-20 10:25:15 +0100661 uint64_t pde, pt;
662
Christian König6d2f2942014-02-20 13:42:17 +0100663 if (bo == NULL)
Christian König2280ab52014-02-20 10:25:15 +0100664 continue;
665
Christian König6d2f2942014-02-20 13:42:17 +0100666 pt = radeon_bo_gpu_offset(bo);
667 if (vm->page_tables[pt_idx].addr == pt)
668 continue;
669 vm->page_tables[pt_idx].addr = pt;
Christian König2280ab52014-02-20 10:25:15 +0100670
Christian König6d2f2942014-02-20 13:42:17 +0100671 pde = pd_addr + pt_idx * 8;
Christian König2280ab52014-02-20 10:25:15 +0100672 if (((last_pde + 8 * count) != pde) ||
673 ((last_pt + incr * count) != pt)) {
674
675 if (count) {
Christian König03f62ab2014-07-30 21:05:17 +0200676 radeon_vm_set_pages(rdev, &ib, last_pde,
677 last_pt, count, incr,
678 R600_PTE_VALID);
Christian König2280ab52014-02-20 10:25:15 +0100679 }
680
681 count = 1;
682 last_pde = pde;
683 last_pt = pt;
684 } else {
685 ++count;
686 }
687 }
688
Christian König6d2f2942014-02-20 13:42:17 +0100689 if (count)
Christian König03f62ab2014-07-30 21:05:17 +0200690 radeon_vm_set_pages(rdev, &ib, last_pde, last_pt, count,
691 incr, R600_PTE_VALID);
Christian König2280ab52014-02-20 10:25:15 +0100692
Christian König6d2f2942014-02-20 13:42:17 +0100693 if (ib.length_dw != 0) {
Christian König03f62ab2014-07-30 21:05:17 +0200694 radeon_asic_vm_pad_ib(rdev, &ib);
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +0200695
Christian König43ac8852014-11-19 14:01:27 +0100696 radeon_sync_resv(rdev, &ib.sync, pd->tbo.resv, true);
Christian Königcc6f3532014-07-30 21:05:18 +0200697 WARN_ON(ib.length_dw > ndw);
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900698 r = radeon_ib_schedule(rdev, &ib, NULL, false);
Christian König6d2f2942014-02-20 13:42:17 +0100699 if (r) {
700 radeon_ib_free(rdev, &ib);
701 return r;
702 }
Christian Königad1a58a2014-11-19 14:01:24 +0100703 ib.fence->is_vm_update = true;
Christian König587cdda2014-11-19 14:01:23 +0100704 radeon_bo_fence(pd, ib.fence, false);
Christian König2280ab52014-02-20 10:25:15 +0100705 }
Christian König6d2f2942014-02-20 13:42:17 +0100706 radeon_ib_free(rdev, &ib);
Christian König2280ab52014-02-20 10:25:15 +0100707
708 return 0;
709}
710
711/**
Christian Königec3dbbc2014-05-10 12:17:55 +0200712 * radeon_vm_frag_ptes - add fragment information to PTEs
713 *
714 * @rdev: radeon_device pointer
715 * @ib: IB for the update
716 * @pe_start: first PTE to handle
717 * @pe_end: last PTE to handle
718 * @addr: addr those PTEs should point to
719 * @flags: hw mapping flags
720 *
721 * Global and local mutex must be locked!
722 */
723static void radeon_vm_frag_ptes(struct radeon_device *rdev,
724 struct radeon_ib *ib,
725 uint64_t pe_start, uint64_t pe_end,
726 uint64_t addr, uint32_t flags)
727{
728 /**
729 * The MC L1 TLB supports variable sized pages, based on a fragment
730 * field in the PTE. When this field is set to a non-zero value, page
731 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
732 * flags are considered valid for all PTEs within the fragment range
733 * and corresponding mappings are assumed to be physically contiguous.
734 *
735 * The L1 TLB can store a single PTE for the whole fragment,
736 * significantly increasing the space available for translation
737 * caching. This leads to large improvements in throughput when the
738 * TLB is under pressure.
739 *
740 * The L2 TLB distributes small and large fragments into two
741 * asymmetric partitions. The large fragment cache is significantly
742 * larger. Thus, we try to use large fragments wherever possible.
743 * Userspace can support this by aligning virtual base address and
744 * allocation size to the fragment size.
745 */
746
747 /* NI is optimized for 256KB fragments, SI and newer for 64KB */
Alex Deuchera124d062015-01-30 09:52:24 -0500748 uint64_t frag_flags = ((rdev->family == CHIP_CAYMAN) ||
749 (rdev->family == CHIP_ARUBA)) ?
Christian Königec3dbbc2014-05-10 12:17:55 +0200750 R600_PTE_FRAG_256KB : R600_PTE_FRAG_64KB;
Alex Deuchera124d062015-01-30 09:52:24 -0500751 uint64_t frag_align = ((rdev->family == CHIP_CAYMAN) ||
752 (rdev->family == CHIP_ARUBA)) ? 0x200 : 0x80;
Christian Königec3dbbc2014-05-10 12:17:55 +0200753
754 uint64_t frag_start = ALIGN(pe_start, frag_align);
755 uint64_t frag_end = pe_end & ~(frag_align - 1);
756
757 unsigned count;
758
759 /* system pages are non continuously */
760 if ((flags & R600_PTE_SYSTEM) || !(flags & R600_PTE_VALID) ||
761 (frag_start >= frag_end)) {
762
763 count = (pe_end - pe_start) / 8;
Christian König03f62ab2014-07-30 21:05:17 +0200764 radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
765 RADEON_GPU_PAGE_SIZE, flags);
Christian Königec3dbbc2014-05-10 12:17:55 +0200766 return;
767 }
768
769 /* handle the 4K area at the beginning */
770 if (pe_start != frag_start) {
771 count = (frag_start - pe_start) / 8;
Christian König03f62ab2014-07-30 21:05:17 +0200772 radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
773 RADEON_GPU_PAGE_SIZE, flags);
Christian Königec3dbbc2014-05-10 12:17:55 +0200774 addr += RADEON_GPU_PAGE_SIZE * count;
775 }
776
777 /* handle the area in the middle */
778 count = (frag_end - frag_start) / 8;
Christian König03f62ab2014-07-30 21:05:17 +0200779 radeon_vm_set_pages(rdev, ib, frag_start, addr, count,
780 RADEON_GPU_PAGE_SIZE, flags | frag_flags);
Christian Königec3dbbc2014-05-10 12:17:55 +0200781
782 /* handle the 4K area at the end */
783 if (frag_end != pe_end) {
784 addr += RADEON_GPU_PAGE_SIZE * count;
785 count = (pe_end - frag_end) / 8;
Christian König03f62ab2014-07-30 21:05:17 +0200786 radeon_vm_set_pages(rdev, ib, frag_end, addr, count,
787 RADEON_GPU_PAGE_SIZE, flags);
Christian Königec3dbbc2014-05-10 12:17:55 +0200788 }
789}
790
791/**
Christian König2280ab52014-02-20 10:25:15 +0100792 * radeon_vm_update_ptes - make sure that page tables are valid
793 *
794 * @rdev: radeon_device pointer
795 * @vm: requested vm
796 * @start: start of GPU address range
797 * @end: end of GPU address range
798 * @dst: destination address to map to
799 * @flags: mapping flags
800 *
801 * Update the page tables in the range @start - @end (cayman+).
802 *
803 * Global and local mutex must be locked!
804 */
Christian König44c4bd22014-11-27 14:48:43 +0100805static int radeon_vm_update_ptes(struct radeon_device *rdev,
806 struct radeon_vm *vm,
807 struct radeon_ib *ib,
808 uint64_t start, uint64_t end,
809 uint64_t dst, uint32_t flags)
Christian König2280ab52014-02-20 10:25:15 +0100810{
Christian König4510fb92014-06-05 23:56:50 -0400811 uint64_t mask = RADEON_VM_PTE_COUNT - 1;
Christian König2280ab52014-02-20 10:25:15 +0100812 uint64_t last_pte = ~0, last_dst = ~0;
813 unsigned count = 0;
814 uint64_t addr;
815
Christian König2280ab52014-02-20 10:25:15 +0100816 /* walk over the address space and update the page tables */
817 for (addr = start; addr < end; ) {
Christian König4510fb92014-06-05 23:56:50 -0400818 uint64_t pt_idx = addr >> radeon_vm_block_size;
Christian König37903b52014-05-30 15:21:16 +0200819 struct radeon_bo *pt = vm->page_tables[pt_idx].bo;
Christian König2280ab52014-02-20 10:25:15 +0100820 unsigned nptes;
821 uint64_t pte;
Christian König44c4bd22014-11-27 14:48:43 +0100822 int r;
Christian König2280ab52014-02-20 10:25:15 +0100823
Christian Königd1968e12014-11-19 14:01:28 +0100824 radeon_sync_resv(rdev, &ib->sync, pt->tbo.resv, true);
Christian König44c4bd22014-11-27 14:48:43 +0100825 r = reservation_object_reserve_shared(pt->tbo.resv);
826 if (r)
827 return r;
Christian König37903b52014-05-30 15:21:16 +0200828
Christian König2280ab52014-02-20 10:25:15 +0100829 if ((addr & ~mask) == (end & ~mask))
830 nptes = end - addr;
831 else
832 nptes = RADEON_VM_PTE_COUNT - (addr & mask);
833
Christian König37903b52014-05-30 15:21:16 +0200834 pte = radeon_bo_gpu_offset(pt);
Christian König2280ab52014-02-20 10:25:15 +0100835 pte += (addr & mask) * 8;
836
837 if ((last_pte + 8 * count) != pte) {
838
839 if (count) {
Christian Königec3dbbc2014-05-10 12:17:55 +0200840 radeon_vm_frag_ptes(rdev, ib, last_pte,
841 last_pte + 8 * count,
842 last_dst, flags);
Christian König2280ab52014-02-20 10:25:15 +0100843 }
844
845 count = nptes;
846 last_pte = pte;
847 last_dst = dst;
848 } else {
849 count += nptes;
850 }
851
852 addr += nptes;
853 dst += nptes * RADEON_GPU_PAGE_SIZE;
854 }
855
856 if (count) {
Christian Königec3dbbc2014-05-10 12:17:55 +0200857 radeon_vm_frag_ptes(rdev, ib, last_pte,
858 last_pte + 8 * count,
859 last_dst, flags);
Christian König2280ab52014-02-20 10:25:15 +0100860 }
Christian König44c4bd22014-11-27 14:48:43 +0100861
862 return 0;
Christian König2280ab52014-02-20 10:25:15 +0100863}
864
865/**
Christian König587cdda2014-11-19 14:01:23 +0100866 * radeon_vm_fence_pts - fence page tables after an update
867 *
868 * @vm: requested vm
869 * @start: start of GPU address range
870 * @end: end of GPU address range
871 * @fence: fence to use
872 *
873 * Fence the page tables in the range @start - @end (cayman+).
874 *
875 * Global and local mutex must be locked!
876 */
877static void radeon_vm_fence_pts(struct radeon_vm *vm,
878 uint64_t start, uint64_t end,
879 struct radeon_fence *fence)
880{
881 unsigned i;
882
883 start >>= radeon_vm_block_size;
884 end >>= radeon_vm_block_size;
885
886 for (i = start; i <= end; ++i)
Christian König44c4bd22014-11-27 14:48:43 +0100887 radeon_bo_fence(vm->page_tables[i].bo, fence, true);
Christian König587cdda2014-11-19 14:01:23 +0100888}
889
890/**
Christian König2280ab52014-02-20 10:25:15 +0100891 * radeon_vm_bo_update - map a bo into the vm page table
892 *
893 * @rdev: radeon_device pointer
894 * @vm: requested vm
895 * @bo: radeon buffer object
896 * @mem: ttm mem
897 *
898 * Fill in the page table entries for @bo (cayman+).
899 * Returns 0 for success, -EINVAL for failure.
900 *
Christian König529364e2014-02-20 19:33:15 +0100901 * Object have to be reserved and mutex must be locked!
Christian König2280ab52014-02-20 10:25:15 +0100902 */
903int radeon_vm_bo_update(struct radeon_device *rdev,
Christian König036bf462014-07-18 08:56:40 +0200904 struct radeon_bo_va *bo_va,
Christian König2280ab52014-02-20 10:25:15 +0100905 struct ttm_mem_reg *mem)
906{
Christian König036bf462014-07-18 08:56:40 +0200907 struct radeon_vm *vm = bo_va->vm;
Christian König2280ab52014-02-20 10:25:15 +0100908 struct radeon_ib ib;
Christian Königcc6f3532014-07-30 21:05:18 +0200909 unsigned nptes, ncmds, ndw;
Christian König2280ab52014-02-20 10:25:15 +0100910 uint64_t addr;
Christian Königcc6f3532014-07-30 21:05:18 +0200911 uint32_t flags;
Christian König2280ab52014-02-20 10:25:15 +0100912 int r;
913
Alex Deucher0aea5e42014-07-30 11:49:56 -0400914 if (!bo_va->it.start) {
Christian König2280ab52014-02-20 10:25:15 +0100915 dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
Christian König036bf462014-07-18 08:56:40 +0200916 bo_va->bo, vm);
Christian König2280ab52014-02-20 10:25:15 +0100917 return -EINVAL;
918 }
919
Christian Königf7a3db72014-11-27 14:48:44 +0100920 spin_lock(&vm->status_lock);
Christian Könige31ad962014-07-18 09:24:53 +0200921 list_del_init(&bo_va->vm_status);
Christian Königf7a3db72014-11-27 14:48:44 +0100922 spin_unlock(&vm->status_lock);
Christian König2280ab52014-02-20 10:25:15 +0100923
924 bo_va->flags &= ~RADEON_VM_PAGE_VALID;
925 bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
Michel Dänzer02376d82014-07-17 19:01:08 +0900926 bo_va->flags &= ~RADEON_VM_PAGE_SNOOPED;
Christian Königf72a113a2014-08-07 09:36:00 +0200927 if (bo_va->bo && radeon_ttm_tt_is_readonly(bo_va->bo->tbo.ttm))
928 bo_va->flags &= ~RADEON_VM_PAGE_WRITEABLE;
929
Christian König2280ab52014-02-20 10:25:15 +0100930 if (mem) {
931 addr = mem->start << PAGE_SHIFT;
932 if (mem->mem_type != TTM_PL_SYSTEM) {
933 bo_va->flags |= RADEON_VM_PAGE_VALID;
Christian König2280ab52014-02-20 10:25:15 +0100934 }
935 if (mem->mem_type == TTM_PL_TT) {
936 bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
Michel Dänzer02376d82014-07-17 19:01:08 +0900937 if (!(bo_va->bo->flags & (RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC)))
938 bo_va->flags |= RADEON_VM_PAGE_SNOOPED;
939
Christian König2280ab52014-02-20 10:25:15 +0100940 } else {
941 addr += rdev->vm_manager.vram_base_offset;
942 }
943 } else {
944 addr = 0;
Christian König2280ab52014-02-20 10:25:15 +0100945 }
946
Christian Könige31ad962014-07-18 09:24:53 +0200947 if (addr == bo_va->addr)
948 return 0;
949 bo_va->addr = addr;
950
Christian König2280ab52014-02-20 10:25:15 +0100951 trace_radeon_vm_bo_update(bo_va);
952
Alex Deucher0aea5e42014-07-30 11:49:56 -0400953 nptes = bo_va->it.last - bo_va->it.start + 1;
Christian König2280ab52014-02-20 10:25:15 +0100954
Christian Königcc6f3532014-07-30 21:05:18 +0200955 /* reserve space for one command every (1 << BLOCK_SIZE) entries
956 or 2k dwords (whatever is smaller) */
957 ncmds = (nptes >> min(radeon_vm_block_size, 11)) + 1;
958
Christian König2280ab52014-02-20 10:25:15 +0100959 /* padding, etc. */
960 ndw = 64;
961
Christian Königcc6f3532014-07-30 21:05:18 +0200962 flags = radeon_vm_page_flags(bo_va->flags);
963 if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
964 /* only copy commands needed */
965 ndw += ncmds * 7;
Christian König2280ab52014-02-20 10:25:15 +0100966
Christian Königcc6f3532014-07-30 21:05:18 +0200967 } else if (flags & R600_PTE_SYSTEM) {
968 /* header for write data commands */
969 ndw += ncmds * 4;
970
971 /* body of write data command */
972 ndw += nptes * 2;
973
974 } else {
975 /* set page commands needed */
976 ndw += ncmds * 10;
977
978 /* two extra commands for begin/end of fragment */
979 ndw += 2 * 10;
980 }
Christian König2280ab52014-02-20 10:25:15 +0100981
Christian König2280ab52014-02-20 10:25:15 +0100982 /* update too big for an IB */
983 if (ndw > 0xfffff)
984 return -ENOMEM;
985
986 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
987 if (r)
988 return r;
989 ib.length_dw = 0;
990
Christian Königd1968e12014-11-19 14:01:28 +0100991 if (!(bo_va->flags & RADEON_VM_PAGE_VALID)) {
992 unsigned i;
993
994 for (i = 0; i < RADEON_NUM_RINGS; ++i)
995 radeon_sync_fence(&ib.sync, vm->ids[i].last_id_use);
996 }
997
Christian König44c4bd22014-11-27 14:48:43 +0100998 r = radeon_vm_update_ptes(rdev, vm, &ib, bo_va->it.start,
999 bo_va->it.last + 1, addr,
1000 radeon_vm_page_flags(bo_va->flags));
1001 if (r) {
1002 radeon_ib_free(rdev, &ib);
1003 return r;
1004 }
Christian König2280ab52014-02-20 10:25:15 +01001005
Christian König03f62ab2014-07-30 21:05:17 +02001006 radeon_asic_vm_pad_ib(rdev, &ib);
Christian Königcc6f3532014-07-30 21:05:18 +02001007 WARN_ON(ib.length_dw > ndw);
1008
Michel Dänzer1538a9e2014-08-18 17:34:55 +09001009 r = radeon_ib_schedule(rdev, &ib, NULL, false);
Christian König2280ab52014-02-20 10:25:15 +01001010 if (r) {
1011 radeon_ib_free(rdev, &ib);
1012 return r;
1013 }
Christian Königad1a58a2014-11-19 14:01:24 +01001014 ib.fence->is_vm_update = true;
Christian König587cdda2014-11-19 14:01:23 +01001015 radeon_vm_fence_pts(vm, bo_va->it.start, bo_va->it.last + 1, ib.fence);
Christian König94214632014-11-19 14:01:26 +01001016 radeon_fence_unref(&bo_va->last_pt_update);
1017 bo_va->last_pt_update = radeon_fence_ref(ib.fence);
Christian König2280ab52014-02-20 10:25:15 +01001018 radeon_ib_free(rdev, &ib);
Christian König2280ab52014-02-20 10:25:15 +01001019
1020 return 0;
1021}
1022
1023/**
Christian König036bf462014-07-18 08:56:40 +02001024 * radeon_vm_clear_freed - clear freed BOs in the PT
1025 *
1026 * @rdev: radeon_device pointer
1027 * @vm: requested vm
1028 *
1029 * Make sure all freed BOs are cleared in the PT.
1030 * Returns 0 for success.
1031 *
1032 * PTs have to be reserved and mutex must be locked!
1033 */
1034int radeon_vm_clear_freed(struct radeon_device *rdev,
1035 struct radeon_vm *vm)
1036{
Christian Königf7a3db72014-11-27 14:48:44 +01001037 struct radeon_bo_va *bo_va;
Christian König036bf462014-07-18 08:56:40 +02001038 int r;
1039
Christian Königf7a3db72014-11-27 14:48:44 +01001040 spin_lock(&vm->status_lock);
1041 while (!list_empty(&vm->freed)) {
1042 bo_va = list_first_entry(&vm->freed,
1043 struct radeon_bo_va, vm_status);
1044 spin_unlock(&vm->status_lock);
1045
Christian König036bf462014-07-18 08:56:40 +02001046 r = radeon_vm_bo_update(rdev, bo_va, NULL);
Christian Königee26d832014-07-30 21:04:57 +02001047 radeon_bo_unref(&bo_va->bo);
Christian König94214632014-11-19 14:01:26 +01001048 radeon_fence_unref(&bo_va->last_pt_update);
Christian König036bf462014-07-18 08:56:40 +02001049 kfree(bo_va);
1050 if (r)
1051 return r;
Christian Königf7a3db72014-11-27 14:48:44 +01001052
1053 spin_lock(&vm->status_lock);
Christian König036bf462014-07-18 08:56:40 +02001054 }
Christian Königf7a3db72014-11-27 14:48:44 +01001055 spin_unlock(&vm->status_lock);
Christian König036bf462014-07-18 08:56:40 +02001056 return 0;
1057
1058}
1059
1060/**
Christian Könige31ad962014-07-18 09:24:53 +02001061 * radeon_vm_clear_invalids - clear invalidated BOs in the PT
1062 *
1063 * @rdev: radeon_device pointer
1064 * @vm: requested vm
1065 *
1066 * Make sure all invalidated BOs are cleared in the PT.
1067 * Returns 0 for success.
1068 *
1069 * PTs have to be reserved and mutex must be locked!
1070 */
1071int radeon_vm_clear_invalids(struct radeon_device *rdev,
1072 struct radeon_vm *vm)
1073{
Christian Königf7a3db72014-11-27 14:48:44 +01001074 struct radeon_bo_va *bo_va;
Christian Könige31ad962014-07-18 09:24:53 +02001075 int r;
1076
Christian Königf7a3db72014-11-27 14:48:44 +01001077 spin_lock(&vm->status_lock);
1078 while (!list_empty(&vm->invalidated)) {
1079 bo_va = list_first_entry(&vm->invalidated,
1080 struct radeon_bo_va, vm_status);
1081 spin_unlock(&vm->status_lock);
1082
Christian Könige31ad962014-07-18 09:24:53 +02001083 r = radeon_vm_bo_update(rdev, bo_va, NULL);
1084 if (r)
1085 return r;
Christian Königf7a3db72014-11-27 14:48:44 +01001086
1087 spin_lock(&vm->status_lock);
Christian Könige31ad962014-07-18 09:24:53 +02001088 }
Christian Königf7a3db72014-11-27 14:48:44 +01001089 spin_unlock(&vm->status_lock);
1090
Christian Könige31ad962014-07-18 09:24:53 +02001091 return 0;
1092}
1093
1094/**
Christian König2280ab52014-02-20 10:25:15 +01001095 * radeon_vm_bo_rmv - remove a bo to a specific vm
1096 *
1097 * @rdev: radeon_device pointer
1098 * @bo_va: requested bo_va
1099 *
1100 * Remove @bo_va->bo from the requested vm (cayman+).
Christian König2280ab52014-02-20 10:25:15 +01001101 *
1102 * Object have to be reserved!
1103 */
Christian König036bf462014-07-18 08:56:40 +02001104void radeon_vm_bo_rmv(struct radeon_device *rdev,
1105 struct radeon_bo_va *bo_va)
Christian König2280ab52014-02-20 10:25:15 +01001106{
Christian König036bf462014-07-18 08:56:40 +02001107 struct radeon_vm *vm = bo_va->vm;
Christian König2280ab52014-02-20 10:25:15 +01001108
Christian König2280ab52014-02-20 10:25:15 +01001109 list_del(&bo_va->bo_list);
1110
Christian König036bf462014-07-18 08:56:40 +02001111 mutex_lock(&vm->mutex);
Christian König26d4d122015-04-27 17:04:34 +02001112 if (bo_va->it.start || bo_va->it.last)
1113 interval_tree_remove(&bo_va->it, &vm->va);
Christian Königf7a3db72014-11-27 14:48:44 +01001114 spin_lock(&vm->status_lock);
Christian Könige31ad962014-07-18 09:24:53 +02001115 list_del(&bo_va->vm_status);
Christian König036bf462014-07-18 08:56:40 +02001116
Christian Könige31ad962014-07-18 09:24:53 +02001117 if (bo_va->addr) {
Christian Königee26d832014-07-30 21:04:57 +02001118 bo_va->bo = radeon_bo_ref(bo_va->bo);
Christian König036bf462014-07-18 08:56:40 +02001119 list_add(&bo_va->vm_status, &vm->freed);
1120 } else {
Christian König94214632014-11-19 14:01:26 +01001121 radeon_fence_unref(&bo_va->last_pt_update);
Christian König036bf462014-07-18 08:56:40 +02001122 kfree(bo_va);
1123 }
Christian Königf7a3db72014-11-27 14:48:44 +01001124 spin_unlock(&vm->status_lock);
Christian König036bf462014-07-18 08:56:40 +02001125
1126 mutex_unlock(&vm->mutex);
Christian König2280ab52014-02-20 10:25:15 +01001127}
1128
1129/**
1130 * radeon_vm_bo_invalidate - mark the bo as invalid
1131 *
1132 * @rdev: radeon_device pointer
1133 * @vm: requested vm
1134 * @bo: radeon buffer object
1135 *
1136 * Mark @bo as invalid (cayman+).
1137 */
1138void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1139 struct radeon_bo *bo)
1140{
1141 struct radeon_bo_va *bo_va;
1142
1143 list_for_each_entry(bo_va, &bo->va, bo_list) {
Christian Könige31ad962014-07-18 09:24:53 +02001144 if (bo_va->addr) {
Christian Königf7a3db72014-11-27 14:48:44 +01001145 spin_lock(&bo_va->vm->status_lock);
Christian Könige31ad962014-07-18 09:24:53 +02001146 list_del(&bo_va->vm_status);
1147 list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
Christian Königf7a3db72014-11-27 14:48:44 +01001148 spin_unlock(&bo_va->vm->status_lock);
Christian Könige31ad962014-07-18 09:24:53 +02001149 }
Christian König2280ab52014-02-20 10:25:15 +01001150 }
1151}
1152
1153/**
1154 * radeon_vm_init - initialize a vm instance
1155 *
1156 * @rdev: radeon_device pointer
1157 * @vm: requested vm
1158 *
1159 * Init @vm fields (cayman+).
1160 */
Christian König6d2f2942014-02-20 13:42:17 +01001161int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
Christian König2280ab52014-02-20 10:25:15 +01001162{
Christian König1c89d272014-05-10 12:17:56 +02001163 const unsigned align = min(RADEON_VM_PTB_ALIGN_SIZE,
1164 RADEON_VM_PTE_COUNT * 8);
Christian König6d2f2942014-02-20 13:42:17 +01001165 unsigned pd_size, pd_entries, pts_size;
Christian König7c42bc12014-11-19 14:01:25 +01001166 int i, r;
Christian König6d2f2942014-02-20 13:42:17 +01001167
Christian Königcc9e67e2014-07-18 13:48:10 +02001168 vm->ib_bo_va = NULL;
Christian König7c42bc12014-11-19 14:01:25 +01001169 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1170 vm->ids[i].id = 0;
1171 vm->ids[i].flushed_updates = NULL;
1172 vm->ids[i].last_id_use = NULL;
1173 }
Christian König2280ab52014-02-20 10:25:15 +01001174 mutex_init(&vm->mutex);
Alex Deucher0aea5e42014-07-30 11:49:56 -04001175 vm->va = RB_ROOT;
Christian Königf7a3db72014-11-27 14:48:44 +01001176 spin_lock_init(&vm->status_lock);
Christian Könige31ad962014-07-18 09:24:53 +02001177 INIT_LIST_HEAD(&vm->invalidated);
Christian König036bf462014-07-18 08:56:40 +02001178 INIT_LIST_HEAD(&vm->freed);
Christian König6d2f2942014-02-20 13:42:17 +01001179
1180 pd_size = radeon_vm_directory_size(rdev);
1181 pd_entries = radeon_vm_num_pdes(rdev);
1182
1183 /* allocate page table array */
1184 pts_size = pd_entries * sizeof(struct radeon_vm_pt);
1185 vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
1186 if (vm->page_tables == NULL) {
1187 DRM_ERROR("Cannot allocate memory for page table array\n");
1188 return -ENOMEM;
1189 }
1190
Christian König7dae77f2014-07-02 21:28:10 +02001191 r = radeon_bo_create(rdev, pd_size, align, true,
Michel Dänzer02376d82014-07-17 19:01:08 +09001192 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
Maarten Lankhorst831b6962014-09-18 14:11:56 +02001193 NULL, &vm->page_directory);
Christian König6d2f2942014-02-20 13:42:17 +01001194 if (r)
1195 return r;
1196
1197 r = radeon_vm_clear_bo(rdev, vm->page_directory);
1198 if (r) {
1199 radeon_bo_unref(&vm->page_directory);
1200 vm->page_directory = NULL;
1201 return r;
1202 }
1203
1204 return 0;
Christian König2280ab52014-02-20 10:25:15 +01001205}
1206
1207/**
1208 * radeon_vm_fini - tear down a vm instance
1209 *
1210 * @rdev: radeon_device pointer
1211 * @vm: requested vm
1212 *
1213 * Tear down @vm (cayman+).
1214 * Unbind the VM and remove all bos from the vm bo list
1215 */
1216void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
1217{
1218 struct radeon_bo_va *bo_va, *tmp;
Christian König6d2f2942014-02-20 13:42:17 +01001219 int i, r;
Christian König2280ab52014-02-20 10:25:15 +01001220
Alex Deucher0aea5e42014-07-30 11:49:56 -04001221 if (!RB_EMPTY_ROOT(&vm->va)) {
Christian König2280ab52014-02-20 10:25:15 +01001222 dev_err(rdev->dev, "still active bo inside vm\n");
1223 }
Alex Deucher0aea5e42014-07-30 11:49:56 -04001224 rbtree_postorder_for_each_entry_safe(bo_va, tmp, &vm->va, it.rb) {
1225 interval_tree_remove(&bo_va->it, &vm->va);
Christian König2280ab52014-02-20 10:25:15 +01001226 r = radeon_bo_reserve(bo_va->bo, false);
1227 if (!r) {
1228 list_del_init(&bo_va->bo_list);
1229 radeon_bo_unreserve(bo_va->bo);
Christian König94214632014-11-19 14:01:26 +01001230 radeon_fence_unref(&bo_va->last_pt_update);
Christian König2280ab52014-02-20 10:25:15 +01001231 kfree(bo_va);
1232 }
1233 }
Christian Königee26d832014-07-30 21:04:57 +02001234 list_for_each_entry_safe(bo_va, tmp, &vm->freed, vm_status) {
1235 radeon_bo_unref(&bo_va->bo);
Christian König94214632014-11-19 14:01:26 +01001236 radeon_fence_unref(&bo_va->last_pt_update);
Christian König036bf462014-07-18 08:56:40 +02001237 kfree(bo_va);
Christian Königee26d832014-07-30 21:04:57 +02001238 }
Christian König6d2f2942014-02-20 13:42:17 +01001239
1240 for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
1241 radeon_bo_unref(&vm->page_tables[i].bo);
1242 kfree(vm->page_tables);
1243
1244 radeon_bo_unref(&vm->page_directory);
1245
Christian König7c42bc12014-11-19 14:01:25 +01001246 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1247 radeon_fence_unref(&vm->ids[i].flushed_updates);
1248 radeon_fence_unref(&vm->ids[i].last_id_use);
1249 }
Christian König6d2f2942014-02-20 13:42:17 +01001250
1251 mutex_destroy(&vm->mutex);
Christian König2280ab52014-02-20 10:25:15 +01001252}