blob: 825fa7a8df86ec1aeaa7287c0cc88f1a4ecc0f89 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300138#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100139
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000140#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100141#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
142#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
143
Thomas Daniele981e7b2014-07-24 17:04:39 +0100144#define RING_EXECLIST_QFULL (1 << 0x2)
145#define RING_EXECLIST1_VALID (1 << 0x3)
146#define RING_EXECLIST0_VALID (1 << 0x4)
147#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
148#define RING_EXECLIST1_ACTIVE (1 << 0x11)
149#define RING_EXECLIST0_ACTIVE (1 << 0x12)
150
151#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
152#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
153#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
154#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
155#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
156#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100157
158#define CTX_LRI_HEADER_0 0x01
159#define CTX_CONTEXT_CONTROL 0x02
160#define CTX_RING_HEAD 0x04
161#define CTX_RING_TAIL 0x06
162#define CTX_RING_BUFFER_START 0x08
163#define CTX_RING_BUFFER_CONTROL 0x0a
164#define CTX_BB_HEAD_U 0x0c
165#define CTX_BB_HEAD_L 0x0e
166#define CTX_BB_STATE 0x10
167#define CTX_SECOND_BB_HEAD_U 0x12
168#define CTX_SECOND_BB_HEAD_L 0x14
169#define CTX_SECOND_BB_STATE 0x16
170#define CTX_BB_PER_CTX_PTR 0x18
171#define CTX_RCS_INDIRECT_CTX 0x1a
172#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
173#define CTX_LRI_HEADER_1 0x21
174#define CTX_CTX_TIMESTAMP 0x22
175#define CTX_PDP3_UDW 0x24
176#define CTX_PDP3_LDW 0x26
177#define CTX_PDP2_UDW 0x28
178#define CTX_PDP2_LDW 0x2a
179#define CTX_PDP1_UDW 0x2c
180#define CTX_PDP1_LDW 0x2e
181#define CTX_PDP0_UDW 0x30
182#define CTX_PDP0_LDW 0x32
183#define CTX_LRI_HEADER_2 0x41
184#define CTX_R_PWR_CLK_STATE 0x42
185#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
186
Ben Widawsky84b790f2014-07-24 17:04:36 +0100187#define GEN8_CTX_VALID (1<<0)
188#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
189#define GEN8_CTX_FORCE_RESTORE (1<<2)
190#define GEN8_CTX_L3LLC_COHERENT (1<<5)
191#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100192
193#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300194 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100195 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
196 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
197}
198
Michel Thierry2dba3232015-07-30 11:06:23 +0100199#define ASSIGN_CTX_PML4(ppgtt, reg_state) { \
200 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
201 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
202}
203
Ben Widawsky84b790f2014-07-24 17:04:36 +0100204enum {
205 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100207 ADVANCED_AD_CONTEXT,
208 LEGACY_64B_CONTEXT
209};
Michel Thierry2dba3232015-07-30 11:06:23 +0100210#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
211#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
212 LEGACY_64B_CONTEXT :\
213 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100214enum {
215 FAULT_AND_HANG = 0,
216 FAULT_AND_HALT, /* Debug only */
217 FAULT_AND_STREAM,
218 FAULT_AND_CONTINUE /* Unsupported */
219};
220#define GEN8_CTX_ID_SHIFT 32
Arun Siluvery17ee9502015-06-19 19:07:01 +0100221#define CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
Ben Widawsky84b790f2014-07-24 17:04:36 +0100222
Mika Kuoppala8ba319d2015-07-03 17:09:35 +0300223static int intel_lr_context_pin(struct drm_i915_gem_request *rq);
Nick Hoathe84fe802015-09-11 12:53:46 +0100224static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
225 struct drm_i915_gem_object *default_ctx_obj);
226
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000227
Oscar Mateo73e4d072014-07-24 17:04:48 +0100228/**
229 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
230 * @dev: DRM device.
231 * @enable_execlists: value of i915.enable_execlists module parameter.
232 *
233 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000234 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100235 *
236 * Return: 1 if Execlists is supported and has to be enabled.
237 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100238int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
239{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200240 WARN_ON(i915.enable_ppgtt == -1);
241
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800242 /* On platforms with execlist available, vGPU will only
243 * support execlist mode, no ring buffer mode.
244 */
245 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
246 return 1;
247
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000248 if (INTEL_INFO(dev)->gen >= 9)
249 return 1;
250
Oscar Mateo127f1002014-07-24 17:04:11 +0100251 if (enable_execlists == 0)
252 return 0;
253
Oscar Mateo14bf9932014-07-24 17:04:34 +0100254 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
255 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 return 1;
257
258 return 0;
259}
Oscar Mateoede7d422014-07-24 17:04:12 +0100260
Oscar Mateo73e4d072014-07-24 17:04:48 +0100261/**
262 * intel_execlists_ctx_id() - get the Execlists Context ID
263 * @ctx_obj: Logical Ring Context backing object.
264 *
265 * Do not confuse with ctx->id! Unfortunately we have a name overload
266 * here: the old context ID we pass to userspace as a handler so that
267 * they can refer to a context, and the new context ID we pass to the
268 * ELSP so that the GPU can inform us of the context status via
269 * interrupts.
270 *
271 * Return: 20-bits globally unique context ID.
272 */
Ben Widawsky84b790f2014-07-24 17:04:36 +0100273u32 intel_execlists_ctx_id(struct drm_i915_gem_object *ctx_obj)
274{
Alex Daid1675192015-08-12 15:43:43 +0100275 u32 lrca = i915_gem_obj_ggtt_offset(ctx_obj) +
276 LRC_PPHWSP_PN * PAGE_SIZE;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100277
278 /* LRCA is required to be 4K aligned so the more significant 20 bits
279 * are globally unique */
280 return lrca >> 12;
281}
282
Michel Thierry5af05fe2015-09-04 12:59:15 +0100283static bool disable_lite_restore_wa(struct intel_engine_cs *ring)
284{
285 struct drm_device *dev = ring->dev;
286
287 return ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
288 (IS_BROXTON(dev) && INTEL_REVID(dev) == BXT_REVID_A0)) &&
289 (ring->id == VCS || ring->id == VCS2);
290}
291
Dave Gordon919f1f52015-08-12 15:43:38 +0100292uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
293 struct intel_engine_cs *ring)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100294{
Dave Gordon919f1f52015-08-12 15:43:38 +0100295 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100296 uint64_t desc;
Alex Daid1675192015-08-12 15:43:43 +0100297 uint64_t lrca = i915_gem_obj_ggtt_offset(ctx_obj) +
298 LRC_PPHWSP_PN * PAGE_SIZE;
Michel Thierryacdd8842014-07-24 17:04:38 +0100299
300 WARN_ON(lrca & 0xFFFFFFFF00000FFFULL);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100301
302 desc = GEN8_CTX_VALID;
Michel Thierry2dba3232015-07-30 11:06:23 +0100303 desc |= GEN8_CTX_ADDRESSING_MODE(dev) << GEN8_CTX_ADDRESSING_MODE_SHIFT;
Arun Siluvery51847fb2015-04-07 14:01:33 +0100304 if (IS_GEN8(ctx_obj->base.dev))
305 desc |= GEN8_CTX_L3LLC_COHERENT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100306 desc |= GEN8_CTX_PRIVILEGE;
307 desc |= lrca;
308 desc |= (u64)intel_execlists_ctx_id(ctx_obj) << GEN8_CTX_ID_SHIFT;
309
310 /* TODO: WaDisableLiteRestore when we start using semaphore
311 * signalling between Command Streamers */
312 /* desc |= GEN8_CTX_FORCE_RESTORE; */
313
Nick Hoath203a5712015-02-06 11:30:04 +0000314 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
Michel Thierryec72d582015-09-04 12:59:14 +0100315 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Michel Thierry5af05fe2015-09-04 12:59:15 +0100316 if (disable_lite_restore_wa(ring))
Nick Hoath203a5712015-02-06 11:30:04 +0000317 desc |= GEN8_CTX_FORCE_RESTORE;
318
Ben Widawsky84b790f2014-07-24 17:04:36 +0100319 return desc;
320}
321
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300322static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
323 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100324{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300325
326 struct intel_engine_cs *ring = rq0->ring;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000327 struct drm_device *dev = ring->dev;
328 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300329 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100330
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300331 if (rq1) {
Dave Gordon919f1f52015-08-12 15:43:38 +0100332 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->ring);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300333 rq1->elsp_submitted++;
334 } else {
335 desc[1] = 0;
336 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100337
Dave Gordon919f1f52015-08-12 15:43:38 +0100338 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->ring);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300339 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100340
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300341 /* You must always write both descriptors in the order below. */
Chris Wilsona6111f72015-04-07 16:21:02 +0100342 spin_lock(&dev_priv->uncore.lock);
343 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300344 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[1]));
345 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200346
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300347 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100348 /* The context is automatically loaded after the following */
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300349 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100350
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300351 /* ELSP is a wo register, use another nearby reg for posting */
Ville Syrjälä83843d82015-09-18 20:03:15 +0300352 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(ring));
Chris Wilsona6111f72015-04-07 16:21:02 +0100353 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
354 spin_unlock(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100355}
356
Mika Kuoppala05d98242015-07-03 17:09:33 +0300357static int execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100358{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300359 struct intel_engine_cs *ring = rq->ring;
360 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
361 struct drm_i915_gem_object *ctx_obj = rq->ctx->engine[ring->id].state;
362 struct drm_i915_gem_object *rb_obj = rq->ringbuf->obj;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100363 struct page *page;
364 uint32_t *reg_state;
365
Mika Kuoppala05d98242015-07-03 17:09:33 +0300366 BUG_ON(!ctx_obj);
367 WARN_ON(!i915_gem_obj_is_pinned(ctx_obj));
368 WARN_ON(!i915_gem_obj_is_pinned(rb_obj));
369
Alex Daid1675192015-08-12 15:43:43 +0100370 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100371 reg_state = kmap_atomic(page);
372
Mika Kuoppala05d98242015-07-03 17:09:33 +0300373 reg_state[CTX_RING_TAIL+1] = rq->tail;
374 reg_state[CTX_RING_BUFFER_START+1] = i915_gem_obj_ggtt_offset(rb_obj);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100375
Michel Thierry2dba3232015-07-30 11:06:23 +0100376 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
377 /* True 32b PPGTT with dynamic page allocation: update PDP
378 * registers and point the unallocated PDPs to scratch page.
379 * PML4 is allocated during ppgtt init, so this is not needed
380 * in 48-bit mode.
381 */
Michel Thierryd7b26332015-04-08 12:13:34 +0100382 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
383 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
384 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
385 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
386 }
387
Oscar Mateoae1250b2014-07-24 17:04:37 +0100388 kunmap_atomic(reg_state);
389
390 return 0;
391}
392
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300393static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
394 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100395{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300396 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100397
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300398 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300399 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100400
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300401 execlists_elsp_write(rq0, rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100402}
403
Michel Thierryacdd8842014-07-24 17:04:38 +0100404static void execlists_context_unqueue(struct intel_engine_cs *ring)
405{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000406 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
407 struct drm_i915_gem_request *cursor = NULL, *tmp = NULL;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100408
409 assert_spin_locked(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100410
Peter Antoine779949f2015-05-11 16:03:27 +0100411 /*
412 * If irqs are not active generate a warning as batches that finish
413 * without the irqs may get lost and a GPU Hang may occur.
414 */
415 WARN_ON(!intel_irqs_enabled(ring->dev->dev_private));
416
Michel Thierryacdd8842014-07-24 17:04:38 +0100417 if (list_empty(&ring->execlist_queue))
418 return;
419
420 /* Try to read in pairs */
421 list_for_each_entry_safe(cursor, tmp, &ring->execlist_queue,
422 execlist_link) {
423 if (!req0) {
424 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000425 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100426 /* Same ctx: ignore first request, as second request
427 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100428 cursor->elsp_submitted = req0->elsp_submitted;
Michel Thierryacdd8842014-07-24 17:04:38 +0100429 list_del(&req0->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000430 list_add_tail(&req0->execlist_link,
431 &ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100432 req0 = cursor;
433 } else {
434 req1 = cursor;
435 break;
436 }
437 }
438
Michel Thierry53292cd2015-04-15 18:11:33 +0100439 if (IS_GEN8(ring->dev) || IS_GEN9(ring->dev)) {
440 /*
441 * WaIdleLiteRestore: make sure we never cause a lite
442 * restore with HEAD==TAIL
443 */
Michel Thierryd63f8202015-04-27 12:31:44 +0100444 if (req0->elsp_submitted) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100445 /*
446 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL
447 * as we resubmit the request. See gen8_emit_request()
448 * for where we prepare the padding after the end of the
449 * request.
450 */
451 struct intel_ringbuffer *ringbuf;
452
453 ringbuf = req0->ctx->engine[ring->id].ringbuf;
454 req0->tail += 8;
455 req0->tail &= ringbuf->size - 1;
456 }
457 }
458
Oscar Mateoe1fee722014-07-24 17:04:40 +0100459 WARN_ON(req1 && req1->elsp_submitted);
460
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300461 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100462}
463
Thomas Daniele981e7b2014-07-24 17:04:39 +0100464static bool execlists_check_remove_request(struct intel_engine_cs *ring,
465 u32 request_id)
466{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000467 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100468
469 assert_spin_locked(&ring->execlist_lock);
470
471 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000472 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100473 execlist_link);
474
475 if (head_req != NULL) {
476 struct drm_i915_gem_object *ctx_obj =
Nick Hoath6d3d8272015-01-15 13:10:39 +0000477 head_req->ctx->engine[ring->id].state;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100478 if (intel_execlists_ctx_id(ctx_obj) == request_id) {
Oscar Mateoe1fee722014-07-24 17:04:40 +0100479 WARN(head_req->elsp_submitted == 0,
480 "Never submitted head request\n");
481
482 if (--head_req->elsp_submitted <= 0) {
483 list_del(&head_req->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000484 list_add_tail(&head_req->execlist_link,
485 &ring->execlist_retired_req_list);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100486 return true;
487 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100488 }
489 }
490
491 return false;
492}
493
Oscar Mateo73e4d072014-07-24 17:04:48 +0100494/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100495 * intel_lrc_irq_handler() - handle Context Switch interrupts
Oscar Mateo73e4d072014-07-24 17:04:48 +0100496 * @ring: Engine Command Streamer to handle.
497 *
498 * Check the unread Context Status Buffers and manage the submission of new
499 * contexts to the ELSP accordingly.
500 */
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100501void intel_lrc_irq_handler(struct intel_engine_cs *ring)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100502{
503 struct drm_i915_private *dev_priv = ring->dev->dev_private;
504 u32 status_pointer;
505 u8 read_pointer;
506 u8 write_pointer;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100507 u32 status = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100508 u32 status_id;
509 u32 submit_contexts = 0;
510
511 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
512
513 read_pointer = ring->next_context_status_buffer;
Michel Thierrydfc53c52015-09-28 13:25:12 +0100514 write_pointer = status_pointer & GEN8_CSB_PTR_MASK;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100515 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100516 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100517
518 spin_lock(&ring->execlist_lock);
519
520 while (read_pointer < write_pointer) {
521 read_pointer++;
Dave Airlie48f87dd2015-10-16 10:10:32 +1000522 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, read_pointer % GEN8_CSB_ENTRIES));
523 status_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, read_pointer % GEN8_CSB_ENTRIES));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100524
Mika Kuoppala031a8932015-08-06 17:09:17 +0300525 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
526 continue;
527
Oscar Mateoe1fee722014-07-24 17:04:40 +0100528 if (status & GEN8_CTX_STATUS_PREEMPTED) {
529 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
530 if (execlists_check_remove_request(ring, status_id))
531 WARN(1, "Lite Restored request removed from queue\n");
532 } else
533 WARN(1, "Preemption without Lite Restore\n");
534 }
535
536 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) ||
537 (status & GEN8_CTX_STATUS_ELEMENT_SWITCH)) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100538 if (execlists_check_remove_request(ring, status_id))
539 submit_contexts++;
540 }
541 }
542
Michel Thierry5af05fe2015-09-04 12:59:15 +0100543 if (disable_lite_restore_wa(ring)) {
544 /* Prevent a ctx to preempt itself */
545 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) &&
546 (submit_contexts != 0))
547 execlists_context_unqueue(ring);
548 } else if (submit_contexts != 0) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100549 execlists_context_unqueue(ring);
Michel Thierry5af05fe2015-09-04 12:59:15 +0100550 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100551
552 spin_unlock(&ring->execlist_lock);
553
554 WARN(submit_contexts > 2, "More than two context complete events?\n");
Michel Thierrydfc53c52015-09-28 13:25:12 +0100555 ring->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100556
557 I915_WRITE(RING_CONTEXT_STATUS_PTR(ring),
Michel Thierrydfc53c52015-09-28 13:25:12 +0100558 _MASKED_FIELD(GEN8_CSB_PTR_MASK << 8,
559 ((u32)ring->next_context_status_buffer &
560 GEN8_CSB_PTR_MASK) << 8));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100561}
562
John Harrisonae707972015-05-29 17:44:14 +0100563static int execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100564{
John Harrisonae707972015-05-29 17:44:14 +0100565 struct intel_engine_cs *ring = request->ring;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000566 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100567 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100568
John Harrisonae707972015-05-29 17:44:14 +0100569 if (request->ctx != ring->default_context)
Mika Kuoppala8ba319d2015-07-03 17:09:35 +0300570 intel_lr_context_pin(request);
John Harrison9bb1af42015-05-29 17:44:13 +0100571
572 i915_gem_request_reference(request);
573
Chris Wilsonb5eba372015-04-07 16:20:48 +0100574 spin_lock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100575
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100576 list_for_each_entry(cursor, &ring->execlist_queue, execlist_link)
577 if (++num_elements > 2)
578 break;
579
580 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000581 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100582
583 tail_req = list_last_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000584 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100585 execlist_link);
586
John Harrisonae707972015-05-29 17:44:14 +0100587 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100588 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000589 "More than 2 already-submitted reqs queued\n");
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100590 list_del(&tail_req->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000591 list_add_tail(&tail_req->execlist_link,
592 &ring->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100593 }
594 }
595
Nick Hoath6d3d8272015-01-15 13:10:39 +0000596 list_add_tail(&request->execlist_link, &ring->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100597 if (num_elements == 0)
Michel Thierryacdd8842014-07-24 17:04:38 +0100598 execlists_context_unqueue(ring);
599
Chris Wilsonb5eba372015-04-07 16:20:48 +0100600 spin_unlock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100601
602 return 0;
603}
604
John Harrison2f200552015-05-29 17:43:53 +0100605static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100606{
John Harrison2f200552015-05-29 17:43:53 +0100607 struct intel_engine_cs *ring = req->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100608 uint32_t flush_domains;
609 int ret;
610
611 flush_domains = 0;
612 if (ring->gpu_caches_dirty)
613 flush_domains = I915_GEM_GPU_DOMAINS;
614
John Harrison7deb4d32015-05-29 17:43:59 +0100615 ret = ring->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100616 if (ret)
617 return ret;
618
619 ring->gpu_caches_dirty = false;
620 return 0;
621}
622
John Harrison535fbe82015-05-29 17:43:32 +0100623static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100624 struct list_head *vmas)
625{
John Harrison535fbe82015-05-29 17:43:32 +0100626 const unsigned other_rings = ~intel_ring_flag(req->ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100627 struct i915_vma *vma;
628 uint32_t flush_domains = 0;
629 bool flush_chipset = false;
630 int ret;
631
632 list_for_each_entry(vma, vmas, exec_list) {
633 struct drm_i915_gem_object *obj = vma->obj;
634
Chris Wilson03ade512015-04-27 13:41:18 +0100635 if (obj->active & other_rings) {
John Harrison91af1272015-06-18 13:14:56 +0100636 ret = i915_gem_object_sync(obj, req->ring, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100637 if (ret)
638 return ret;
639 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100640
641 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
642 flush_chipset |= i915_gem_clflush_object(obj, false);
643
644 flush_domains |= obj->base.write_domain;
645 }
646
647 if (flush_domains & I915_GEM_DOMAIN_GTT)
648 wmb();
649
650 /* Unconditionally invalidate gpu caches and ensure that we do flush
651 * any residual writes from the previous batch.
652 */
John Harrison2f200552015-05-29 17:43:53 +0100653 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100654}
655
John Harrison40e895c2015-05-29 17:43:26 +0100656int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000657{
John Harrisonbc0dce32015-03-19 12:30:07 +0000658 int ret;
659
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300660 request->ringbuf = request->ctx->engine[request->ring->id].ringbuf;
661
John Harrison40e895c2015-05-29 17:43:26 +0100662 if (request->ctx != request->ring->default_context) {
Mika Kuoppala8ba319d2015-07-03 17:09:35 +0300663 ret = intel_lr_context_pin(request);
John Harrison6689cb22015-03-19 12:30:08 +0000664 if (ret)
John Harrisonbc0dce32015-03-19 12:30:07 +0000665 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000666 }
667
John Harrisonbc0dce32015-03-19 12:30:07 +0000668 return 0;
669}
670
John Harrisonae707972015-05-29 17:44:14 +0100671static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100672 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000673{
John Harrisonae707972015-05-29 17:44:14 +0100674 struct intel_ringbuffer *ringbuf = req->ringbuf;
675 struct intel_engine_cs *ring = req->ring;
676 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100677 unsigned space;
678 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000679
680 if (intel_ring_space(ringbuf) >= bytes)
681 return 0;
682
John Harrison79bbcc22015-06-30 12:40:55 +0100683 /* The whole point of reserving space is to not wait! */
684 WARN_ON(ringbuf->reserved_in_use);
685
John Harrisonae707972015-05-29 17:44:14 +0100686 list_for_each_entry(target, &ring->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000687 /*
688 * The request queue is per-engine, so can contain requests
689 * from multiple ringbuffers. Here, we must ignore any that
690 * aren't from the ringbuffer we're considering.
691 */
John Harrisonae707972015-05-29 17:44:14 +0100692 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000693 continue;
694
695 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100696 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100697 ringbuf->size);
698 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000699 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000700 }
701
John Harrisonae707972015-05-29 17:44:14 +0100702 if (WARN_ON(&target->list == &ring->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000703 return -ENOSPC;
704
John Harrisonae707972015-05-29 17:44:14 +0100705 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000706 if (ret)
707 return ret;
708
Chris Wilsonb4716182015-04-27 13:41:17 +0100709 ringbuf->space = space;
710 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000711}
712
713/*
714 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100715 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000716 *
717 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
718 * really happens during submission is that the context and current tail will be placed
719 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
720 * point, the tail *inside* the context is updated and the ELSP written to.
721 */
722static void
John Harrisonae707972015-05-29 17:44:14 +0100723intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000724{
John Harrisonae707972015-05-29 17:44:14 +0100725 struct intel_engine_cs *ring = request->ring;
Alex Daid1675192015-08-12 15:43:43 +0100726 struct drm_i915_private *dev_priv = request->i915;
John Harrisonbc0dce32015-03-19 12:30:07 +0000727
John Harrisonae707972015-05-29 17:44:14 +0100728 intel_logical_ring_advance(request->ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000729
Alex Daid1675192015-08-12 15:43:43 +0100730 request->tail = request->ringbuf->tail;
731
John Harrisonbc0dce32015-03-19 12:30:07 +0000732 if (intel_ring_stopped(ring))
733 return;
734
Alex Daid1675192015-08-12 15:43:43 +0100735 if (dev_priv->guc.execbuf_client)
736 i915_guc_submit(dev_priv->guc.execbuf_client, request);
737 else
738 execlists_context_queue(request);
John Harrisonbc0dce32015-03-19 12:30:07 +0000739}
740
John Harrison79bbcc22015-06-30 12:40:55 +0100741static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000742{
743 uint32_t __iomem *virt;
744 int rem = ringbuf->size - ringbuf->tail;
745
John Harrisonbc0dce32015-03-19 12:30:07 +0000746 virt = ringbuf->virtual_start + ringbuf->tail;
747 rem /= 4;
748 while (rem--)
749 iowrite32(MI_NOOP, virt++);
750
751 ringbuf->tail = 0;
752 intel_ring_update_space(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000753}
754
John Harrisonae707972015-05-29 17:44:14 +0100755static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000756{
John Harrisonae707972015-05-29 17:44:14 +0100757 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +0100758 int remain_usable = ringbuf->effective_size - ringbuf->tail;
759 int remain_actual = ringbuf->size - ringbuf->tail;
760 int ret, total_bytes, wait_bytes = 0;
761 bool need_wrap = false;
John Harrisonbc0dce32015-03-19 12:30:07 +0000762
John Harrison79bbcc22015-06-30 12:40:55 +0100763 if (ringbuf->reserved_in_use)
764 total_bytes = bytes;
765 else
766 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +0100767
John Harrison79bbcc22015-06-30 12:40:55 +0100768 if (unlikely(bytes > remain_usable)) {
769 /*
770 * Not enough space for the basic request. So need to flush
771 * out the remainder and then wait for base + reserved.
772 */
773 wait_bytes = remain_actual + total_bytes;
774 need_wrap = true;
775 } else {
776 if (unlikely(total_bytes > remain_usable)) {
777 /*
778 * The base request will fit but the reserved space
779 * falls off the end. So only need to to wait for the
780 * reserved size after flushing out the remainder.
781 */
782 wait_bytes = remain_actual + ringbuf->reserved_size;
783 need_wrap = true;
784 } else if (total_bytes > ringbuf->space) {
785 /* No wrapping required, just waiting. */
786 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +0100787 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000788 }
789
John Harrison79bbcc22015-06-30 12:40:55 +0100790 if (wait_bytes) {
791 ret = logical_ring_wait_for_space(req, wait_bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000792 if (unlikely(ret))
793 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +0100794
795 if (need_wrap)
796 __wrap_ring_buffer(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000797 }
798
799 return 0;
800}
801
802/**
803 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
804 *
Masanari Iida374887b2015-09-13 21:08:31 +0900805 * @req: The request to start some new work for
John Harrisonbc0dce32015-03-19 12:30:07 +0000806 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
807 *
808 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
809 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
810 * and also preallocates a request (every workload submission is still mediated through
811 * requests, same as it did with legacy ringbuffer submission).
812 *
813 * Return: non-zero if the ringbuffer is not ready to be written to.
814 */
Peter Antoine3bbaba02015-07-10 20:13:11 +0300815int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000816{
John Harrison4d616a22015-05-29 17:44:08 +0100817 struct drm_i915_private *dev_priv;
John Harrisonbc0dce32015-03-19 12:30:07 +0000818 int ret;
819
John Harrison4d616a22015-05-29 17:44:08 +0100820 WARN_ON(req == NULL);
821 dev_priv = req->ring->dev->dev_private;
822
John Harrisonbc0dce32015-03-19 12:30:07 +0000823 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
824 dev_priv->mm.interruptible);
825 if (ret)
826 return ret;
827
John Harrisonae707972015-05-29 17:44:14 +0100828 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000829 if (ret)
830 return ret;
831
John Harrison4d616a22015-05-29 17:44:08 +0100832 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000833 return 0;
834}
835
John Harrisonccd98fe2015-05-29 17:44:09 +0100836int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
837{
838 /*
839 * The first call merely notes the reserve request and is common for
840 * all back ends. The subsequent localised _begin() call actually
841 * ensures that the reservation is available. Without the begin, if
842 * the request creator immediately submitted the request without
843 * adding any commands to it then there might not actually be
844 * sufficient room for the submission commands.
845 */
846 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
847
848 return intel_logical_ring_begin(request, 0);
849}
850
Oscar Mateo73e4d072014-07-24 17:04:48 +0100851/**
852 * execlists_submission() - submit a batchbuffer for execution, Execlists style
853 * @dev: DRM device.
854 * @file: DRM file.
855 * @ring: Engine Command Streamer to submit to.
856 * @ctx: Context to employ for this submission.
857 * @args: execbuffer call arguments.
858 * @vmas: list of vmas.
859 * @batch_obj: the batchbuffer to submit.
860 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000861 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100862 *
863 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
864 * away the submission details of the execbuffer ioctl call.
865 *
866 * Return: non-zero if the submission fails.
867 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100868int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100869 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100870 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100871{
John Harrison5f19e2b2015-05-29 17:43:27 +0100872 struct drm_device *dev = params->dev;
873 struct intel_engine_cs *ring = params->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100874 struct drm_i915_private *dev_priv = dev->dev_private;
John Harrison5f19e2b2015-05-29 17:43:27 +0100875 struct intel_ringbuffer *ringbuf = params->ctx->engine[ring->id].ringbuf;
876 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100877 int instp_mode;
878 u32 instp_mask;
879 int ret;
880
881 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
882 instp_mask = I915_EXEC_CONSTANTS_MASK;
883 switch (instp_mode) {
884 case I915_EXEC_CONSTANTS_REL_GENERAL:
885 case I915_EXEC_CONSTANTS_ABSOLUTE:
886 case I915_EXEC_CONSTANTS_REL_SURFACE:
887 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
888 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
889 return -EINVAL;
890 }
891
892 if (instp_mode != dev_priv->relative_constants_mode) {
893 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
894 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
895 return -EINVAL;
896 }
897
898 /* The HW changed the meaning on this bit on gen6 */
899 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
900 }
901 break;
902 default:
903 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
904 return -EINVAL;
905 }
906
907 if (args->num_cliprects != 0) {
908 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
909 return -EINVAL;
910 } else {
911 if (args->DR4 == 0xffffffff) {
912 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
913 args->DR4 = 0;
914 }
915
916 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
917 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
918 return -EINVAL;
919 }
920 }
921
922 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
923 DRM_DEBUG("sol reset is gen7 only\n");
924 return -EINVAL;
925 }
926
John Harrison535fbe82015-05-29 17:43:32 +0100927 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100928 if (ret)
929 return ret;
930
931 if (ring == &dev_priv->ring[RCS] &&
932 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100933 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100934 if (ret)
935 return ret;
936
937 intel_logical_ring_emit(ringbuf, MI_NOOP);
938 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
939 intel_logical_ring_emit(ringbuf, INSTPM);
940 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
941 intel_logical_ring_advance(ringbuf);
942
943 dev_priv->relative_constants_mode = instp_mode;
944 }
945
John Harrison5f19e2b2015-05-29 17:43:27 +0100946 exec_start = params->batch_obj_vm_offset +
947 args->batch_start_offset;
948
John Harrisonbe795fc2015-05-29 17:44:03 +0100949 ret = ring->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100950 if (ret)
951 return ret;
952
John Harrison95c24162015-05-29 17:43:31 +0100953 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000954
John Harrison8a8edb52015-05-29 17:43:33 +0100955 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +0100956 i915_gem_execbuffer_retire_commands(params);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100957
Oscar Mateo454afeb2014-07-24 17:04:22 +0100958 return 0;
959}
960
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000961void intel_execlists_retire_requests(struct intel_engine_cs *ring)
962{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000963 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000964 struct list_head retired_list;
965
966 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
967 if (list_empty(&ring->execlist_retired_req_list))
968 return;
969
970 INIT_LIST_HEAD(&retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100971 spin_lock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000972 list_replace_init(&ring->execlist_retired_req_list, &retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100973 spin_unlock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000974
975 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000976 struct intel_context *ctx = req->ctx;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000977 struct drm_i915_gem_object *ctx_obj =
978 ctx->engine[ring->id].state;
979
980 if (ctx_obj && (ctx != ring->default_context))
Mika Kuoppala8ba319d2015-07-03 17:09:35 +0300981 intel_lr_context_unpin(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000982 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000983 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000984 }
985}
986
Oscar Mateo454afeb2014-07-24 17:04:22 +0100987void intel_logical_ring_stop(struct intel_engine_cs *ring)
988{
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100989 struct drm_i915_private *dev_priv = ring->dev->dev_private;
990 int ret;
991
992 if (!intel_ring_initialized(ring))
993 return;
994
995 ret = intel_ring_idle(ring);
996 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
997 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
998 ring->name, ret);
999
1000 /* TODO: Is this correct with Execlists enabled? */
1001 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
1002 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
1003 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
1004 return;
1005 }
1006 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +01001007}
1008
John Harrison4866d722015-05-29 17:43:55 +01001009int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001010{
John Harrison4866d722015-05-29 17:43:55 +01001011 struct intel_engine_cs *ring = req->ring;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001012 int ret;
1013
1014 if (!ring->gpu_caches_dirty)
1015 return 0;
1016
John Harrison7deb4d32015-05-29 17:43:59 +01001017 ret = ring->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +01001018 if (ret)
1019 return ret;
1020
1021 ring->gpu_caches_dirty = false;
1022 return 0;
1023}
1024
Nick Hoathe84fe802015-09-11 12:53:46 +01001025static int intel_lr_context_do_pin(struct intel_engine_cs *ring,
1026 struct drm_i915_gem_object *ctx_obj,
1027 struct intel_ringbuffer *ringbuf)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001028{
Nick Hoathe84fe802015-09-11 12:53:46 +01001029 struct drm_device *dev = ring->dev;
1030 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001031 int ret = 0;
1032
1033 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Nick Hoathe84fe802015-09-11 12:53:46 +01001034 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
1035 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
1036 if (ret)
1037 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001038
Nick Hoathe84fe802015-09-11 12:53:46 +01001039 ret = intel_pin_and_map_ringbuffer_obj(ring->dev, ringbuf);
1040 if (ret)
1041 goto unpin_ctx_obj;
Alex Daid1675192015-08-12 15:43:43 +01001042
Nick Hoathe84fe802015-09-11 12:53:46 +01001043 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +02001044
Nick Hoathe84fe802015-09-11 12:53:46 +01001045 /* Invalidate GuC TLB. */
1046 if (i915.enable_guc_submission)
1047 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001048
1049 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001050
1051unpin_ctx_obj:
1052 i915_gem_object_ggtt_unpin(ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +01001053
1054 return ret;
1055}
1056
1057static int intel_lr_context_pin(struct drm_i915_gem_request *rq)
1058{
1059 int ret = 0;
1060 struct intel_engine_cs *ring = rq->ring;
1061 struct drm_i915_gem_object *ctx_obj = rq->ctx->engine[ring->id].state;
1062 struct intel_ringbuffer *ringbuf = rq->ringbuf;
1063
1064 if (rq->ctx->engine[ring->id].pin_count++ == 0) {
1065 ret = intel_lr_context_do_pin(ring, ctx_obj, ringbuf);
1066 if (ret)
1067 goto reset_pin_count;
1068 }
1069 return ret;
1070
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001071reset_pin_count:
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03001072 rq->ctx->engine[ring->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001073 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001074}
1075
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03001076void intel_lr_context_unpin(struct drm_i915_gem_request *rq)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001077{
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03001078 struct intel_engine_cs *ring = rq->ring;
1079 struct drm_i915_gem_object *ctx_obj = rq->ctx->engine[ring->id].state;
1080 struct intel_ringbuffer *ringbuf = rq->ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001081
1082 if (ctx_obj) {
1083 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03001084 if (--rq->ctx->engine[ring->id].pin_count == 0) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001085 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001086 i915_gem_object_ggtt_unpin(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001087 }
Oscar Mateodcb4c122014-11-13 10:28:10 +00001088 }
1089}
1090
John Harrisone2be4fa2015-05-29 17:43:54 +01001091static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001092{
1093 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +01001094 struct intel_engine_cs *ring = req->ring;
1095 struct intel_ringbuffer *ringbuf = req->ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00001096 struct drm_device *dev = ring->dev;
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 struct i915_workarounds *w = &dev_priv->workarounds;
1099
Michel Thierrye6c1abb2014-11-26 14:21:02 +00001100 if (WARN_ON_ONCE(w->count == 0))
Michel Thierry771b9a52014-11-11 16:47:33 +00001101 return 0;
1102
1103 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001104 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001105 if (ret)
1106 return ret;
1107
John Harrison4d616a22015-05-29 17:44:08 +01001108 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001109 if (ret)
1110 return ret;
1111
1112 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1113 for (i = 0; i < w->count; i++) {
1114 intel_logical_ring_emit(ringbuf, w->reg[i].addr);
1115 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1116 }
1117 intel_logical_ring_emit(ringbuf, MI_NOOP);
1118
1119 intel_logical_ring_advance(ringbuf);
1120
1121 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001122 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001123 if (ret)
1124 return ret;
1125
1126 return 0;
1127}
1128
Arun Siluvery83b8a982015-07-08 10:27:05 +01001129#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001130 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001131 int __index = (index)++; \
1132 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001133 return -ENOSPC; \
1134 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001135 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001136 } while (0)
1137
Arun Siluvery9e000842015-07-03 14:27:31 +01001138
1139/*
1140 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1141 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1142 * but there is a slight complication as this is applied in WA batch where the
1143 * values are only initialized once so we cannot take register value at the
1144 * beginning and reuse it further; hence we save its value to memory, upload a
1145 * constant value with bit21 set and then we restore it back with the saved value.
1146 * To simplify the WA, a constant value is formed by using the default value
1147 * of this register. This shouldn't be a problem because we are only modifying
1148 * it for a short period and this batch in non-premptible. We can ofcourse
1149 * use additional instructions that read the actual value of the register
1150 * at that time and set our bit of interest but it makes the WA complicated.
1151 *
1152 * This WA is also required for Gen9 so extracting as a function avoids
1153 * code duplication.
1154 */
1155static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *ring,
1156 uint32_t *const batch,
1157 uint32_t index)
1158{
1159 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1160
Arun Siluverya4106a72015-07-14 15:01:29 +01001161 /*
1162 * WaDisableLSQCROPERFforOCL:skl
1163 * This WA is implemented in skl_init_clock_gating() but since
1164 * this batch updates GEN8_L3SQCREG4 with default value we need to
1165 * set this bit here to retain the WA during flush.
1166 */
1167 if (IS_SKYLAKE(ring->dev) && INTEL_REVID(ring->dev) <= SKL_REVID_E0)
1168 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1169
Arun Siluveryf1afe242015-08-04 16:22:20 +01001170 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001171 MI_SRM_LRM_GLOBAL_GTT));
1172 wa_ctx_emit(batch, index, GEN8_L3SQCREG4);
1173 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1174 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001175
Arun Siluvery83b8a982015-07-08 10:27:05 +01001176 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1177 wa_ctx_emit(batch, index, GEN8_L3SQCREG4);
1178 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001179
Arun Siluvery83b8a982015-07-08 10:27:05 +01001180 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1181 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1182 PIPE_CONTROL_DC_FLUSH_ENABLE));
1183 wa_ctx_emit(batch, index, 0);
1184 wa_ctx_emit(batch, index, 0);
1185 wa_ctx_emit(batch, index, 0);
1186 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001187
Arun Siluveryf1afe242015-08-04 16:22:20 +01001188 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001189 MI_SRM_LRM_GLOBAL_GTT));
1190 wa_ctx_emit(batch, index, GEN8_L3SQCREG4);
1191 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1192 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001193
1194 return index;
1195}
1196
Arun Siluvery17ee9502015-06-19 19:07:01 +01001197static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1198 uint32_t offset,
1199 uint32_t start_alignment)
1200{
1201 return wa_ctx->offset = ALIGN(offset, start_alignment);
1202}
1203
1204static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1205 uint32_t offset,
1206 uint32_t size_alignment)
1207{
1208 wa_ctx->size = offset - wa_ctx->offset;
1209
1210 WARN(wa_ctx->size % size_alignment,
1211 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1212 wa_ctx->size, size_alignment);
1213 return 0;
1214}
1215
1216/**
1217 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1218 *
1219 * @ring: only applicable for RCS
1220 * @wa_ctx: structure representing wa_ctx
1221 * offset: specifies start of the batch, should be cache-aligned. This is updated
1222 * with the offset value received as input.
1223 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1224 * @batch: page in which WA are loaded
1225 * @offset: This field specifies the start of the batch, it should be
1226 * cache-aligned otherwise it is adjusted accordingly.
1227 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1228 * initialized at the beginning and shared across all contexts but this field
1229 * helps us to have multiple batches at different offsets and select them based
1230 * on a criteria. At the moment this batch always start at the beginning of the page
1231 * and at this point we don't have multiple wa_ctx batch buffers.
1232 *
1233 * The number of WA applied are not known at the beginning; we use this field
1234 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001235 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001236 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1237 * so it adds NOOPs as padding to make it cacheline aligned.
1238 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1239 * makes a complete batch buffer.
1240 *
1241 * Return: non-zero if we exceed the PAGE_SIZE limit.
1242 */
1243
1244static int gen8_init_indirectctx_bb(struct intel_engine_cs *ring,
1245 struct i915_wa_ctx_bb *wa_ctx,
1246 uint32_t *const batch,
1247 uint32_t *offset)
1248{
Arun Siluvery0160f052015-06-23 15:46:57 +01001249 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001250 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1251
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001252 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001253 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001254
Arun Siluveryc82435b2015-06-19 18:37:13 +01001255 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
1256 if (IS_BROADWELL(ring->dev)) {
Andrzej Hajda604ef732015-09-21 15:33:35 +02001257 int rc = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1258 if (rc < 0)
1259 return rc;
1260 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001261 }
1262
Arun Siluvery0160f052015-06-23 15:46:57 +01001263 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1264 /* Actual scratch location is at 128 bytes offset */
1265 scratch_addr = ring->scratch.gtt_offset + 2*CACHELINE_BYTES;
1266
Arun Siluvery83b8a982015-07-08 10:27:05 +01001267 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1268 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1269 PIPE_CONTROL_GLOBAL_GTT_IVB |
1270 PIPE_CONTROL_CS_STALL |
1271 PIPE_CONTROL_QW_WRITE));
1272 wa_ctx_emit(batch, index, scratch_addr);
1273 wa_ctx_emit(batch, index, 0);
1274 wa_ctx_emit(batch, index, 0);
1275 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001276
Arun Siluvery17ee9502015-06-19 19:07:01 +01001277 /* Pad to end of cacheline */
1278 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001279 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001280
1281 /*
1282 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1283 * execution depends on the length specified in terms of cache lines
1284 * in the register CTX_RCS_INDIRECT_CTX
1285 */
1286
1287 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1288}
1289
1290/**
1291 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1292 *
1293 * @ring: only applicable for RCS
1294 * @wa_ctx: structure representing wa_ctx
1295 * offset: specifies start of the batch, should be cache-aligned.
1296 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001297 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001298 * @offset: This field specifies the start of this batch.
1299 * This batch is started immediately after indirect_ctx batch. Since we ensure
1300 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1301 *
1302 * The number of DWORDS written are returned using this field.
1303 *
1304 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1305 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1306 */
1307static int gen8_init_perctx_bb(struct intel_engine_cs *ring,
1308 struct i915_wa_ctx_bb *wa_ctx,
1309 uint32_t *const batch,
1310 uint32_t *offset)
1311{
1312 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1313
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001314 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001315 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001316
Arun Siluvery83b8a982015-07-08 10:27:05 +01001317 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001318
1319 return wa_ctx_end(wa_ctx, *offset = index, 1);
1320}
1321
Arun Siluvery0504cff2015-07-14 15:01:27 +01001322static int gen9_init_indirectctx_bb(struct intel_engine_cs *ring,
1323 struct i915_wa_ctx_bb *wa_ctx,
1324 uint32_t *const batch,
1325 uint32_t *offset)
1326{
Arun Siluverya4106a72015-07-14 15:01:29 +01001327 int ret;
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001328 struct drm_device *dev = ring->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001329 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1330
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001331 /* WaDisableCtxRestoreArbitration:skl,bxt */
1332 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) <= SKL_REVID_D0)) ||
1333 (IS_BROXTON(dev) && (INTEL_REVID(dev) == BXT_REVID_A0)))
1334 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001335
Arun Siluverya4106a72015-07-14 15:01:29 +01001336 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
1337 ret = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1338 if (ret < 0)
1339 return ret;
1340 index = ret;
1341
Arun Siluvery0504cff2015-07-14 15:01:27 +01001342 /* Pad to end of cacheline */
1343 while (index % CACHELINE_DWORDS)
1344 wa_ctx_emit(batch, index, MI_NOOP);
1345
1346 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1347}
1348
1349static int gen9_init_perctx_bb(struct intel_engine_cs *ring,
1350 struct i915_wa_ctx_bb *wa_ctx,
1351 uint32_t *const batch,
1352 uint32_t *offset)
1353{
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001354 struct drm_device *dev = ring->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001355 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1356
Arun Siluvery9b014352015-07-14 15:01:30 +01001357 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
1358 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) <= SKL_REVID_B0)) ||
1359 (IS_BROXTON(dev) && (INTEL_REVID(dev) == BXT_REVID_A0))) {
1360 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1361 wa_ctx_emit(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
1362 wa_ctx_emit(batch, index,
1363 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1364 wa_ctx_emit(batch, index, MI_NOOP);
1365 }
1366
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001367 /* WaDisableCtxRestoreArbitration:skl,bxt */
1368 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) <= SKL_REVID_D0)) ||
1369 (IS_BROXTON(dev) && (INTEL_REVID(dev) == BXT_REVID_A0)))
1370 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1371
Arun Siluvery0504cff2015-07-14 15:01:27 +01001372 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1373
1374 return wa_ctx_end(wa_ctx, *offset = index, 1);
1375}
1376
Arun Siluvery17ee9502015-06-19 19:07:01 +01001377static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *ring, u32 size)
1378{
1379 int ret;
1380
1381 ring->wa_ctx.obj = i915_gem_alloc_object(ring->dev, PAGE_ALIGN(size));
1382 if (!ring->wa_ctx.obj) {
1383 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1384 return -ENOMEM;
1385 }
1386
1387 ret = i915_gem_obj_ggtt_pin(ring->wa_ctx.obj, PAGE_SIZE, 0);
1388 if (ret) {
1389 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1390 ret);
1391 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1392 return ret;
1393 }
1394
1395 return 0;
1396}
1397
1398static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *ring)
1399{
1400 if (ring->wa_ctx.obj) {
1401 i915_gem_object_ggtt_unpin(ring->wa_ctx.obj);
1402 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1403 ring->wa_ctx.obj = NULL;
1404 }
1405}
1406
1407static int intel_init_workaround_bb(struct intel_engine_cs *ring)
1408{
1409 int ret;
1410 uint32_t *batch;
1411 uint32_t offset;
1412 struct page *page;
1413 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1414
1415 WARN_ON(ring->id != RCS);
1416
Arun Siluvery5e60d792015-06-23 15:50:44 +01001417 /* update this when WA for higher Gen are added */
Arun Siluvery0504cff2015-07-14 15:01:27 +01001418 if (INTEL_INFO(ring->dev)->gen > 9) {
1419 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
1420 INTEL_INFO(ring->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001421 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001422 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001423
Arun Siluveryc4db7592015-06-19 18:37:11 +01001424 /* some WA perform writes to scratch page, ensure it is valid */
1425 if (ring->scratch.obj == NULL) {
1426 DRM_ERROR("scratch page not allocated for %s\n", ring->name);
1427 return -EINVAL;
1428 }
1429
Arun Siluvery17ee9502015-06-19 19:07:01 +01001430 ret = lrc_setup_wa_ctx_obj(ring, PAGE_SIZE);
1431 if (ret) {
1432 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1433 return ret;
1434 }
1435
1436 page = i915_gem_object_get_page(wa_ctx->obj, 0);
1437 batch = kmap_atomic(page);
1438 offset = 0;
1439
1440 if (INTEL_INFO(ring->dev)->gen == 8) {
1441 ret = gen8_init_indirectctx_bb(ring,
1442 &wa_ctx->indirect_ctx,
1443 batch,
1444 &offset);
1445 if (ret)
1446 goto out;
1447
1448 ret = gen8_init_perctx_bb(ring,
1449 &wa_ctx->per_ctx,
1450 batch,
1451 &offset);
1452 if (ret)
1453 goto out;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001454 } else if (INTEL_INFO(ring->dev)->gen == 9) {
1455 ret = gen9_init_indirectctx_bb(ring,
1456 &wa_ctx->indirect_ctx,
1457 batch,
1458 &offset);
1459 if (ret)
1460 goto out;
1461
1462 ret = gen9_init_perctx_bb(ring,
1463 &wa_ctx->per_ctx,
1464 batch,
1465 &offset);
1466 if (ret)
1467 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001468 }
1469
1470out:
1471 kunmap_atomic(batch);
1472 if (ret)
1473 lrc_destroy_wa_ctx_obj(ring);
1474
1475 return ret;
1476}
1477
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001478static int gen8_init_common_ring(struct intel_engine_cs *ring)
1479{
1480 struct drm_device *dev = ring->dev;
1481 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierrydfc53c52015-09-28 13:25:12 +01001482 u8 next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001483
Nick Hoathe84fe802015-09-11 12:53:46 +01001484 lrc_setup_hardware_status_page(ring,
1485 ring->default_context->engine[ring->id].state);
1486
Oscar Mateo73d477f2014-07-24 17:04:31 +01001487 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1488 I915_WRITE(RING_HWSTAM(ring->mmio_base), 0xffffffff);
1489
Arun Siluvery2e5356d2015-06-02 20:06:59 +01001490 if (ring->status_page.obj) {
1491 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
1492 (u32)ring->status_page.gfx_addr);
1493 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
1494 }
1495
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001496 I915_WRITE(RING_MODE_GEN7(ring),
1497 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1498 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1499 POSTING_READ(RING_MODE_GEN7(ring));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001500
1501 /*
1502 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1503 * zero, we need to read the write pointer from hardware and use its
1504 * value because "this register is power context save restored".
1505 * Effectively, these states have been observed:
1506 *
1507 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1508 * BDW | CSB regs not reset | CSB regs reset |
1509 * CHT | CSB regs not reset | CSB regs not reset |
1510 */
1511 next_context_status_buffer_hw = (I915_READ(RING_CONTEXT_STATUS_PTR(ring))
1512 & GEN8_CSB_PTR_MASK);
1513
1514 /*
1515 * When the CSB registers are reset (also after power-up / gpu reset),
1516 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1517 * this special case, so the first element read is CSB[0].
1518 */
1519 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1520 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1521
1522 ring->next_context_status_buffer = next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001523 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", ring->name);
1524
1525 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
1526
1527 return 0;
1528}
1529
1530static int gen8_init_render_ring(struct intel_engine_cs *ring)
1531{
1532 struct drm_device *dev = ring->dev;
1533 struct drm_i915_private *dev_priv = dev->dev_private;
1534 int ret;
1535
1536 ret = gen8_init_common_ring(ring);
1537 if (ret)
1538 return ret;
1539
1540 /* We need to disable the AsyncFlip performance optimisations in order
1541 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1542 * programmed to '1' on all products.
1543 *
1544 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1545 */
1546 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1547
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001548 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1549
Michel Thierry771b9a52014-11-11 16:47:33 +00001550 return init_workarounds_ring(ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001551}
1552
Damien Lespiau82ef8222015-02-09 19:33:08 +00001553static int gen9_init_render_ring(struct intel_engine_cs *ring)
1554{
1555 int ret;
1556
1557 ret = gen8_init_common_ring(ring);
1558 if (ret)
1559 return ret;
1560
1561 return init_workarounds_ring(ring);
1562}
1563
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001564static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1565{
1566 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
1567 struct intel_engine_cs *ring = req->ring;
1568 struct intel_ringbuffer *ringbuf = req->ringbuf;
1569 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1570 int i, ret;
1571
1572 ret = intel_logical_ring_begin(req, num_lri_cmds * 2 + 2);
1573 if (ret)
1574 return ret;
1575
1576 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1577 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1578 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1579
1580 intel_logical_ring_emit(ringbuf, GEN8_RING_PDP_UDW(ring, i));
1581 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
1582 intel_logical_ring_emit(ringbuf, GEN8_RING_PDP_LDW(ring, i));
1583 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1584 }
1585
1586 intel_logical_ring_emit(ringbuf, MI_NOOP);
1587 intel_logical_ring_advance(ringbuf);
1588
1589 return 0;
1590}
1591
John Harrisonbe795fc2015-05-29 17:44:03 +01001592static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001593 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001594{
John Harrisonbe795fc2015-05-29 17:44:03 +01001595 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001596 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001597 int ret;
1598
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001599 /* Don't rely in hw updating PDPs, specially in lite-restore.
1600 * Ideally, we should set Force PD Restore in ctx descriptor,
1601 * but we can't. Force Restore would be a second option, but
1602 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001603 * not idle). PML4 is allocated during ppgtt init so this is
1604 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001605 if (req->ctx->ppgtt &&
1606 (intel_ring_flag(req->ring) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001607 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1608 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001609 ret = intel_logical_ring_emit_pdps(req);
1610 if (ret)
1611 return ret;
1612 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001613
1614 req->ctx->ppgtt->pd_dirty_rings &= ~intel_ring_flag(req->ring);
1615 }
1616
John Harrison4d616a22015-05-29 17:44:08 +01001617 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001618 if (ret)
1619 return ret;
1620
1621 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001622 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1623 (ppgtt<<8) |
1624 (dispatch_flags & I915_DISPATCH_RS ?
1625 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001626 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1627 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1628 intel_logical_ring_emit(ringbuf, MI_NOOP);
1629 intel_logical_ring_advance(ringbuf);
1630
1631 return 0;
1632}
1633
Oscar Mateo73d477f2014-07-24 17:04:31 +01001634static bool gen8_logical_ring_get_irq(struct intel_engine_cs *ring)
1635{
1636 struct drm_device *dev = ring->dev;
1637 struct drm_i915_private *dev_priv = dev->dev_private;
1638 unsigned long flags;
1639
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001640 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001641 return false;
1642
1643 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1644 if (ring->irq_refcount++ == 0) {
1645 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1646 POSTING_READ(RING_IMR(ring->mmio_base));
1647 }
1648 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1649
1650 return true;
1651}
1652
1653static void gen8_logical_ring_put_irq(struct intel_engine_cs *ring)
1654{
1655 struct drm_device *dev = ring->dev;
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657 unsigned long flags;
1658
1659 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1660 if (--ring->irq_refcount == 0) {
1661 I915_WRITE_IMR(ring, ~ring->irq_keep_mask);
1662 POSTING_READ(RING_IMR(ring->mmio_base));
1663 }
1664 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1665}
1666
John Harrison7deb4d32015-05-29 17:43:59 +01001667static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001668 u32 invalidate_domains,
1669 u32 unused)
1670{
John Harrison7deb4d32015-05-29 17:43:59 +01001671 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001672 struct intel_engine_cs *ring = ringbuf->ring;
1673 struct drm_device *dev = ring->dev;
1674 struct drm_i915_private *dev_priv = dev->dev_private;
1675 uint32_t cmd;
1676 int ret;
1677
John Harrison4d616a22015-05-29 17:44:08 +01001678 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001679 if (ret)
1680 return ret;
1681
1682 cmd = MI_FLUSH_DW + 1;
1683
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001684 /* We always require a command barrier so that subsequent
1685 * commands, such as breadcrumb interrupts, are strictly ordered
1686 * wrt the contents of the write cache being flushed to memory
1687 * (and thus being coherent from the CPU).
1688 */
1689 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1690
1691 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1692 cmd |= MI_INVALIDATE_TLB;
1693 if (ring == &dev_priv->ring[VCS])
1694 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001695 }
1696
1697 intel_logical_ring_emit(ringbuf, cmd);
1698 intel_logical_ring_emit(ringbuf,
1699 I915_GEM_HWS_SCRATCH_ADDR |
1700 MI_FLUSH_DW_USE_GTT);
1701 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1702 intel_logical_ring_emit(ringbuf, 0); /* value */
1703 intel_logical_ring_advance(ringbuf);
1704
1705 return 0;
1706}
1707
John Harrison7deb4d32015-05-29 17:43:59 +01001708static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001709 u32 invalidate_domains,
1710 u32 flush_domains)
1711{
John Harrison7deb4d32015-05-29 17:43:59 +01001712 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001713 struct intel_engine_cs *ring = ringbuf->ring;
1714 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Imre Deak9647ff32015-01-25 13:27:11 -08001715 bool vf_flush_wa;
Oscar Mateo47122742014-07-24 17:04:28 +01001716 u32 flags = 0;
1717 int ret;
1718
1719 flags |= PIPE_CONTROL_CS_STALL;
1720
1721 if (flush_domains) {
1722 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1723 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
1724 }
1725
1726 if (invalidate_domains) {
1727 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1728 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1729 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1730 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1731 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1732 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1733 flags |= PIPE_CONTROL_QW_WRITE;
1734 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
1735 }
1736
Imre Deak9647ff32015-01-25 13:27:11 -08001737 /*
1738 * On GEN9+ Before VF_CACHE_INVALIDATE we need to emit a NULL pipe
1739 * control.
1740 */
1741 vf_flush_wa = INTEL_INFO(ring->dev)->gen >= 9 &&
1742 flags & PIPE_CONTROL_VF_CACHE_INVALIDATE;
1743
John Harrison4d616a22015-05-29 17:44:08 +01001744 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001745 if (ret)
1746 return ret;
1747
Imre Deak9647ff32015-01-25 13:27:11 -08001748 if (vf_flush_wa) {
1749 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1750 intel_logical_ring_emit(ringbuf, 0);
1751 intel_logical_ring_emit(ringbuf, 0);
1752 intel_logical_ring_emit(ringbuf, 0);
1753 intel_logical_ring_emit(ringbuf, 0);
1754 intel_logical_ring_emit(ringbuf, 0);
1755 }
1756
Oscar Mateo47122742014-07-24 17:04:28 +01001757 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1758 intel_logical_ring_emit(ringbuf, flags);
1759 intel_logical_ring_emit(ringbuf, scratch_addr);
1760 intel_logical_ring_emit(ringbuf, 0);
1761 intel_logical_ring_emit(ringbuf, 0);
1762 intel_logical_ring_emit(ringbuf, 0);
1763 intel_logical_ring_advance(ringbuf);
1764
1765 return 0;
1766}
1767
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001768static u32 gen8_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1769{
1770 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1771}
1772
1773static void gen8_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1774{
1775 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1776}
1777
Imre Deak319404d2015-08-14 18:35:27 +03001778static u32 bxt_a_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1779{
1780
1781 /*
1782 * On BXT A steppings there is a HW coherency issue whereby the
1783 * MI_STORE_DATA_IMM storing the completed request's seqno
1784 * occasionally doesn't invalidate the CPU cache. Work around this by
1785 * clflushing the corresponding cacheline whenever the caller wants
1786 * the coherency to be guaranteed. Note that this cacheline is known
1787 * to be clean at this point, since we only write it in
1788 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1789 * this clflush in practice becomes an invalidate operation.
1790 */
1791
1792 if (!lazy_coherency)
1793 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1794
1795 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1796}
1797
1798static void bxt_a_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1799{
1800 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1801
1802 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
1803 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1804}
1805
John Harrisonc4e76632015-05-29 17:44:01 +01001806static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001807{
John Harrisonc4e76632015-05-29 17:44:01 +01001808 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001809 struct intel_engine_cs *ring = ringbuf->ring;
1810 u32 cmd;
1811 int ret;
1812
Michel Thierry53292cd2015-04-15 18:11:33 +01001813 /*
1814 * Reserve space for 2 NOOPs at the end of each request to be
1815 * used as a workaround for not being allowed to do lite
1816 * restore with HEAD==TAIL (WaIdleLiteRestore).
1817 */
John Harrison4d616a22015-05-29 17:44:08 +01001818 ret = intel_logical_ring_begin(request, 8);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001819 if (ret)
1820 return ret;
1821
Ville Syrjälä8edfbb82014-11-14 18:16:56 +02001822 cmd = MI_STORE_DWORD_IMM_GEN4;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001823 cmd |= MI_GLOBAL_GTT;
1824
1825 intel_logical_ring_emit(ringbuf, cmd);
1826 intel_logical_ring_emit(ringbuf,
1827 (ring->status_page.gfx_addr +
1828 (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)));
1829 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001830 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001831 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1832 intel_logical_ring_emit(ringbuf, MI_NOOP);
John Harrisonae707972015-05-29 17:44:14 +01001833 intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001834
Michel Thierry53292cd2015-04-15 18:11:33 +01001835 /*
1836 * Here we add two extra NOOPs as padding to avoid
1837 * lite restore of a context with HEAD==TAIL.
1838 */
1839 intel_logical_ring_emit(ringbuf, MI_NOOP);
1840 intel_logical_ring_emit(ringbuf, MI_NOOP);
1841 intel_logical_ring_advance(ringbuf);
1842
Oscar Mateo4da46e12014-07-24 17:04:27 +01001843 return 0;
1844}
1845
John Harrisonbe013632015-05-29 17:43:45 +01001846static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001847{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001848 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001849 int ret;
1850
John Harrisonbe013632015-05-29 17:43:45 +01001851 ret = i915_gem_render_state_prepare(req->ring, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001852 if (ret)
1853 return ret;
1854
1855 if (so.rodata == NULL)
1856 return 0;
1857
John Harrisonbe795fc2015-05-29 17:44:03 +01001858 ret = req->ring->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001859 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001860 if (ret)
1861 goto out;
1862
Arun Siluvery84e81022015-07-20 10:46:10 +01001863 ret = req->ring->emit_bb_start(req,
1864 (so.ggtt_offset + so.aux_batch_offset),
1865 I915_DISPATCH_SECURE);
1866 if (ret)
1867 goto out;
1868
John Harrisonb2af0372015-05-29 17:43:50 +01001869 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001870
Damien Lespiaucef437a2015-02-10 19:32:19 +00001871out:
1872 i915_gem_render_state_fini(&so);
1873 return ret;
1874}
1875
John Harrison87531812015-05-29 17:43:44 +01001876static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001877{
1878 int ret;
1879
John Harrisone2be4fa2015-05-29 17:43:54 +01001880 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001881 if (ret)
1882 return ret;
1883
Peter Antoine3bbaba02015-07-10 20:13:11 +03001884 ret = intel_rcs_context_init_mocs(req);
1885 /*
1886 * Failing to program the MOCS is non-fatal.The system will not
1887 * run at peak performance. So generate an error and carry on.
1888 */
1889 if (ret)
1890 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1891
John Harrisonbe013632015-05-29 17:43:45 +01001892 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001893}
1894
Oscar Mateo73e4d072014-07-24 17:04:48 +01001895/**
1896 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1897 *
1898 * @ring: Engine Command Streamer.
1899 *
1900 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001901void intel_logical_ring_cleanup(struct intel_engine_cs *ring)
1902{
John Harrison6402c332014-10-31 12:00:26 +00001903 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001904
Oscar Mateo48d82382014-07-24 17:04:23 +01001905 if (!intel_ring_initialized(ring))
1906 return;
1907
John Harrison6402c332014-10-31 12:00:26 +00001908 dev_priv = ring->dev->dev_private;
1909
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001910 intel_logical_ring_stop(ring);
1911 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
Oscar Mateo48d82382014-07-24 17:04:23 +01001912
1913 if (ring->cleanup)
1914 ring->cleanup(ring);
1915
1916 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01001917 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001918
1919 if (ring->status_page.obj) {
1920 kunmap(sg_page(ring->status_page.obj->pages->sgl));
1921 ring->status_page.obj = NULL;
1922 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001923
1924 lrc_destroy_wa_ctx_obj(ring);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001925}
1926
1927static int logical_ring_init(struct drm_device *dev, struct intel_engine_cs *ring)
1928{
Oscar Mateo48d82382014-07-24 17:04:23 +01001929 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01001930
1931 /* Intentionally left blank. */
1932 ring->buffer = NULL;
1933
1934 ring->dev = dev;
1935 INIT_LIST_HEAD(&ring->active_list);
1936 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson06fbca72015-04-07 16:20:36 +01001937 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001938 init_waitqueue_head(&ring->irq_queue);
1939
Michel Thierryacdd8842014-07-24 17:04:38 +01001940 INIT_LIST_HEAD(&ring->execlist_queue);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001941 INIT_LIST_HEAD(&ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +01001942 spin_lock_init(&ring->execlist_lock);
1943
Oscar Mateo48d82382014-07-24 17:04:23 +01001944 ret = i915_cmd_parser_init_ring(ring);
1945 if (ret)
1946 return ret;
1947
Nick Hoathe84fe802015-09-11 12:53:46 +01001948 ret = intel_lr_context_deferred_alloc(ring->default_context, ring);
1949 if (ret)
1950 return ret;
1951
1952 /* As this is the default context, always pin it */
1953 ret = intel_lr_context_do_pin(
1954 ring,
1955 ring->default_context->engine[ring->id].state,
1956 ring->default_context->engine[ring->id].ringbuf);
1957 if (ret) {
1958 DRM_ERROR(
1959 "Failed to pin and map ringbuffer %s: %d\n",
1960 ring->name, ret);
1961 return ret;
1962 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01001963
1964 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001965}
1966
1967static int logical_render_ring_init(struct drm_device *dev)
1968{
1969 struct drm_i915_private *dev_priv = dev->dev_private;
1970 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01001971 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001972
1973 ring->name = "render ring";
1974 ring->id = RCS;
1975 ring->mmio_base = RENDER_RING_BASE;
1976 ring->irq_enable_mask =
1977 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001978 ring->irq_keep_mask =
1979 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
1980 if (HAS_L3_DPF(dev))
1981 ring->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001982
Damien Lespiau82ef8222015-02-09 19:33:08 +00001983 if (INTEL_INFO(dev)->gen >= 9)
1984 ring->init_hw = gen9_init_render_ring;
1985 else
1986 ring->init_hw = gen8_init_render_ring;
Thomas Daniele7778be2014-12-02 12:50:48 +00001987 ring->init_context = gen8_init_rcs_context;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001988 ring->cleanup = intel_fini_pipe_control;
Imre Deak319404d2015-08-14 18:35:27 +03001989 if (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0) {
1990 ring->get_seqno = bxt_a_get_seqno;
1991 ring->set_seqno = bxt_a_set_seqno;
1992 } else {
1993 ring->get_seqno = gen8_get_seqno;
1994 ring->set_seqno = gen8_set_seqno;
1995 }
Oscar Mateo4da46e12014-07-24 17:04:27 +01001996 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001997 ring->emit_flush = gen8_emit_flush_render;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001998 ring->irq_get = gen8_logical_ring_get_irq;
1999 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01002000 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002001
Daniel Vetter99be1df2014-11-20 00:33:06 +01002002 ring->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002003
2004 ret = intel_init_pipe_control(ring);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002005 if (ret)
2006 return ret;
2007
Arun Siluvery17ee9502015-06-19 19:07:01 +01002008 ret = intel_init_workaround_bb(ring);
2009 if (ret) {
2010 /*
2011 * We continue even if we fail to initialize WA batch
2012 * because we only expect rare glitches but nothing
2013 * critical to prevent us from using GPU
2014 */
2015 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2016 ret);
2017 }
2018
Arun Siluveryc4db7592015-06-19 18:37:11 +01002019 ret = logical_ring_init(dev, ring);
2020 if (ret) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01002021 lrc_destroy_wa_ctx_obj(ring);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002022 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002023
2024 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002025}
2026
2027static int logical_bsd_ring_init(struct drm_device *dev)
2028{
2029 struct drm_i915_private *dev_priv = dev->dev_private;
2030 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2031
2032 ring->name = "bsd ring";
2033 ring->id = VCS;
2034 ring->mmio_base = GEN6_BSD_RING_BASE;
2035 ring->irq_enable_mask =
2036 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002037 ring->irq_keep_mask =
2038 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002039
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002040 ring->init_hw = gen8_init_common_ring;
Imre Deak319404d2015-08-14 18:35:27 +03002041 if (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0) {
2042 ring->get_seqno = bxt_a_get_seqno;
2043 ring->set_seqno = bxt_a_set_seqno;
2044 } else {
2045 ring->get_seqno = gen8_get_seqno;
2046 ring->set_seqno = gen8_set_seqno;
2047 }
Oscar Mateo4da46e12014-07-24 17:04:27 +01002048 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01002049 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002050 ring->irq_get = gen8_logical_ring_get_irq;
2051 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01002052 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002053
Oscar Mateo454afeb2014-07-24 17:04:22 +01002054 return logical_ring_init(dev, ring);
2055}
2056
2057static int logical_bsd2_ring_init(struct drm_device *dev)
2058{
2059 struct drm_i915_private *dev_priv = dev->dev_private;
2060 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2061
2062 ring->name = "bds2 ring";
2063 ring->id = VCS2;
2064 ring->mmio_base = GEN8_BSD2_RING_BASE;
2065 ring->irq_enable_mask =
2066 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002067 ring->irq_keep_mask =
2068 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002069
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002070 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01002071 ring->get_seqno = gen8_get_seqno;
2072 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01002073 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01002074 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002075 ring->irq_get = gen8_logical_ring_get_irq;
2076 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01002077 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002078
Oscar Mateo454afeb2014-07-24 17:04:22 +01002079 return logical_ring_init(dev, ring);
2080}
2081
2082static int logical_blt_ring_init(struct drm_device *dev)
2083{
2084 struct drm_i915_private *dev_priv = dev->dev_private;
2085 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2086
2087 ring->name = "blitter ring";
2088 ring->id = BCS;
2089 ring->mmio_base = BLT_RING_BASE;
2090 ring->irq_enable_mask =
2091 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002092 ring->irq_keep_mask =
2093 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002094
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002095 ring->init_hw = gen8_init_common_ring;
Imre Deak319404d2015-08-14 18:35:27 +03002096 if (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0) {
2097 ring->get_seqno = bxt_a_get_seqno;
2098 ring->set_seqno = bxt_a_set_seqno;
2099 } else {
2100 ring->get_seqno = gen8_get_seqno;
2101 ring->set_seqno = gen8_set_seqno;
2102 }
Oscar Mateo4da46e12014-07-24 17:04:27 +01002103 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01002104 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002105 ring->irq_get = gen8_logical_ring_get_irq;
2106 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01002107 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002108
Oscar Mateo454afeb2014-07-24 17:04:22 +01002109 return logical_ring_init(dev, ring);
2110}
2111
2112static int logical_vebox_ring_init(struct drm_device *dev)
2113{
2114 struct drm_i915_private *dev_priv = dev->dev_private;
2115 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
2116
2117 ring->name = "video enhancement ring";
2118 ring->id = VECS;
2119 ring->mmio_base = VEBOX_RING_BASE;
2120 ring->irq_enable_mask =
2121 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002122 ring->irq_keep_mask =
2123 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002124
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002125 ring->init_hw = gen8_init_common_ring;
Imre Deak319404d2015-08-14 18:35:27 +03002126 if (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0) {
2127 ring->get_seqno = bxt_a_get_seqno;
2128 ring->set_seqno = bxt_a_set_seqno;
2129 } else {
2130 ring->get_seqno = gen8_get_seqno;
2131 ring->set_seqno = gen8_set_seqno;
2132 }
Oscar Mateo4da46e12014-07-24 17:04:27 +01002133 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01002134 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002135 ring->irq_get = gen8_logical_ring_get_irq;
2136 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01002137 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002138
Oscar Mateo454afeb2014-07-24 17:04:22 +01002139 return logical_ring_init(dev, ring);
2140}
2141
Oscar Mateo73e4d072014-07-24 17:04:48 +01002142/**
2143 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2144 * @dev: DRM device.
2145 *
2146 * This function inits the engines for an Execlists submission style (the equivalent in the
2147 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
2148 * those engines that are present in the hardware.
2149 *
2150 * Return: non-zero if the initialization failed.
2151 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002152int intel_logical_rings_init(struct drm_device *dev)
2153{
2154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 int ret;
2156
2157 ret = logical_render_ring_init(dev);
2158 if (ret)
2159 return ret;
2160
2161 if (HAS_BSD(dev)) {
2162 ret = logical_bsd_ring_init(dev);
2163 if (ret)
2164 goto cleanup_render_ring;
2165 }
2166
2167 if (HAS_BLT(dev)) {
2168 ret = logical_blt_ring_init(dev);
2169 if (ret)
2170 goto cleanup_bsd_ring;
2171 }
2172
2173 if (HAS_VEBOX(dev)) {
2174 ret = logical_vebox_ring_init(dev);
2175 if (ret)
2176 goto cleanup_blt_ring;
2177 }
2178
2179 if (HAS_BSD2(dev)) {
2180 ret = logical_bsd2_ring_init(dev);
2181 if (ret)
2182 goto cleanup_vebox_ring;
2183 }
2184
Oscar Mateo454afeb2014-07-24 17:04:22 +01002185 return 0;
2186
Oscar Mateo454afeb2014-07-24 17:04:22 +01002187cleanup_vebox_ring:
2188 intel_logical_ring_cleanup(&dev_priv->ring[VECS]);
2189cleanup_blt_ring:
2190 intel_logical_ring_cleanup(&dev_priv->ring[BCS]);
2191cleanup_bsd_ring:
2192 intel_logical_ring_cleanup(&dev_priv->ring[VCS]);
2193cleanup_render_ring:
2194 intel_logical_ring_cleanup(&dev_priv->ring[RCS]);
2195
2196 return ret;
2197}
2198
Jeff McGee0cea6502015-02-13 10:27:56 -06002199static u32
2200make_rpcs(struct drm_device *dev)
2201{
2202 u32 rpcs = 0;
2203
2204 /*
2205 * No explicit RPCS request is needed to ensure full
2206 * slice/subslice/EU enablement prior to Gen9.
2207 */
2208 if (INTEL_INFO(dev)->gen < 9)
2209 return 0;
2210
2211 /*
2212 * Starting in Gen9, render power gating can leave
2213 * slice/subslice/EU in a partially enabled state. We
2214 * must make an explicit request through RPCS for full
2215 * enablement.
2216 */
2217 if (INTEL_INFO(dev)->has_slice_pg) {
2218 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2219 rpcs |= INTEL_INFO(dev)->slice_total <<
2220 GEN8_RPCS_S_CNT_SHIFT;
2221 rpcs |= GEN8_RPCS_ENABLE;
2222 }
2223
2224 if (INTEL_INFO(dev)->has_subslice_pg) {
2225 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2226 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2227 GEN8_RPCS_SS_CNT_SHIFT;
2228 rpcs |= GEN8_RPCS_ENABLE;
2229 }
2230
2231 if (INTEL_INFO(dev)->has_eu_pg) {
2232 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2233 GEN8_RPCS_EU_MIN_SHIFT;
2234 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2235 GEN8_RPCS_EU_MAX_SHIFT;
2236 rpcs |= GEN8_RPCS_ENABLE;
2237 }
2238
2239 return rpcs;
2240}
2241
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002242static int
2243populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
2244 struct intel_engine_cs *ring, struct intel_ringbuffer *ringbuf)
2245{
Thomas Daniel2d965532014-08-19 10:13:36 +01002246 struct drm_device *dev = ring->dev;
2247 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002248 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002249 struct page *page;
2250 uint32_t *reg_state;
2251 int ret;
2252
Thomas Daniel2d965532014-08-19 10:13:36 +01002253 if (!ppgtt)
2254 ppgtt = dev_priv->mm.aliasing_ppgtt;
2255
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002256 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2257 if (ret) {
2258 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2259 return ret;
2260 }
2261
2262 ret = i915_gem_object_get_pages(ctx_obj);
2263 if (ret) {
2264 DRM_DEBUG_DRIVER("Could not get object pages\n");
2265 return ret;
2266 }
2267
2268 i915_gem_object_pin_pages(ctx_obj);
2269
2270 /* The second page of the context object contains some fields which must
2271 * be set up prior to the first execution. */
Alex Daid1675192015-08-12 15:43:43 +01002272 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002273 reg_state = kmap_atomic(page);
2274
2275 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2276 * commands followed by (reg, value) pairs. The values we are setting here are
2277 * only for the first context restore: on a subsequent save, the GPU will
2278 * recreate this batchbuffer with new values (including all the missing
2279 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
2280 if (ring->id == RCS)
2281 reg_state[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(14);
2282 else
2283 reg_state[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(11);
2284 reg_state[CTX_LRI_HEADER_0] |= MI_LRI_FORCE_POSTED;
2285 reg_state[CTX_CONTEXT_CONTROL] = RING_CONTEXT_CONTROL(ring);
2286 reg_state[CTX_CONTEXT_CONTROL+1] =
Zhi Wang5baa22c52015-02-10 17:11:36 +08002287 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
Abdiel Janulgue69225282015-06-16 13:39:42 +03002288 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2289 CTX_CTRL_RS_CTX_ENABLE);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002290 reg_state[CTX_RING_HEAD] = RING_HEAD(ring->mmio_base);
2291 reg_state[CTX_RING_HEAD+1] = 0;
2292 reg_state[CTX_RING_TAIL] = RING_TAIL(ring->mmio_base);
2293 reg_state[CTX_RING_TAIL+1] = 0;
2294 reg_state[CTX_RING_BUFFER_START] = RING_START(ring->mmio_base);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002295 /* Ring buffer start address is not known until the buffer is pinned.
2296 * It is written to the context image in execlists_update_context()
2297 */
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002298 reg_state[CTX_RING_BUFFER_CONTROL] = RING_CTL(ring->mmio_base);
2299 reg_state[CTX_RING_BUFFER_CONTROL+1] =
2300 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID;
2301 reg_state[CTX_BB_HEAD_U] = ring->mmio_base + 0x168;
2302 reg_state[CTX_BB_HEAD_U+1] = 0;
2303 reg_state[CTX_BB_HEAD_L] = ring->mmio_base + 0x140;
2304 reg_state[CTX_BB_HEAD_L+1] = 0;
2305 reg_state[CTX_BB_STATE] = ring->mmio_base + 0x110;
2306 reg_state[CTX_BB_STATE+1] = (1<<5);
2307 reg_state[CTX_SECOND_BB_HEAD_U] = ring->mmio_base + 0x11c;
2308 reg_state[CTX_SECOND_BB_HEAD_U+1] = 0;
2309 reg_state[CTX_SECOND_BB_HEAD_L] = ring->mmio_base + 0x114;
2310 reg_state[CTX_SECOND_BB_HEAD_L+1] = 0;
2311 reg_state[CTX_SECOND_BB_STATE] = ring->mmio_base + 0x118;
2312 reg_state[CTX_SECOND_BB_STATE+1] = 0;
2313 if (ring->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002314 reg_state[CTX_BB_PER_CTX_PTR] = ring->mmio_base + 0x1c0;
2315 reg_state[CTX_BB_PER_CTX_PTR+1] = 0;
2316 reg_state[CTX_RCS_INDIRECT_CTX] = ring->mmio_base + 0x1c4;
2317 reg_state[CTX_RCS_INDIRECT_CTX+1] = 0;
2318 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET] = ring->mmio_base + 0x1c8;
2319 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] = 0;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002320 if (ring->wa_ctx.obj) {
2321 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
2322 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2323
2324 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2325 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2326 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2327
2328 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
2329 CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT << 6;
2330
2331 reg_state[CTX_BB_PER_CTX_PTR+1] =
2332 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2333 0x01;
2334 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002335 }
2336 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9);
2337 reg_state[CTX_LRI_HEADER_1] |= MI_LRI_FORCE_POSTED;
2338 reg_state[CTX_CTX_TIMESTAMP] = ring->mmio_base + 0x3a8;
2339 reg_state[CTX_CTX_TIMESTAMP+1] = 0;
2340 reg_state[CTX_PDP3_UDW] = GEN8_RING_PDP_UDW(ring, 3);
2341 reg_state[CTX_PDP3_LDW] = GEN8_RING_PDP_LDW(ring, 3);
2342 reg_state[CTX_PDP2_UDW] = GEN8_RING_PDP_UDW(ring, 2);
2343 reg_state[CTX_PDP2_LDW] = GEN8_RING_PDP_LDW(ring, 2);
2344 reg_state[CTX_PDP1_UDW] = GEN8_RING_PDP_UDW(ring, 1);
2345 reg_state[CTX_PDP1_LDW] = GEN8_RING_PDP_LDW(ring, 1);
2346 reg_state[CTX_PDP0_UDW] = GEN8_RING_PDP_UDW(ring, 0);
2347 reg_state[CTX_PDP0_LDW] = GEN8_RING_PDP_LDW(ring, 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002348
Michel Thierry2dba3232015-07-30 11:06:23 +01002349 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2350 /* 64b PPGTT (48bit canonical)
2351 * PDP0_DESCRIPTOR contains the base address to PML4 and
2352 * other PDP Descriptors are ignored.
2353 */
2354 ASSIGN_CTX_PML4(ppgtt, reg_state);
2355 } else {
2356 /* 32b PPGTT
2357 * PDP*_DESCRIPTOR contains the base address of space supported.
2358 * With dynamic page allocation, PDPs may not be allocated at
2359 * this point. Point the unallocated PDPs to the scratch page
2360 */
2361 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
2362 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
2363 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
2364 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
2365 }
2366
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002367 if (ring->id == RCS) {
2368 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Jeff McGee0cea6502015-02-13 10:27:56 -06002369 reg_state[CTX_R_PWR_CLK_STATE] = GEN8_R_PWR_CLK_STATE;
2370 reg_state[CTX_R_PWR_CLK_STATE+1] = make_rpcs(dev);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002371 }
2372
2373 kunmap_atomic(reg_state);
2374
2375 ctx_obj->dirty = 1;
2376 set_page_dirty(page);
2377 i915_gem_object_unpin_pages(ctx_obj);
2378
2379 return 0;
2380}
2381
Oscar Mateo73e4d072014-07-24 17:04:48 +01002382/**
2383 * intel_lr_context_free() - free the LRC specific bits of a context
2384 * @ctx: the LR context to free.
2385 *
2386 * The real context freeing is done in i915_gem_context_free: this only
2387 * takes care of the bits that are LRC related: the per-engine backing
2388 * objects and the logical ringbuffer.
2389 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002390void intel_lr_context_free(struct intel_context *ctx)
2391{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002392 int i;
2393
2394 for (i = 0; i < I915_NUM_RINGS; i++) {
2395 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002396
Oscar Mateo8c8579172014-07-24 17:04:14 +01002397 if (ctx_obj) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00002398 struct intel_ringbuffer *ringbuf =
2399 ctx->engine[i].ringbuf;
2400 struct intel_engine_cs *ring = ringbuf->ring;
2401
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002402 if (ctx == ring->default_context) {
2403 intel_unpin_ringbuffer_obj(ringbuf);
2404 i915_gem_object_ggtt_unpin(ctx_obj);
2405 }
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02002406 WARN_ON(ctx->engine[ring->id].pin_count);
Chris Wilson01101fa2015-09-03 13:01:39 +01002407 intel_ringbuffer_free(ringbuf);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002408 drm_gem_object_unreference(&ctx_obj->base);
2409 }
2410 }
2411}
2412
2413static uint32_t get_lr_context_size(struct intel_engine_cs *ring)
2414{
2415 int ret = 0;
2416
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002417 WARN_ON(INTEL_INFO(ring->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002418
2419 switch (ring->id) {
2420 case RCS:
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002421 if (INTEL_INFO(ring->dev)->gen >= 9)
2422 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2423 else
2424 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002425 break;
2426 case VCS:
2427 case BCS:
2428 case VECS:
2429 case VCS2:
2430 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2431 break;
2432 }
2433
2434 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002435}
2436
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002437static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
Thomas Daniel1df06b72014-10-29 09:52:51 +00002438 struct drm_i915_gem_object *default_ctx_obj)
2439{
2440 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Alex Daid1675192015-08-12 15:43:43 +01002441 struct page *page;
Thomas Daniel1df06b72014-10-29 09:52:51 +00002442
Alex Daid1675192015-08-12 15:43:43 +01002443 /* The HWSP is part of the default context object in LRC mode. */
2444 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj)
2445 + LRC_PPHWSP_PN * PAGE_SIZE;
2446 page = i915_gem_object_get_page(default_ctx_obj, LRC_PPHWSP_PN);
2447 ring->status_page.page_addr = kmap(page);
Thomas Daniel1df06b72014-10-29 09:52:51 +00002448 ring->status_page.obj = default_ctx_obj;
2449
2450 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
2451 (u32)ring->status_page.gfx_addr);
2452 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002453}
2454
Oscar Mateo73e4d072014-07-24 17:04:48 +01002455/**
Nick Hoathe84fe802015-09-11 12:53:46 +01002456 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002457 * @ctx: LR context to create.
2458 * @ring: engine to be used with the context.
2459 *
2460 * This function can be called more than once, with different engines, if we plan
2461 * to use the context with them. The context backing objects and the ringbuffers
2462 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2463 * the creation is a deferred call: it's better to make sure first that we need to use
2464 * a given ring with the context.
2465 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002466 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002467 */
Nick Hoathe84fe802015-09-11 12:53:46 +01002468
2469int intel_lr_context_deferred_alloc(struct intel_context *ctx,
Oscar Mateoede7d422014-07-24 17:04:12 +01002470 struct intel_engine_cs *ring)
2471{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002472 struct drm_device *dev = ring->dev;
2473 struct drm_i915_gem_object *ctx_obj;
2474 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002475 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002476 int ret;
2477
Oscar Mateoede7d422014-07-24 17:04:12 +01002478 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002479 WARN_ON(ctx->engine[ring->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002480
Oscar Mateo8c8579172014-07-24 17:04:14 +01002481 context_size = round_up(get_lr_context_size(ring), 4096);
2482
Alex Daid1675192015-08-12 15:43:43 +01002483 /* One extra page as the sharing data between driver and GuC */
2484 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2485
Chris Wilson149c86e2015-04-07 16:21:11 +01002486 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002487 if (!ctx_obj) {
2488 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2489 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002490 }
2491
Chris Wilson01101fa2015-09-03 13:01:39 +01002492 ringbuf = intel_engine_create_ringbuffer(ring, 4 * PAGE_SIZE);
2493 if (IS_ERR(ringbuf)) {
2494 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002495 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002496 }
2497
2498 ret = populate_lr_context(ctx, ctx_obj, ring, ringbuf);
2499 if (ret) {
2500 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002501 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002502 }
2503
2504 ctx->engine[ring->id].ringbuf = ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002505 ctx->engine[ring->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002506
Nick Hoathe84fe802015-09-11 12:53:46 +01002507 if (ctx != ring->default_context && ring->init_context) {
2508 struct drm_i915_gem_request *req;
John Harrison76c39162015-05-29 17:43:43 +01002509
Nick Hoathe84fe802015-09-11 12:53:46 +01002510 ret = i915_gem_request_alloc(ring,
2511 ctx, &req);
2512 if (ret) {
2513 DRM_ERROR("ring create req: %d\n",
2514 ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002515 goto error_ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00002516 }
2517
Nick Hoathe84fe802015-09-11 12:53:46 +01002518 ret = ring->init_context(req);
2519 if (ret) {
2520 DRM_ERROR("ring init context: %d\n",
2521 ret);
2522 i915_gem_request_cancel(req);
2523 goto error_ringbuf;
2524 }
2525 i915_add_request_no_flush(req);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002526 }
Oscar Mateoede7d422014-07-24 17:04:12 +01002527 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002528
Chris Wilson01101fa2015-09-03 13:01:39 +01002529error_ringbuf:
2530 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002531error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002532 drm_gem_object_unreference(&ctx_obj->base);
Nick Hoathe84fe802015-09-11 12:53:46 +01002533 ctx->engine[ring->id].ringbuf = NULL;
2534 ctx->engine[ring->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002535 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002536}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002537
2538void intel_lr_context_reset(struct drm_device *dev,
2539 struct intel_context *ctx)
2540{
2541 struct drm_i915_private *dev_priv = dev->dev_private;
2542 struct intel_engine_cs *ring;
2543 int i;
2544
2545 for_each_ring(ring, dev_priv, i) {
2546 struct drm_i915_gem_object *ctx_obj =
2547 ctx->engine[ring->id].state;
2548 struct intel_ringbuffer *ringbuf =
2549 ctx->engine[ring->id].ringbuf;
2550 uint32_t *reg_state;
2551 struct page *page;
2552
2553 if (!ctx_obj)
2554 continue;
2555
2556 if (i915_gem_object_get_pages(ctx_obj)) {
2557 WARN(1, "Failed get_pages for context obj\n");
2558 continue;
2559 }
Alex Daid1675192015-08-12 15:43:43 +01002560 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002561 reg_state = kmap_atomic(page);
2562
2563 reg_state[CTX_RING_HEAD+1] = 0;
2564 reg_state[CTX_RING_TAIL+1] = 0;
2565
2566 kunmap_atomic(reg_state);
2567
2568 ringbuf->head = 0;
2569 ringbuf->tail = 0;
2570 }
2571}