blob: bb7ab3c321d61316e90405e301bb5a3e962e638b [file] [log] [blame]
David Ertmane78b80b2014-02-04 01:56:06 +00001/* Intel PRO/1000 Linux driver
2 * Copyright(c) 1999 - 2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
Auke Kokbc7f75f2007-09-17 12:30:59 -070021
22#ifndef _E1000_DEFINES_H_
23#define _E1000_DEFINES_H_
24
Auke Kokbc7f75f2007-09-17 12:30:59 -070025/* Number of Transmit and Receive Descriptors must be a multiple of 8 */
26#define REQ_TX_DESCRIPTOR_MULTIPLE 8
27#define REQ_RX_DESCRIPTOR_MULTIPLE 8
28
29/* Definitions for power management and wakeup registers */
30/* Wake Up Control */
David Ertman74f350e2014-02-22 03:15:17 +000031#define E1000_WUC_APME 0x00000001 /* APM Enable */
32#define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
33#define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */
34#define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */
35#define E1000_WUC_PHY_WAKE 0x00000100 /* if PHY supports wakeup */
Auke Kokbc7f75f2007-09-17 12:30:59 -070036
37/* Wake Up Filter Control */
38#define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
39#define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
40#define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
41#define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
42#define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
Mitch Williamsefb90e42008-01-29 12:43:02 -080043#define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
Auke Kokbc7f75f2007-09-17 12:30:59 -070044
Bruce Allana4f58f52009-06-02 11:29:18 +000045/* Wake Up Status */
46#define E1000_WUS_LNKC E1000_WUFC_LNKC
47#define E1000_WUS_MAG E1000_WUFC_MAG
48#define E1000_WUS_EX E1000_WUFC_EX
49#define E1000_WUS_MC E1000_WUFC_MC
50#define E1000_WUS_BC E1000_WUFC_BC
51
Auke Kokbc7f75f2007-09-17 12:30:59 -070052/* Extended Device Control */
Bruce Allan2fbe4522012-04-19 03:21:47 +000053#define E1000_CTRL_EXT_LPCD 0x00000004 /* LCD Power Cycle Done */
Bruce Allan93a23f42009-12-08 07:27:41 +000054#define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Definable Pin 3 */
Bruce Allanba9e1862012-05-10 02:34:39 +000055#define E1000_CTRL_EXT_FORCE_SMBUS 0x00000800 /* Force SMBus mode */
Auke Kokbc7f75f2007-09-17 12:30:59 -070056#define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */
Bruce Allan1d5846b2009-10-29 13:46:05 +000057#define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */
Auke Kokbc7f75f2007-09-17 12:30:59 -070058#define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
dave graham5df3f0e2009-02-10 12:51:41 +000059#define E1000_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000 /* DMA Dynamic Clock Gating */
Auke Kokbc7f75f2007-09-17 12:30:59 -070060#define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
61#define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
Bruce Allan4662e822008-08-26 18:37:06 -070062#define E1000_CTRL_EXT_EIAME 0x01000000
Auke Kokbc7f75f2007-09-17 12:30:59 -070063#define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */
Bruce Allanc29c3ba2013-02-20 04:05:50 +000064#define E1000_CTRL_EXT_IAME 0x08000000 /* Int ACK Auto-mask */
Bruce Allan4662e822008-08-26 18:37:06 -070065#define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
Bruce Allan23e4f062011-02-25 07:44:51 +000066#define E1000_CTRL_EXT_LSECCK 0x00001000
Bruce Allana4f58f52009-06-02 11:29:18 +000067#define E1000_CTRL_EXT_PHYPDEN 0x00100000
Auke Kokbc7f75f2007-09-17 12:30:59 -070068
Auke Kok489815c2008-02-21 15:11:07 -080069/* Receive Descriptor bit definitions */
Auke Kokbc7f75f2007-09-17 12:30:59 -070070#define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
71#define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
72#define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
73#define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
Auke Kok489815c2008-02-21 15:11:07 -080074#define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
Auke Kokbc7f75f2007-09-17 12:30:59 -070075#define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
76#define E1000_RXD_ERR_CE 0x01 /* CRC Error */
77#define E1000_RXD_ERR_SE 0x02 /* Symbol Error */
78#define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */
79#define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */
80#define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */
Bruce Allan2e1706f2012-06-30 20:02:42 +000081#define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */
Auke Kokbc7f75f2007-09-17 12:30:59 -070082#define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */
83#define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
84
Bruce Allanb67e1912012-12-27 08:32:33 +000085#define E1000_RXDEXT_STATERR_TST 0x00000100 /* Time Stamp taken */
Auke Kokbc7f75f2007-09-17 12:30:59 -070086#define E1000_RXDEXT_STATERR_CE 0x01000000
87#define E1000_RXDEXT_STATERR_SE 0x02000000
88#define E1000_RXDEXT_STATERR_SEQ 0x04000000
89#define E1000_RXDEXT_STATERR_CXE 0x10000000
90#define E1000_RXDEXT_STATERR_RXE 0x80000000
91
92/* mask to determine if packets should be dropped due to frame errors */
93#define E1000_RXD_ERR_FRAME_ERR_MASK ( \
Bruce Allan55c5f552013-01-12 07:28:24 +000094 E1000_RXD_ERR_CE | \
95 E1000_RXD_ERR_SE | \
96 E1000_RXD_ERR_SEQ | \
97 E1000_RXD_ERR_CXE | \
98 E1000_RXD_ERR_RXE)
Auke Kokbc7f75f2007-09-17 12:30:59 -070099
100/* Same mask, but for extended and packet split descriptors */
101#define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
Bruce Allan55c5f552013-01-12 07:28:24 +0000102 E1000_RXDEXT_STATERR_CE | \
103 E1000_RXDEXT_STATERR_SE | \
104 E1000_RXDEXT_STATERR_SEQ | \
105 E1000_RXDEXT_STATERR_CXE | \
106 E1000_RXDEXT_STATERR_RXE)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700107
Bruce Allan70495a52012-01-11 01:26:50 +0000108#define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000
109#define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
110#define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
111#define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
112#define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
113#define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
114
Auke Kokbc7f75f2007-09-17 12:30:59 -0700115#define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000
116
117/* Management Control */
118#define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
119#define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
120#define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
121#define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
122#define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
Bruce Allanad680762008-03-28 09:15:03 -0700123/* Enable MAC address filtering */
124#define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
125/* Enable MNG packets to host memory */
126#define E1000_MANC_EN_MNG2HOST 0x00200000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700127
Bruce Allancd791612010-05-10 14:59:51 +0000128#define E1000_MANC2H_PORT_623 0x00000020 /* Port 0x26f */
129#define E1000_MANC2H_PORT_664 0x00000040 /* Port 0x298 */
130#define E1000_MDEF_PORT_623 0x00000800 /* Port 0x26f */
131#define E1000_MDEF_PORT_664 0x00000400 /* Port 0x298 */
132
Auke Kokbc7f75f2007-09-17 12:30:59 -0700133/* Receive Control */
134#define E1000_RCTL_EN 0x00000002 /* enable */
135#define E1000_RCTL_SBP 0x00000004 /* store bad packet */
136#define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
137#define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
138#define E1000_RCTL_LPE 0x00000020 /* long packet enable */
139#define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */
140#define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
141#define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
142#define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */
Bruce Allanad680762008-03-28 09:15:03 -0700143#define E1000_RCTL_RDMTS_HALF 0x00000000 /* Rx desc min threshold size */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700144#define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
Bruce Allana4f58f52009-06-02 11:29:18 +0000145#define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700146#define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
147/* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
Bruce Allanad680762008-03-28 09:15:03 -0700148#define E1000_RCTL_SZ_2048 0x00000000 /* Rx buffer size 2048 */
149#define E1000_RCTL_SZ_1024 0x00010000 /* Rx buffer size 1024 */
150#define E1000_RCTL_SZ_512 0x00020000 /* Rx buffer size 512 */
151#define E1000_RCTL_SZ_256 0x00030000 /* Rx buffer size 256 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700152/* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
Bruce Allanad680762008-03-28 09:15:03 -0700153#define E1000_RCTL_SZ_16384 0x00010000 /* Rx buffer size 16384 */
154#define E1000_RCTL_SZ_8192 0x00020000 /* Rx buffer size 8192 */
155#define E1000_RCTL_SZ_4096 0x00030000 /* Rx buffer size 4096 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700156#define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
157#define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
158#define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */
Ben Greearcf955e62012-02-11 15:39:51 +0000159#define E1000_RCTL_DPF 0x00400000 /* Discard Pause Frames */
Bruce Allana4f58f52009-06-02 11:29:18 +0000160#define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700161#define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */
162#define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
163
Bruce Allane921eb12012-11-28 09:28:37 +0000164/* Use byte values for the following shift parameters
Auke Kokbc7f75f2007-09-17 12:30:59 -0700165 * Usage:
166 * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
167 * E1000_PSRCTL_BSIZE0_MASK) |
168 * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
169 * E1000_PSRCTL_BSIZE1_MASK) |
170 * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
171 * E1000_PSRCTL_BSIZE2_MASK) |
172 * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
173 * E1000_PSRCTL_BSIZE3_MASK))
174 * where value0 = [128..16256], default=256
175 * value1 = [1024..64512], default=4096
176 * value2 = [0..64512], default=4096
177 * value3 = [0..64512], default=0
178 */
179
180#define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
181#define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
182#define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
183#define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
184
185#define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
186#define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
187#define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
188#define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
189
190/* SWFW_SYNC Definitions */
191#define E1000_SWFW_EEP_SM 0x1
192#define E1000_SWFW_PHY0_SM 0x2
193#define E1000_SWFW_PHY1_SM 0x4
David Graham2d9498f2008-04-23 11:09:14 -0700194#define E1000_SWFW_CSR_SM 0x8
Auke Kokbc7f75f2007-09-17 12:30:59 -0700195
196/* Device Control */
197#define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
198#define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
199#define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
200#define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
201#define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
202#define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
203#define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
204#define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */
205#define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
206#define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
207#define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
208#define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
Bruce Allan6dfaa762010-05-05 22:00:06 +0000209#define E1000_CTRL_LANPHYPC_OVERRIDE 0x00010000 /* SW control of LANPHYPC */
210#define E1000_CTRL_LANPHYPC_VALUE 0x00020000 /* SW value of LANPHYPC */
Bruce Allan94fb8482013-01-23 09:00:03 +0000211#define E1000_CTRL_MEHE 0x00080000 /* Memory Error Handling Enable */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700212#define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
213#define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
Bruce Allan3ffcf2c2013-02-20 04:06:43 +0000214#define E1000_CTRL_ADVD3WUC 0x00100000 /* D3 WUC */
215#define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000 /* PHY PM enable */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700216#define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
217#define E1000_CTRL_RST 0x04000000 /* Global reset */
218#define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
219#define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
220#define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
221#define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
222
Bruce Allan1241f292012-12-05 06:25:42 +0000223#define E1000_PCS_LCTL_FORCE_FCTRL 0x80
224
225#define E1000_PCS_LSTS_AN_COMPLETE 0x10000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700226
227/* Device Status */
228#define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
229#define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
230#define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
231#define E1000_STATUS_FUNC_SHIFT 2
232#define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
233#define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
Bruce Allan772d05c2013-03-06 09:02:36 +0000234#define E1000_STATUS_SPEED_MASK 0x000000C0
Auke Kokbc7f75f2007-09-17 12:30:59 -0700235#define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */
236#define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
237#define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
238#define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion by NVM */
Bruce Allanfc0c7762009-07-01 13:27:55 +0000239#define E1000_STATUS_PHYRA 0x00000400 /* PHY Reset Asserted */
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000240#define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Master Req status */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700241
Auke Kokbc7f75f2007-09-17 12:30:59 -0700242#define HALF_DUPLEX 1
243#define FULL_DUPLEX 2
244
Auke Kokbc7f75f2007-09-17 12:30:59 -0700245#define ADVERTISE_10_HALF 0x0001
246#define ADVERTISE_10_FULL 0x0002
247#define ADVERTISE_100_HALF 0x0004
248#define ADVERTISE_100_FULL 0x0008
249#define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */
250#define ADVERTISE_1000_FULL 0x0020
251
252/* 1000/H is not supported, nor spec-compliant. */
Bruce Allan55c5f552013-01-12 07:28:24 +0000253#define E1000_ALL_SPEED_DUPLEX ( \
254 ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
255 ADVERTISE_100_FULL | ADVERTISE_1000_FULL)
256#define E1000_ALL_NOT_GIG ( \
257 ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
258 ADVERTISE_100_FULL)
259#define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
260#define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
261#define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700262
263#define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
264
265/* LED Control */
Bruce Allana4f58f52009-06-02 11:29:18 +0000266#define E1000_PHY_LED0_MODE_MASK 0x00000007
267#define E1000_PHY_LED0_IVRT 0x00000008
268#define E1000_PHY_LED0_MASK 0x0000001F
269
Auke Kokbc7f75f2007-09-17 12:30:59 -0700270#define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
271#define E1000_LEDCTL_LED0_MODE_SHIFT 0
272#define E1000_LEDCTL_LED0_IVRT 0x00000040
273#define E1000_LEDCTL_LED0_BLINK 0x00000080
274
Bruce Allana4f58f52009-06-02 11:29:18 +0000275#define E1000_LEDCTL_MODE_LINK_UP 0x2
Auke Kokbc7f75f2007-09-17 12:30:59 -0700276#define E1000_LEDCTL_MODE_LED_ON 0xE
277#define E1000_LEDCTL_MODE_LED_OFF 0xF
278
279/* Transmit Descriptor bit definitions */
280#define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */
281#define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
282#define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
283#define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
284#define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
285#define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */
286#define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
287#define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
288#define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
289#define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
290#define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
291#define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
292#define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */
293#define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */
294#define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */
295#define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */
296#define E1000_TXD_CMD_IP 0x02000000 /* IP packet */
297#define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
298#define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */
Bruce Allanb67e1912012-12-27 08:32:33 +0000299#define E1000_TXD_EXTCMD_TSTAMP 0x00000010 /* IEEE1588 Timestamp packet */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700300
301/* Transmit Control */
Bruce Allanad680762008-03-28 09:15:03 -0700302#define E1000_TCTL_EN 0x00000002 /* enable Tx */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700303#define E1000_TCTL_PSP 0x00000008 /* pad short packets */
304#define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
305#define E1000_TCTL_COLD 0x003ff000 /* collision distance */
306#define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
307#define E1000_TCTL_MULR 0x10000000 /* Multiple request support */
308
Auke Kokbc7f75f2007-09-17 12:30:59 -0700309/* SerDes Control */
310#define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
Bruce Allan3ffcf2c2013-02-20 04:06:43 +0000311#define E1000_SCTL_ENABLE_SERDES_LOOPBACK 0x0410
Auke Kokbc7f75f2007-09-17 12:30:59 -0700312
313/* Receive Checksum Control */
314#define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
315#define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */
Bruce Allan70495a52012-01-11 01:26:50 +0000316#define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700317
318/* Header split receive */
Jesse Brandeburga80483d2010-03-05 02:21:44 +0000319#define E1000_RFCTL_NFSW_DIS 0x00000040
320#define E1000_RFCTL_NFSR_DIS 0x00000080
Bruce Allan4662e822008-08-26 18:37:06 -0700321#define E1000_RFCTL_ACK_DIS 0x00001000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700322#define E1000_RFCTL_EXTEN 0x00008000
323#define E1000_RFCTL_IPV6_EX_DIS 0x00010000
324#define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
325
326/* Collision related configuration parameters */
327#define E1000_COLLISION_THRESHOLD 15
328#define E1000_CT_SHIFT 4
329#define E1000_COLLISION_DISTANCE 63
330#define E1000_COLD_SHIFT 12
331
332/* Default values for the transmit IPG register */
333#define DEFAULT_82543_TIPG_IPGT_COPPER 8
334
335#define E1000_TIPG_IPGT_MASK 0x000003FF
336
337#define DEFAULT_82543_TIPG_IPGR1 8
338#define E1000_TIPG_IPGR1_SHIFT 10
339
340#define DEFAULT_82543_TIPG_IPGR2 6
341#define DEFAULT_80003ES2LAN_TIPG_IPGR2 7
342#define E1000_TIPG_IPGR2_SHIFT 20
343
344#define MAX_JUMBO_FRAME_SIZE 0x3F00
David Ertman493004d2014-07-04 01:44:32 +0000345#define E1000_TX_PTR_GAP 0x1F
Auke Kokbc7f75f2007-09-17 12:30:59 -0700346
347/* Extended Configuration Control and Size */
348#define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
349#define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001
Bruce Allanf523d212009-10-29 13:45:45 +0000350#define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008
Auke Kokbc7f75f2007-09-17 12:30:59 -0700351#define E1000_EXTCNF_CTRL_SWFLAG 0x00000020
Bruce Alland3738bb2010-06-16 13:27:28 +0000352#define E1000_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080
Auke Kokbc7f75f2007-09-17 12:30:59 -0700353#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000
354#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16
355#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000
356#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16
357
358#define E1000_PHY_CTRL_D0A_LPLU 0x00000002
359#define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
360#define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
361#define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
362
363#define E1000_KABGTXD_BGSQLBIAS 0x00050000
364
Bruce Allan203e4152012-12-05 08:40:59 +0000365/* Low Power IDLE Control */
366#define E1000_LPIC_LPIET_SHIFT 24 /* Low Power Idle Entry Time */
367
Auke Kokbc7f75f2007-09-17 12:30:59 -0700368/* PBA constants */
Bruce Allanad680762008-03-28 09:15:03 -0700369#define E1000_PBA_8K 0x0008 /* 8KB */
370#define E1000_PBA_16K 0x0010 /* 16KB */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700371
Bruce Allan3e35d992013-01-12 07:25:22 +0000372#define E1000_PBA_RXA_MASK 0xFFFF
373
Auke Kokbc7f75f2007-09-17 12:30:59 -0700374#define E1000_PBS_16K E1000_PBA_16K
375
Bruce Allan94fb8482013-01-23 09:00:03 +0000376/* Uncorrectable/correctable ECC Error counts and enable bits */
377#define E1000_PBECCSTS_CORR_ERR_CNT_MASK 0x000000FF
378#define E1000_PBECCSTS_UNCORR_ERR_CNT_MASK 0x0000FF00
379#define E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT 8
380#define E1000_PBECCSTS_ECC_ENABLE 0x00010000
381
Auke Kokbc7f75f2007-09-17 12:30:59 -0700382#define IFS_MAX 80
383#define IFS_MIN 40
384#define IFS_RATIO 4
385#define IFS_STEP 10
386#define MIN_NUM_XMITS 1000
387
388/* SW Semaphore Register */
389#define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
390#define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
391#define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */
392
Dave Graham23a2d1b2009-06-08 14:28:17 +0000393#define E1000_SWSM2_LOCK 0x00000002 /* Secondary driver semaphore bit */
394
Auke Kokbc7f75f2007-09-17 12:30:59 -0700395/* Interrupt Cause Read */
396#define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
397#define E1000_ICR_LSC 0x00000004 /* Link Status Change */
Bruce Allanad680762008-03-28 09:15:03 -0700398#define E1000_ICR_RXSEQ 0x00000008 /* Rx sequence error */
399#define E1000_ICR_RXDMT0 0x00000010 /* Rx desc min. threshold (0) */
400#define E1000_ICR_RXT0 0x00000080 /* Rx timer intr (ring 0) */
Bruce Allan94fb8482013-01-23 09:00:03 +0000401#define E1000_ICR_ECCER 0x00400000 /* Uncorrectable ECC Error */
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000402/* If this bit asserted, the driver should claim the interrupt */
403#define E1000_ICR_INT_ASSERTED 0x80000000
Bruce Allan4662e822008-08-26 18:37:06 -0700404#define E1000_ICR_RXQ0 0x00100000 /* Rx Queue 0 Interrupt */
405#define E1000_ICR_RXQ1 0x00200000 /* Rx Queue 1 Interrupt */
406#define E1000_ICR_TXQ0 0x00400000 /* Tx Queue 0 Interrupt */
407#define E1000_ICR_TXQ1 0x00800000 /* Tx Queue 1 Interrupt */
408#define E1000_ICR_OTHER 0x01000000 /* Other Interrupts */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700409
Alexander Duyck6ea7ae12008-11-14 06:54:36 +0000410/* PBA ECC Register */
411#define E1000_PBA_ECC_COUNTER_MASK 0xFFF00000 /* ECC counter mask */
412#define E1000_PBA_ECC_COUNTER_SHIFT 20 /* ECC counter shift value */
413#define E1000_PBA_ECC_CORR_EN 0x00000001 /* ECC correction enable */
414#define E1000_PBA_ECC_STAT_CLR 0x00000002 /* Clear ECC error counter */
415#define E1000_PBA_ECC_INT_EN 0x00000004 /* Enable ICR bit 5 for ECC */
416
Bruce Allane921eb12012-11-28 09:28:37 +0000417/* This defines the bits that are set in the Interrupt Mask
Auke Kokbc7f75f2007-09-17 12:30:59 -0700418 * Set/Read Register. Each bit is documented below:
419 * o RXT0 = Receiver Timer Interrupt (ring 0)
420 * o TXDW = Transmit Descriptor Written Back
421 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
422 * o RXSEQ = Receive Sequence Error
423 * o LSC = Link Status Change
424 */
425#define IMS_ENABLE_MASK ( \
Bruce Allan55c5f552013-01-12 07:28:24 +0000426 E1000_IMS_RXT0 | \
427 E1000_IMS_TXDW | \
428 E1000_IMS_RXDMT0 | \
429 E1000_IMS_RXSEQ | \
430 E1000_IMS_LSC)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700431
432/* Interrupt Mask Set */
433#define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
434#define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
Bruce Allanad680762008-03-28 09:15:03 -0700435#define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */
436#define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */
437#define E1000_IMS_RXT0 E1000_ICR_RXT0 /* Rx timer intr */
Bruce Allan94fb8482013-01-23 09:00:03 +0000438#define E1000_IMS_ECCER E1000_ICR_ECCER /* Uncorrectable ECC Error */
Bruce Allan4662e822008-08-26 18:37:06 -0700439#define E1000_IMS_RXQ0 E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */
440#define E1000_IMS_RXQ1 E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */
441#define E1000_IMS_TXQ0 E1000_ICR_TXQ0 /* Tx Queue 0 Interrupt */
442#define E1000_IMS_TXQ1 E1000_ICR_TXQ1 /* Tx Queue 1 Interrupt */
443#define E1000_IMS_OTHER E1000_ICR_OTHER /* Other Interrupts */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700444
445/* Interrupt Cause Set */
446#define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
Bruce Allanf8d59f72008-08-08 18:36:11 -0700447#define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */
Bruce Allanad680762008-03-28 09:15:03 -0700448#define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700449
450/* Transmit Descriptor Control */
451#define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000452#define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700453#define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000454#define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700455#define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */
456#define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */
Bruce Allanad680762008-03-28 09:15:03 -0700457/* Enable the counting of desc. still to be processed. */
458#define E1000_TXDCTL_COUNT_DESC 0x00400000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700459
460/* Flow Control Constants */
461#define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
462#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
463#define FLOW_CONTROL_TYPE 0x8808
464
465/* 802.1q VLAN Packet Size */
466#define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
467
Bruce Allane921eb12012-11-28 09:28:37 +0000468/* Receive Address
Bruce Allanad680762008-03-28 09:15:03 -0700469 * Number of high/low register pairs in the RAR. The RAR (Receive Address
Auke Kokbc7f75f2007-09-17 12:30:59 -0700470 * Registers) holds the directed and multicast addresses that we monitor.
471 * Technically, we have 16 spots. However, we reserve one of these spots
472 * (RAR[15]) for our directed address used by controllers with
473 * manageability enabled, allowing us room for 15 multicast addresses.
474 */
475#define E1000_RAR_ENTRIES 15
476#define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
Bruce Allan608f8a02010-01-13 02:04:58 +0000477#define E1000_RAL_MAC_ADDR_LEN 4
478#define E1000_RAH_MAC_ADDR_LEN 2
Auke Kokbc7f75f2007-09-17 12:30:59 -0700479
480/* Error Codes */
481#define E1000_ERR_NVM 1
482#define E1000_ERR_PHY 2
483#define E1000_ERR_CONFIG 3
484#define E1000_ERR_PARAM 4
485#define E1000_ERR_MAC_INIT 5
486#define E1000_ERR_PHY_TYPE 6
487#define E1000_ERR_RESET 9
488#define E1000_ERR_MASTER_REQUESTS_PENDING 10
489#define E1000_ERR_HOST_INTERFACE_COMMAND 11
490#define E1000_BLK_PHY_RESET 12
491#define E1000_ERR_SWFW_SYNC 13
492#define E1000_NOT_IMPLEMENTED 14
Bruce Allan073287c2010-11-24 06:01:51 +0000493#define E1000_ERR_INVALID_ARGUMENT 16
494#define E1000_ERR_NO_SPACE 17
495#define E1000_ERR_NVM_PBA_SECTION 18
Auke Kokbc7f75f2007-09-17 12:30:59 -0700496
497/* Loop limit on how long we wait for auto-negotiation to complete */
498#define FIBER_LINK_UP_LIMIT 50
499#define COPPER_LINK_UP_LIMIT 10
500#define PHY_AUTO_NEG_LIMIT 45
501#define PHY_FORCE_LIMIT 20
502/* Number of 100 microseconds we wait for PCI Express master disable */
503#define MASTER_DISABLE_TIMEOUT 800
504/* Number of milliseconds we wait for PHY configuration done after MAC reset */
505#define PHY_CFG_TIMEOUT 100
506/* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
507#define MDIO_OWNERSHIP_TIMEOUT 10
508/* Number of milliseconds for NVM auto read done after MAC reset. */
509#define AUTO_READ_DONE_TIMEOUT 10
510
511/* Flow Control */
Bruce Allan3ec2a2b2009-06-02 11:28:39 +0000512#define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */
513#define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700514#define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
515
516/* Transmit Configuration Word */
517#define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */
518#define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
519#define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
520#define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */
521#define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
522
523/* Receive Configuration Word */
Bruce Alland478eb42010-11-16 19:50:13 -0800524#define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700525#define E1000_RXCW_IV 0x08000000 /* Receive config invalid */
526#define E1000_RXCW_C 0x20000000 /* Receive config */
527#define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */
528
Bruce Allanb67e1912012-12-27 08:32:33 +0000529#define E1000_TSYNCTXCTL_VALID 0x00000001 /* Tx timestamp valid */
Bruce Allanb67e1912012-12-27 08:32:33 +0000530#define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable Tx timestamping */
531
532#define E1000_TSYNCRXCTL_VALID 0x00000001 /* Rx timestamp valid */
533#define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* Rx type mask */
Bruce Alland89777b2013-01-19 01:09:58 +0000534#define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00
535#define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02
536#define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04
537#define E1000_TSYNCRXCTL_TYPE_ALL 0x08
538#define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A
Bruce Allanb67e1912012-12-27 08:32:33 +0000539#define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable Rx timestamping */
540#define E1000_TSYNCRXCTL_SYSCFI 0x00000020 /* Sys clock frequency */
541
Bruce Alland89777b2013-01-19 01:09:58 +0000542#define E1000_RXMTRL_PTP_V1_SYNC_MESSAGE 0x00000000
543#define E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE 0x00010000
544
545#define E1000_RXMTRL_PTP_V2_SYNC_MESSAGE 0x00000000
546#define E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE 0x01000000
547
Bruce Allanb67e1912012-12-27 08:32:33 +0000548#define E1000_TIMINCA_INCPERIOD_SHIFT 24
549#define E1000_TIMINCA_INCVALUE_MASK 0x00FFFFFF
550
Auke Kokbc7f75f2007-09-17 12:30:59 -0700551/* PCI Express Control */
552#define E1000_GCR_RXD_NO_SNOOP 0x00000001
553#define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002
554#define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004
555#define E1000_GCR_TXD_NO_SNOOP 0x00000008
556#define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010
557#define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020
558
559#define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \
560 E1000_GCR_RXDSCW_NO_SNOOP | \
561 E1000_GCR_RXDSCR_NO_SNOOP | \
562 E1000_GCR_TXD_NO_SNOOP | \
563 E1000_GCR_TXDSCW_NO_SNOOP | \
564 E1000_GCR_TXDSCR_NO_SNOOP)
565
Auke Kokbc7f75f2007-09-17 12:30:59 -0700566/* NVM Control */
567#define E1000_EECD_SK 0x00000001 /* NVM Clock */
568#define E1000_EECD_CS 0x00000002 /* NVM Chip Select */
569#define E1000_EECD_DI 0x00000004 /* NVM Data In */
570#define E1000_EECD_DO 0x00000008 /* NVM Data Out */
571#define E1000_EECD_REQ 0x00000040 /* NVM Access Request */
572#define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */
Bruce Allanf4187b52008-08-26 18:36:50 -0700573#define E1000_EECD_PRES 0x00000100 /* NVM Present */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700574#define E1000_EECD_SIZE 0x00000200 /* NVM Size (0=64 word 1=256 word) */
Bruce Allanad680762008-03-28 09:15:03 -0700575/* NVM Addressing bits based on type (0-small, 1-large) */
576#define E1000_EECD_ADDR_BITS 0x00000400
Auke Kokbc7f75f2007-09-17 12:30:59 -0700577#define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */
578#define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
579#define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
580#define E1000_EECD_SIZE_EX_SHIFT 11
581#define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */
582#define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */
583#define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */
Bruce Allane2434552008-11-21 17:02:41 -0800584#define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700585
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000586#define E1000_NVM_RW_REG_DATA 16 /* Offset to data in NVM r/w regs */
587#define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
588#define E1000_NVM_RW_REG_START 1 /* Start operation */
589#define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
590#define E1000_NVM_POLL_WRITE 1 /* Flag for polling write complete */
591#define E1000_NVM_POLL_READ 0 /* Flag for polling read complete */
592#define E1000_FLASH_UPDATES 2000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700593
594/* NVM Word Offsets */
Bruce Allan1aef70e2010-08-19 15:48:52 -0700595#define NVM_COMPAT 0x0003
Auke Kokbc7f75f2007-09-17 12:30:59 -0700596#define NVM_ID_LED_SETTINGS 0x0004
Bruce Allan1cc7a3a2013-01-09 08:15:42 +0000597#define NVM_FUTURE_INIT_WORD1 0x0019
598#define NVM_COMPAT_VALID_CSUM 0x0001
599#define NVM_FUTURE_INIT_WORD1_VALID_CSUM 0x0040
600
Auke Kokbc7f75f2007-09-17 12:30:59 -0700601#define NVM_INIT_CONTROL2_REG 0x000F
602#define NVM_INIT_CONTROL3_PORT_B 0x0014
603#define NVM_INIT_3GIO_3 0x001A
604#define NVM_INIT_CONTROL3_PORT_A 0x0024
605#define NVM_CFG 0x0012
Bill Hayes93ca1612007-10-31 15:21:52 -0700606#define NVM_ALT_MAC_ADDR_PTR 0x0037
Auke Kokbc7f75f2007-09-17 12:30:59 -0700607#define NVM_CHECKSUM_REG 0x003F
608
609#define E1000_NVM_CFG_DONE_PORT_0 0x40000 /* MNG config cycle done */
610#define E1000_NVM_CFG_DONE_PORT_1 0x80000 /* ...for second port */
611
612/* Mask bits for fields in Word 0x0f of the NVM */
613#define NVM_WORD0F_PAUSE_MASK 0x3000
614#define NVM_WORD0F_PAUSE 0x1000
615#define NVM_WORD0F_ASM_DIR 0x2000
616
617/* Mask bits for fields in Word 0x1a of the NVM */
618#define NVM_WORD1A_ASPM_MASK 0x000C
619
Bruce Allan1aef70e2010-08-19 15:48:52 -0700620/* Mask bits for fields in Word 0x03 of the EEPROM */
621#define NVM_COMPAT_LOM 0x0800
622
Bruce Allan073287c2010-11-24 06:01:51 +0000623/* length of string needed to store PBA number */
624#define E1000_PBANUM_LENGTH 11
625
Auke Kokbc7f75f2007-09-17 12:30:59 -0700626/* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
627#define NVM_SUM 0xBABA
628
629/* PBA (printed board assembly) number words */
630#define NVM_PBA_OFFSET_0 8
631#define NVM_PBA_OFFSET_1 9
Bruce Allan073287c2010-11-24 06:01:51 +0000632#define NVM_PBA_PTR_GUARD 0xFAFA
Auke Kokbc7f75f2007-09-17 12:30:59 -0700633#define NVM_WORD_SIZE_BASE_SHIFT 6
634
635/* NVM Commands - SPI */
636#define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
637#define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */
638#define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */
639#define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
640#define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
641#define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */
642
643/* SPI NVM Status Register */
644#define NVM_STATUS_RDY_SPI 0x01
645
646/* Word definitions for ID LED Settings */
647#define ID_LED_RESERVED_0000 0x0000
648#define ID_LED_RESERVED_FFFF 0xFFFF
649#define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
650 (ID_LED_OFF1_OFF2 << 8) | \
651 (ID_LED_DEF1_DEF2 << 4) | \
652 (ID_LED_DEF1_DEF2))
653#define ID_LED_DEF1_DEF2 0x1
654#define ID_LED_DEF1_ON2 0x2
655#define ID_LED_DEF1_OFF2 0x3
656#define ID_LED_ON1_DEF2 0x4
657#define ID_LED_ON1_ON2 0x5
658#define ID_LED_ON1_OFF2 0x6
659#define ID_LED_OFF1_DEF2 0x7
660#define ID_LED_OFF1_ON2 0x8
661#define ID_LED_OFF1_OFF2 0x9
662
663#define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
664#define IGP_ACTIVITY_LED_ENABLE 0x0300
665#define IGP_LED3_MODE 0x07000000
666
667/* PCI/PCI-X/PCI-EX Config space */
668#define PCI_HEADER_TYPE_REGISTER 0x0E
669#define PCIE_LINK_STATUS 0x12
670
671#define PCI_HEADER_TYPE_MULTIFUNC 0x80
672#define PCIE_LINK_WIDTH_MASK 0x3F0
673#define PCIE_LINK_WIDTH_SHIFT 4
674
675#define PHY_REVISION_MASK 0xFFFFFFF0
676#define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
677#define MAX_PHY_MULTI_PAGE_REG 0xF
678
Bruce Allane921eb12012-11-28 09:28:37 +0000679/* Bit definitions for valid PHY IDs.
Bruce Allanad680762008-03-28 09:15:03 -0700680 * I = Integrated
Auke Kokbc7f75f2007-09-17 12:30:59 -0700681 * E = External
682 */
683#define M88E1000_E_PHY_ID 0x01410C50
684#define M88E1000_I_PHY_ID 0x01410C30
685#define M88E1011_I_PHY_ID 0x01410C20
686#define IGP01E1000_I_PHY_ID 0x02A80380
687#define M88E1111_I_PHY_ID 0x01410CC0
688#define GG82563_E_PHY_ID 0x01410CA0
689#define IGP03E1000_E_PHY_ID 0x02A80390
690#define IFE_E_PHY_ID 0x02A80330
691#define IFE_PLUS_E_PHY_ID 0x02A80320
692#define IFE_C_E_PHY_ID 0x02A80310
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700693#define BME1000_E_PHY_ID 0x01410CB0
694#define BME1000_E_PHY_ID_R2 0x01410CB1
Bruce Allana4f58f52009-06-02 11:29:18 +0000695#define I82577_E_PHY_ID 0x01540050
696#define I82578_E_PHY_ID 0x004DD040
Bruce Alland3738bb2010-06-16 13:27:28 +0000697#define I82579_E_PHY_ID 0x01540090
Bruce Allan2fbe4522012-04-19 03:21:47 +0000698#define I217_E_PHY_ID 0x015400A0
Auke Kokbc7f75f2007-09-17 12:30:59 -0700699
700/* M88E1000 Specific Registers */
701#define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
702#define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
703#define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
704
705#define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
706#define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
707
708/* M88E1000 PHY Specific Control Register */
709#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
710#define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
711 /* Manual MDI configuration */
712#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
Bruce Allanad680762008-03-28 09:15:03 -0700713/* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
714#define M88E1000_PSCR_AUTO_X_1000T 0x0040
715/* Auto crossover enabled all speeds */
716#define M88E1000_PSCR_AUTO_X_MODE 0x0060
Bruce Allanad680762008-03-28 09:15:03 -0700717#define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700718
719/* M88E1000 PHY Specific Status Register */
720#define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
721#define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
722#define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
Bruce Allanad680762008-03-28 09:15:03 -0700723/* 0=<50M; 1=50-80M; 2=80-110M; 3=110-140M; 4=>140M */
724#define M88E1000_PSSR_CABLE_LENGTH 0x0380
Auke Kokbc7f75f2007-09-17 12:30:59 -0700725#define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
726#define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
727
728#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
729
Bruce Allane921eb12012-11-28 09:28:37 +0000730/* Number of times we will attempt to autonegotiate before downshifting if we
Bruce Allanad680762008-03-28 09:15:03 -0700731 * are the master
732 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700733#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
734#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
Bruce Allane921eb12012-11-28 09:28:37 +0000735/* Number of times we will attempt to autonegotiate before downshifting if we
Bruce Allanad680762008-03-28 09:15:03 -0700736 * are the slave
737 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700738#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
739#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
740#define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
741
742/* M88EC018 Rev 2 specific DownShift settings */
743#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
744#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
745
Bruce Allana4f58f52009-06-02 11:29:18 +0000746#define I82578_EPSCR_DOWNSHIFT_ENABLE 0x0020
747#define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK 0x001C
748
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700749/* BME1000 PHY Specific Control Register */
750#define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800 /* 1 = enable downshift */
751
Bruce Allane921eb12012-11-28 09:28:37 +0000752/* Bits...
Auke Kokbc7f75f2007-09-17 12:30:59 -0700753 * 15-5: page
754 * 4-0: register offset
755 */
756#define GG82563_PAGE_SHIFT 5
757#define GG82563_REG(page, reg) \
758 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
759#define GG82563_MIN_ALT_REG 30
760
761/* GG82563 Specific Registers */
762#define GG82563_PHY_SPEC_CTRL \
763 GG82563_REG(0, 16) /* PHY Specific Control */
764#define GG82563_PHY_PAGE_SELECT \
765 GG82563_REG(0, 22) /* Page Select */
766#define GG82563_PHY_SPEC_CTRL_2 \
767 GG82563_REG(0, 26) /* PHY Specific Control 2 */
768#define GG82563_PHY_PAGE_SELECT_ALT \
769 GG82563_REG(0, 29) /* Alternate Page Select */
770
771#define GG82563_PHY_MAC_SPEC_CTRL \
772 GG82563_REG(2, 21) /* MAC Specific Control Register */
773
774#define GG82563_PHY_DSP_DISTANCE \
775 GG82563_REG(5, 26) /* DSP Distance */
776
777/* Page 193 - Port Control Registers */
778#define GG82563_PHY_KMRN_MODE_CTRL \
779 GG82563_REG(193, 16) /* Kumeran Mode Control */
780#define GG82563_PHY_PWR_MGMT_CTRL \
781 GG82563_REG(193, 20) /* Power Management Control */
782
783/* Page 194 - KMRN Registers */
784#define GG82563_PHY_INBAND_CTRL \
785 GG82563_REG(194, 18) /* Inband Control */
786
787/* MDI Control */
Bruce Allanbb034512013-03-06 09:02:31 +0000788#define E1000_MDIC_REG_MASK 0x001F0000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700789#define E1000_MDIC_REG_SHIFT 16
790#define E1000_MDIC_PHY_SHIFT 21
791#define E1000_MDIC_OP_WRITE 0x04000000
792#define E1000_MDIC_OP_READ 0x08000000
793#define E1000_MDIC_READY 0x10000000
794#define E1000_MDIC_ERROR 0x40000000
795
796/* SerDes Control */
797#define E1000_GEN_POLL_TIMEOUT 640
798
Auke Kokbc7f75f2007-09-17 12:30:59 -0700799#endif /* _E1000_DEFINES_H_ */