blob: 350390c0b29098904acd0e9510b7640095f95cce [file] [log] [blame]
Magnus Damm119f5e42013-03-13 20:32:13 +09001/*
2 * Renesas R-Car GPIO Support
3 *
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +09004 * Copyright (C) 2014 Renesas Electronics Corporation
Magnus Damm119f5e42013-03-13 20:32:13 +09005 * Copyright (C) 2013 Magnus Damm
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <linux/err.h>
18#include <linux/gpio.h>
19#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/ioport.h>
23#include <linux/irq.h>
Magnus Damm119f5e42013-03-13 20:32:13 +090024#include <linux/module.h>
Sachin Kamatbd0bf462013-10-16 15:35:02 +053025#include <linux/of.h>
Geert Uytterhoevenf9f2a6f2017-10-04 14:16:16 +020026#include <linux/of_device.h>
Laurent Pinchartdc3465a2013-03-10 03:27:00 +010027#include <linux/pinctrl/consumer.h>
Magnus Damm119f5e42013-03-13 20:32:13 +090028#include <linux/platform_device.h>
Geert Uytterhoevendf0c6c82014-04-14 20:33:13 +020029#include <linux/pm_runtime.h>
Magnus Damm119f5e42013-03-13 20:32:13 +090030#include <linux/spinlock.h>
31#include <linux/slab.h>
32
Hien Dang51750fb2018-02-05 04:15:02 +090033struct gpio_rcar_bank_info {
34 u32 iointsel;
35 u32 inoutsel;
36 u32 outdt;
37 u32 posneg;
38 u32 edglevel;
39 u32 bothedge;
40 u32 intmsk;
41};
42
Magnus Damm119f5e42013-03-13 20:32:13 +090043struct gpio_rcar_priv {
44 void __iomem *base;
45 spinlock_t lock;
Magnus Damm119f5e42013-03-13 20:32:13 +090046 struct platform_device *pdev;
47 struct gpio_chip gpio_chip;
48 struct irq_chip irq_chip;
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +010049 unsigned int irq_parent;
Geert Uytterhoeven9ac79ba2018-02-12 14:55:13 +010050 atomic_t wakeup_path;
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +010051 bool has_both_edge_trigger;
Hien Dang51750fb2018-02-05 04:15:02 +090052 struct gpio_rcar_bank_info bank_info;
Magnus Damm119f5e42013-03-13 20:32:13 +090053};
54
Geert Uytterhoeven3dc1e682015-03-18 19:41:08 +010055#define IOINTSEL 0x00 /* General IO/Interrupt Switching Register */
56#define INOUTSEL 0x04 /* General Input/Output Switching Register */
57#define OUTDT 0x08 /* General Output Register */
58#define INDT 0x0c /* General Input Register */
59#define INTDT 0x10 /* Interrupt Display Register */
60#define INTCLR 0x14 /* Interrupt Clear Register */
61#define INTMSK 0x18 /* Interrupt Mask Register */
62#define MSKCLR 0x1c /* Interrupt Mask Clear Register */
63#define POSNEG 0x20 /* Positive/Negative Logic Select Register */
64#define EDGLEVEL 0x24 /* Edge/level Select Register */
65#define FILONOFF 0x28 /* Chattering Prevention On/Off Register */
66#define BOTHEDGE 0x4c /* One Edge/Both Edge Select Register */
Magnus Damm119f5e42013-03-13 20:32:13 +090067
Laurent Pinchart159f8a02013-05-21 13:40:06 +020068#define RCAR_MAX_GPIO_PER_BANK 32
69
Magnus Damm119f5e42013-03-13 20:32:13 +090070static inline u32 gpio_rcar_read(struct gpio_rcar_priv *p, int offs)
71{
72 return ioread32(p->base + offs);
73}
74
75static inline void gpio_rcar_write(struct gpio_rcar_priv *p, int offs,
76 u32 value)
77{
78 iowrite32(value, p->base + offs);
79}
80
81static void gpio_rcar_modify_bit(struct gpio_rcar_priv *p, int offs,
82 int bit, bool value)
83{
84 u32 tmp = gpio_rcar_read(p, offs);
85
86 if (value)
87 tmp |= BIT(bit);
88 else
89 tmp &= ~BIT(bit);
90
91 gpio_rcar_write(p, offs, tmp);
92}
93
94static void gpio_rcar_irq_disable(struct irq_data *d)
95{
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +010096 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijc7b6f452015-12-07 14:12:45 +010097 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
Magnus Damm119f5e42013-03-13 20:32:13 +090098
99 gpio_rcar_write(p, INTMSK, ~BIT(irqd_to_hwirq(d)));
100}
101
102static void gpio_rcar_irq_enable(struct irq_data *d)
103{
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +0100104 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijc7b6f452015-12-07 14:12:45 +0100105 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
Magnus Damm119f5e42013-03-13 20:32:13 +0900106
107 gpio_rcar_write(p, MSKCLR, BIT(irqd_to_hwirq(d)));
108}
109
110static void gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv *p,
111 unsigned int hwirq,
112 bool active_high_rising_edge,
Simon Horman7e1092b2013-05-24 18:47:24 +0900113 bool level_trigger,
114 bool both)
Magnus Damm119f5e42013-03-13 20:32:13 +0900115{
116 unsigned long flags;
117
118 /* follow steps in the GPIO documentation for
119 * "Setting Edge-Sensitive Interrupt Input Mode" and
120 * "Setting Level-Sensitive Interrupt Input Mode"
121 */
122
123 spin_lock_irqsave(&p->lock, flags);
124
125 /* Configure postive or negative logic in POSNEG */
126 gpio_rcar_modify_bit(p, POSNEG, hwirq, !active_high_rising_edge);
127
128 /* Configure edge or level trigger in EDGLEVEL */
129 gpio_rcar_modify_bit(p, EDGLEVEL, hwirq, !level_trigger);
130
Simon Horman7e1092b2013-05-24 18:47:24 +0900131 /* Select one edge or both edges in BOTHEDGE */
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100132 if (p->has_both_edge_trigger)
Simon Horman7e1092b2013-05-24 18:47:24 +0900133 gpio_rcar_modify_bit(p, BOTHEDGE, hwirq, both);
134
Magnus Damm119f5e42013-03-13 20:32:13 +0900135 /* Select "Interrupt Input Mode" in IOINTSEL */
136 gpio_rcar_modify_bit(p, IOINTSEL, hwirq, true);
137
138 /* Write INTCLR in case of edge trigger */
139 if (!level_trigger)
140 gpio_rcar_write(p, INTCLR, BIT(hwirq));
141
142 spin_unlock_irqrestore(&p->lock, flags);
143}
144
145static int gpio_rcar_irq_set_type(struct irq_data *d, unsigned int type)
146{
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +0100147 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijc7b6f452015-12-07 14:12:45 +0100148 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
Magnus Damm119f5e42013-03-13 20:32:13 +0900149 unsigned int hwirq = irqd_to_hwirq(d);
150
151 dev_dbg(&p->pdev->dev, "sense irq = %d, type = %d\n", hwirq, type);
152
153 switch (type & IRQ_TYPE_SENSE_MASK) {
154 case IRQ_TYPE_LEVEL_HIGH:
Simon Horman7e1092b2013-05-24 18:47:24 +0900155 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, true,
156 false);
Magnus Damm119f5e42013-03-13 20:32:13 +0900157 break;
158 case IRQ_TYPE_LEVEL_LOW:
Simon Horman7e1092b2013-05-24 18:47:24 +0900159 gpio_rcar_config_interrupt_input_mode(p, hwirq, false, true,
160 false);
Magnus Damm119f5e42013-03-13 20:32:13 +0900161 break;
162 case IRQ_TYPE_EDGE_RISING:
Simon Horman7e1092b2013-05-24 18:47:24 +0900163 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
164 false);
Magnus Damm119f5e42013-03-13 20:32:13 +0900165 break;
166 case IRQ_TYPE_EDGE_FALLING:
Simon Horman7e1092b2013-05-24 18:47:24 +0900167 gpio_rcar_config_interrupt_input_mode(p, hwirq, false, false,
168 false);
169 break;
170 case IRQ_TYPE_EDGE_BOTH:
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100171 if (!p->has_both_edge_trigger)
Simon Horman7e1092b2013-05-24 18:47:24 +0900172 return -EINVAL;
173 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
174 true);
Magnus Damm119f5e42013-03-13 20:32:13 +0900175 break;
176 default:
177 return -EINVAL;
178 }
179 return 0;
180}
181
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100182static int gpio_rcar_irq_set_wake(struct irq_data *d, unsigned int on)
183{
184 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijc7b6f452015-12-07 14:12:45 +0100185 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
Geert Uytterhoeven501ef0f2015-05-21 13:21:37 +0200186 int error;
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100187
Geert Uytterhoeven501ef0f2015-05-21 13:21:37 +0200188 if (p->irq_parent) {
189 error = irq_set_irq_wake(p->irq_parent, on);
190 if (error) {
191 dev_dbg(&p->pdev->dev,
192 "irq %u doesn't support irq_set_wake\n",
193 p->irq_parent);
194 p->irq_parent = 0;
195 }
196 }
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100197
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100198 if (on)
Geert Uytterhoeven9ac79ba2018-02-12 14:55:13 +0100199 atomic_inc(&p->wakeup_path);
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100200 else
Geert Uytterhoeven9ac79ba2018-02-12 14:55:13 +0100201 atomic_dec(&p->wakeup_path);
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100202
203 return 0;
204}
205
Magnus Damm119f5e42013-03-13 20:32:13 +0900206static irqreturn_t gpio_rcar_irq_handler(int irq, void *dev_id)
207{
208 struct gpio_rcar_priv *p = dev_id;
209 u32 pending;
210 unsigned int offset, irqs_handled = 0;
211
Valentine Barshak8808b642013-11-29 22:04:09 +0400212 while ((pending = gpio_rcar_read(p, INTDT) &
213 gpio_rcar_read(p, INTMSK))) {
Magnus Damm119f5e42013-03-13 20:32:13 +0900214 offset = __ffs(pending);
215 gpio_rcar_write(p, INTCLR, BIT(offset));
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100216 generic_handle_irq(irq_find_mapping(p->gpio_chip.irq.domain,
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +0100217 offset));
Magnus Damm119f5e42013-03-13 20:32:13 +0900218 irqs_handled++;
219 }
220
221 return irqs_handled ? IRQ_HANDLED : IRQ_NONE;
222}
223
Magnus Damm119f5e42013-03-13 20:32:13 +0900224static void gpio_rcar_config_general_input_output_mode(struct gpio_chip *chip,
225 unsigned int gpio,
226 bool output)
227{
Linus Walleijc7b6f452015-12-07 14:12:45 +0100228 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
Magnus Damm119f5e42013-03-13 20:32:13 +0900229 unsigned long flags;
230
231 /* follow steps in the GPIO documentation for
232 * "Setting General Output Mode" and
233 * "Setting General Input Mode"
234 */
235
236 spin_lock_irqsave(&p->lock, flags);
237
238 /* Configure postive logic in POSNEG */
239 gpio_rcar_modify_bit(p, POSNEG, gpio, false);
240
241 /* Select "General Input/Output Mode" in IOINTSEL */
242 gpio_rcar_modify_bit(p, IOINTSEL, gpio, false);
243
244 /* Select Input Mode or Output Mode in INOUTSEL */
245 gpio_rcar_modify_bit(p, INOUTSEL, gpio, output);
246
247 spin_unlock_irqrestore(&p->lock, flags);
248}
249
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100250static int gpio_rcar_request(struct gpio_chip *chip, unsigned offset)
251{
Geert Uytterhoeven2d654722016-12-08 18:32:28 +0100252 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
253 int error;
254
255 error = pm_runtime_get_sync(&p->pdev->dev);
256 if (error < 0)
257 return error;
258
Linus Walleija9a1d2a2017-09-22 11:02:10 +0200259 error = pinctrl_gpio_request(chip->base + offset);
Geert Uytterhoeven2d654722016-12-08 18:32:28 +0100260 if (error)
261 pm_runtime_put(&p->pdev->dev);
262
263 return error;
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100264}
265
266static void gpio_rcar_free(struct gpio_chip *chip, unsigned offset)
267{
Geert Uytterhoeven2d654722016-12-08 18:32:28 +0100268 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
269
Linus Walleija9a1d2a2017-09-22 11:02:10 +0200270 pinctrl_gpio_free(chip->base + offset);
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100271
Linus Walleijce0e2c62016-04-12 10:05:22 +0200272 /*
273 * Set the GPIO as an input to ensure that the next GPIO request won't
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100274 * drive the GPIO pin as an output.
275 */
276 gpio_rcar_config_general_input_output_mode(chip, offset, false);
Geert Uytterhoeven2d654722016-12-08 18:32:28 +0100277
278 pm_runtime_put(&p->pdev->dev);
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100279}
280
Magnus Damm119f5e42013-03-13 20:32:13 +0900281static int gpio_rcar_direction_input(struct gpio_chip *chip, unsigned offset)
282{
283 gpio_rcar_config_general_input_output_mode(chip, offset, false);
284 return 0;
285}
286
287static int gpio_rcar_get(struct gpio_chip *chip, unsigned offset)
288{
Magnus Dammae9550f2013-06-17 08:41:52 +0900289 u32 bit = BIT(offset);
290
291 /* testing on r8a7790 shows that INDT does not show correct pin state
292 * when configured as output, so use OUTDT in case of output pins */
Linus Walleijc7b6f452015-12-07 14:12:45 +0100293 if (gpio_rcar_read(gpiochip_get_data(chip), INOUTSEL) & bit)
294 return !!(gpio_rcar_read(gpiochip_get_data(chip), OUTDT) & bit);
Magnus Dammae9550f2013-06-17 08:41:52 +0900295 else
Linus Walleijc7b6f452015-12-07 14:12:45 +0100296 return !!(gpio_rcar_read(gpiochip_get_data(chip), INDT) & bit);
Magnus Damm119f5e42013-03-13 20:32:13 +0900297}
298
299static void gpio_rcar_set(struct gpio_chip *chip, unsigned offset, int value)
300{
Linus Walleijc7b6f452015-12-07 14:12:45 +0100301 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
Magnus Damm119f5e42013-03-13 20:32:13 +0900302 unsigned long flags;
303
304 spin_lock_irqsave(&p->lock, flags);
305 gpio_rcar_modify_bit(p, OUTDT, offset, value);
306 spin_unlock_irqrestore(&p->lock, flags);
307}
308
Geert Uytterhoevendbb763b2016-03-14 16:21:44 +0100309static void gpio_rcar_set_multiple(struct gpio_chip *chip, unsigned long *mask,
310 unsigned long *bits)
311{
312 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
313 unsigned long flags;
314 u32 val, bankmask;
315
316 bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0);
317 if (!bankmask)
318 return;
319
320 spin_lock_irqsave(&p->lock, flags);
321 val = gpio_rcar_read(p, OUTDT);
322 val &= ~bankmask;
323 val |= (bankmask & bits[0]);
324 gpio_rcar_write(p, OUTDT, val);
325 spin_unlock_irqrestore(&p->lock, flags);
326}
327
Magnus Damm119f5e42013-03-13 20:32:13 +0900328static int gpio_rcar_direction_output(struct gpio_chip *chip, unsigned offset,
329 int value)
330{
331 /* write GPIO value to output before selecting output mode of pin */
332 gpio_rcar_set(chip, offset, value);
333 gpio_rcar_config_general_input_output_mode(chip, offset, true);
334 return 0;
335}
336
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100337struct gpio_rcar_info {
338 bool has_both_edge_trigger;
339};
340
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900341static const struct gpio_rcar_info gpio_rcar_info_gen1 = {
342 .has_both_edge_trigger = false,
343};
344
345static const struct gpio_rcar_info gpio_rcar_info_gen2 = {
346 .has_both_edge_trigger = true,
347};
348
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100349static const struct of_device_id gpio_rcar_of_table[] = {
350 {
Biju Das85bb4642017-06-21 15:27:09 +0100351 .compatible = "renesas,gpio-r8a7743",
352 /* RZ/G1 GPIO is identical to R-Car Gen2. */
353 .data = &gpio_rcar_info_gen2,
354 }, {
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100355 .compatible = "renesas,gpio-r8a7790",
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900356 .data = &gpio_rcar_info_gen2,
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100357 }, {
358 .compatible = "renesas,gpio-r8a7791",
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900359 .data = &gpio_rcar_info_gen2,
360 }, {
Sergei Shtylyove79c5832016-07-07 17:11:45 +0300361 .compatible = "renesas,gpio-r8a7792",
362 .data = &gpio_rcar_info_gen2,
363 }, {
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900364 .compatible = "renesas,gpio-r8a7793",
365 .data = &gpio_rcar_info_gen2,
366 }, {
367 .compatible = "renesas,gpio-r8a7794",
368 .data = &gpio_rcar_info_gen2,
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100369 }, {
Ulrich Hecht8cd14702015-07-21 11:08:50 +0200370 .compatible = "renesas,gpio-r8a7795",
371 /* Gen3 GPIO is identical to Gen2. */
372 .data = &gpio_rcar_info_gen2,
373 }, {
Simon Horman5d2f1d62016-09-06 12:35:39 +0200374 .compatible = "renesas,gpio-r8a7796",
375 /* Gen3 GPIO is identical to Gen2. */
376 .data = &gpio_rcar_info_gen2,
377 }, {
Simon Hormandbd1dad2017-07-11 14:38:30 +0200378 .compatible = "renesas,rcar-gen1-gpio",
379 .data = &gpio_rcar_info_gen1,
380 }, {
381 .compatible = "renesas,rcar-gen2-gpio",
382 .data = &gpio_rcar_info_gen2,
383 }, {
384 .compatible = "renesas,rcar-gen3-gpio",
385 /* Gen3 GPIO is identical to Gen2. */
386 .data = &gpio_rcar_info_gen2,
387 }, {
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100388 .compatible = "renesas,gpio-rcar",
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900389 .data = &gpio_rcar_info_gen1,
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100390 }, {
391 /* Terminator */
392 },
393};
394
395MODULE_DEVICE_TABLE(of, gpio_rcar_of_table);
396
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100397static int gpio_rcar_parse_dt(struct gpio_rcar_priv *p, unsigned int *npins)
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200398{
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200399 struct device_node *np = p->pdev->dev.of_node;
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100400 const struct gpio_rcar_info *info;
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200401 struct of_phandle_args args;
402 int ret;
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200403
Geert Uytterhoevenf9f2a6f2017-10-04 14:16:16 +0200404 info = of_device_get_match_data(&p->pdev->dev);
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100405
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100406 ret = of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args);
407 *npins = ret == 0 ? args.args[2] : RCAR_MAX_GPIO_PER_BANK;
408 p->has_both_edge_trigger = info->has_both_edge_trigger;
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100409
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100410 if (*npins == 0 || *npins > RCAR_MAX_GPIO_PER_BANK) {
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200411 dev_warn(&p->pdev->dev,
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100412 "Invalid number of gpio lines %u, using %u\n", *npins,
413 RCAR_MAX_GPIO_PER_BANK);
414 *npins = RCAR_MAX_GPIO_PER_BANK;
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200415 }
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100416
417 return 0;
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200418}
419
Magnus Damm119f5e42013-03-13 20:32:13 +0900420static int gpio_rcar_probe(struct platform_device *pdev)
421{
Magnus Damm119f5e42013-03-13 20:32:13 +0900422 struct gpio_rcar_priv *p;
423 struct resource *io, *irq;
424 struct gpio_chip *gpio_chip;
425 struct irq_chip *irq_chip;
Geert Uytterhoevenb22978f2014-03-27 21:47:36 +0100426 struct device *dev = &pdev->dev;
427 const char *name = dev_name(dev);
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100428 unsigned int npins;
Magnus Damm119f5e42013-03-13 20:32:13 +0900429 int ret;
430
Geert Uytterhoevenb22978f2014-03-27 21:47:36 +0100431 p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL);
Geert Uytterhoeven7d82bf32015-01-12 11:07:58 +0100432 if (!p)
433 return -ENOMEM;
Magnus Damm119f5e42013-03-13 20:32:13 +0900434
Magnus Damm119f5e42013-03-13 20:32:13 +0900435 p->pdev = pdev;
Magnus Damm119f5e42013-03-13 20:32:13 +0900436 spin_lock_init(&p->lock);
437
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100438 /* Get device configuration from DT node */
439 ret = gpio_rcar_parse_dt(p, &npins);
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100440 if (ret < 0)
441 return ret;
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200442
443 platform_set_drvdata(pdev, p);
444
Geert Uytterhoevendf0c6c82014-04-14 20:33:13 +0200445 pm_runtime_enable(dev);
Geert Uytterhoevendf0c6c82014-04-14 20:33:13 +0200446
Magnus Damm119f5e42013-03-13 20:32:13 +0900447 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
Sergei Shtylyov5a24d4b2017-10-13 00:08:14 +0300448 if (!irq) {
449 dev_err(dev, "missing IRQ\n");
Magnus Damm119f5e42013-03-13 20:32:13 +0900450 ret = -EINVAL;
451 goto err0;
452 }
453
Sergei Shtylyov5a24d4b2017-10-13 00:08:14 +0300454 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
455 p->base = devm_ioremap_resource(dev, io);
456 if (IS_ERR(p->base)) {
457 ret = PTR_ERR(p->base);
Magnus Damm119f5e42013-03-13 20:32:13 +0900458 goto err0;
459 }
460
461 gpio_chip = &p->gpio_chip;
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100462 gpio_chip->request = gpio_rcar_request;
463 gpio_chip->free = gpio_rcar_free;
Magnus Damm119f5e42013-03-13 20:32:13 +0900464 gpio_chip->direction_input = gpio_rcar_direction_input;
465 gpio_chip->get = gpio_rcar_get;
466 gpio_chip->direction_output = gpio_rcar_direction_output;
467 gpio_chip->set = gpio_rcar_set;
Geert Uytterhoevendbb763b2016-03-14 16:21:44 +0100468 gpio_chip->set_multiple = gpio_rcar_set_multiple;
Magnus Damm119f5e42013-03-13 20:32:13 +0900469 gpio_chip->label = name;
Linus Walleij58383c782015-11-04 09:56:26 +0100470 gpio_chip->parent = dev;
Magnus Damm119f5e42013-03-13 20:32:13 +0900471 gpio_chip->owner = THIS_MODULE;
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100472 gpio_chip->base = -1;
473 gpio_chip->ngpio = npins;
Magnus Damm119f5e42013-03-13 20:32:13 +0900474
475 irq_chip = &p->irq_chip;
476 irq_chip->name = name;
Niklas Söderlund47bd38a2016-12-08 18:32:27 +0100477 irq_chip->parent_device = dev;
Magnus Damm119f5e42013-03-13 20:32:13 +0900478 irq_chip->irq_mask = gpio_rcar_irq_disable;
479 irq_chip->irq_unmask = gpio_rcar_irq_enable;
Magnus Damm119f5e42013-03-13 20:32:13 +0900480 irq_chip->irq_set_type = gpio_rcar_irq_set_type;
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100481 irq_chip->irq_set_wake = gpio_rcar_irq_set_wake;
482 irq_chip->flags = IRQCHIP_SET_TYPE_MASKED | IRQCHIP_MASK_ON_SUSPEND;
Magnus Damm119f5e42013-03-13 20:32:13 +0900483
Linus Walleijc7b6f452015-12-07 14:12:45 +0100484 ret = gpiochip_add_data(gpio_chip, p);
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +0100485 if (ret) {
486 dev_err(dev, "failed to add GPIO controller\n");
Dan Carpenter0c8aab82013-11-07 10:56:51 +0300487 goto err0;
Magnus Damm119f5e42013-03-13 20:32:13 +0900488 }
489
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100490 ret = gpiochip_irqchip_add(gpio_chip, irq_chip, 0, handle_level_irq,
491 IRQ_TYPE_NONE);
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +0100492 if (ret) {
493 dev_err(dev, "cannot add irqchip\n");
494 goto err1;
495 }
496
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100497 p->irq_parent = irq->start;
Geert Uytterhoevenb22978f2014-03-27 21:47:36 +0100498 if (devm_request_irq(dev, irq->start, gpio_rcar_irq_handler,
499 IRQF_SHARED, name, p)) {
500 dev_err(dev, "failed to request IRQ\n");
Magnus Damm119f5e42013-03-13 20:32:13 +0900501 ret = -ENOENT;
502 goto err1;
503 }
504
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100505 dev_info(dev, "driving %d GPIOs\n", npins);
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100506
Magnus Damm119f5e42013-03-13 20:32:13 +0900507 return 0;
508
509err1:
Geert Uytterhoeven4d84b9e2015-03-18 19:41:07 +0100510 gpiochip_remove(gpio_chip);
Magnus Damm119f5e42013-03-13 20:32:13 +0900511err0:
Geert Uytterhoevendf0c6c82014-04-14 20:33:13 +0200512 pm_runtime_disable(dev);
Magnus Damm119f5e42013-03-13 20:32:13 +0900513 return ret;
514}
515
516static int gpio_rcar_remove(struct platform_device *pdev)
517{
518 struct gpio_rcar_priv *p = platform_get_drvdata(pdev);
Magnus Damm119f5e42013-03-13 20:32:13 +0900519
abdoulaye berthe9f5132a2014-07-12 22:30:12 +0200520 gpiochip_remove(&p->gpio_chip);
Magnus Damm119f5e42013-03-13 20:32:13 +0900521
Geert Uytterhoevendf0c6c82014-04-14 20:33:13 +0200522 pm_runtime_disable(&pdev->dev);
Magnus Damm119f5e42013-03-13 20:32:13 +0900523 return 0;
524}
525
Hien Dang51750fb2018-02-05 04:15:02 +0900526#ifdef CONFIG_PM_SLEEP
527static int gpio_rcar_suspend(struct device *dev)
528{
529 struct gpio_rcar_priv *p = dev_get_drvdata(dev);
530
531 p->bank_info.iointsel = gpio_rcar_read(p, IOINTSEL);
532 p->bank_info.inoutsel = gpio_rcar_read(p, INOUTSEL);
533 p->bank_info.outdt = gpio_rcar_read(p, OUTDT);
534 p->bank_info.intmsk = gpio_rcar_read(p, INTMSK);
535 p->bank_info.posneg = gpio_rcar_read(p, POSNEG);
536 p->bank_info.edglevel = gpio_rcar_read(p, EDGLEVEL);
537 if (p->has_both_edge_trigger)
538 p->bank_info.bothedge = gpio_rcar_read(p, BOTHEDGE);
539
Geert Uytterhoeven9ac79ba2018-02-12 14:55:13 +0100540 if (atomic_read(&p->wakeup_path))
541 device_set_wakeup_path(dev);
542
Hien Dang51750fb2018-02-05 04:15:02 +0900543 return 0;
544}
545
546static int gpio_rcar_resume(struct device *dev)
547{
548 struct gpio_rcar_priv *p = dev_get_drvdata(dev);
549 unsigned int offset;
550 u32 mask;
551
552 for (offset = 0; offset < p->gpio_chip.ngpio; offset++) {
553 mask = BIT(offset);
554 /* I/O pin */
555 if (!(p->bank_info.iointsel & mask)) {
556 if (p->bank_info.inoutsel & mask)
557 gpio_rcar_direction_output(
558 &p->gpio_chip, offset,
559 !!(p->bank_info.outdt & mask));
560 else
561 gpio_rcar_direction_input(&p->gpio_chip,
562 offset);
563 } else {
564 /* Interrupt pin */
565 gpio_rcar_config_interrupt_input_mode(
566 p,
567 offset,
568 !(p->bank_info.posneg & mask),
569 !(p->bank_info.edglevel & mask),
570 !!(p->bank_info.bothedge & mask));
571
572 if (p->bank_info.intmsk & mask)
573 gpio_rcar_write(p, MSKCLR, mask);
574 }
575 }
576
577 return 0;
578}
579#endif /* CONFIG_PM_SLEEP*/
580
581static SIMPLE_DEV_PM_OPS(gpio_rcar_pm_ops, gpio_rcar_suspend, gpio_rcar_resume);
582
Magnus Damm119f5e42013-03-13 20:32:13 +0900583static struct platform_driver gpio_rcar_device_driver = {
584 .probe = gpio_rcar_probe,
585 .remove = gpio_rcar_remove,
586 .driver = {
587 .name = "gpio_rcar",
Hien Dang51750fb2018-02-05 04:15:02 +0900588 .pm = &gpio_rcar_pm_ops,
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200589 .of_match_table = of_match_ptr(gpio_rcar_of_table),
Magnus Damm119f5e42013-03-13 20:32:13 +0900590 }
591};
592
593module_platform_driver(gpio_rcar_device_driver);
594
595MODULE_AUTHOR("Magnus Damm");
596MODULE_DESCRIPTION("Renesas R-Car GPIO Driver");
597MODULE_LICENSE("GPL v2");