blob: c4101ebd2b3f20f4a2763d648a96aae16d63b014 [file] [log] [blame]
Alex Deuchera2e73f52015-04-20 17:09:27 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "cikd.h"
30#include "cik.h"
31
32#include "bif/bif_4_1_d.h"
33#include "bif/bif_4_1_sh_mask.h"
34
35#include "gca/gfx_7_2_d.h"
Jack Xiao74a5d162015-05-08 14:46:49 +080036#include "gca/gfx_7_2_enum.h"
37#include "gca/gfx_7_2_sh_mask.h"
Alex Deuchera2e73f52015-04-20 17:09:27 -040038
39#include "gmc/gmc_7_1_d.h"
40#include "gmc/gmc_7_1_sh_mask.h"
41
42#include "oss/oss_2_0_d.h"
43#include "oss/oss_2_0_sh_mask.h"
44
45static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
46{
47 SDMA0_REGISTER_OFFSET,
48 SDMA1_REGISTER_OFFSET
49};
50
51static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
52static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
53static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
54static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
55
56MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
57MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
58MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
59MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
60MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
61MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
62MODULE_FIRMWARE("radeon/kabini_sdma.bin");
63MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
64MODULE_FIRMWARE("radeon/mullins_sdma.bin");
65MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
66
67u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
68
69/*
70 * sDMA - System DMA
71 * Starting with CIK, the GPU has new asynchronous
72 * DMA engines. These engines are used for compute
73 * and gfx. There are two DMA engines (SDMA0, SDMA1)
74 * and each one supports 1 ring buffer used for gfx
75 * and 2 queues used for compute.
76 *
77 * The programming model is very similar to the CP
78 * (ring buffer, IBs, etc.), but sDMA has it's own
79 * packet format that is different from the PM4 format
80 * used by the CP. sDMA supports copying data, writing
81 * embedded data, solid fills, and a number of other
82 * things. It also has support for tiling/detiling of
83 * buffers.
84 */
85
86/**
87 * cik_sdma_init_microcode - load ucode images from disk
88 *
89 * @adev: amdgpu_device pointer
90 *
91 * Use the firmware interface to load the ucode images into
92 * the driver (not loaded into hw).
93 * Returns 0 on success, error on failure.
94 */
95static int cik_sdma_init_microcode(struct amdgpu_device *adev)
96{
97 const char *chip_name;
98 char fw_name[30];
Alex Deucherc113ea12015-10-08 16:30:37 -040099 int err = 0, i;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400100
101 DRM_DEBUG("\n");
102
103 switch (adev->asic_type) {
104 case CHIP_BONAIRE:
105 chip_name = "bonaire";
106 break;
107 case CHIP_HAWAII:
108 chip_name = "hawaii";
109 break;
110 case CHIP_KAVERI:
111 chip_name = "kaveri";
112 break;
113 case CHIP_KABINI:
114 chip_name = "kabini";
115 break;
116 case CHIP_MULLINS:
117 chip_name = "mullins";
118 break;
119 default: BUG();
120 }
121
Alex Deucherc113ea12015-10-08 16:30:37 -0400122 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400123 if (i == 0)
124 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
125 else
126 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
Alex Deucherc113ea12015-10-08 16:30:37 -0400127 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400128 if (err)
129 goto out;
Alex Deucherc113ea12015-10-08 16:30:37 -0400130 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400131 }
132out:
133 if (err) {
134 printk(KERN_ERR
135 "cik_sdma: Failed to load firmware \"%s\"\n",
136 fw_name);
Alex Deucherc113ea12015-10-08 16:30:37 -0400137 for (i = 0; i < adev->sdma.num_instances; i++) {
138 release_firmware(adev->sdma.instance[i].fw);
139 adev->sdma.instance[i].fw = NULL;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400140 }
141 }
142 return err;
143}
144
145/**
146 * cik_sdma_ring_get_rptr - get the current read pointer
147 *
148 * @ring: amdgpu ring pointer
149 *
150 * Get the current rptr from the hardware (CIK+).
151 */
152static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
153{
154 u32 rptr;
155
156 rptr = ring->adev->wb.wb[ring->rptr_offs];
157
158 return (rptr & 0x3fffc) >> 2;
159}
160
161/**
162 * cik_sdma_ring_get_wptr - get the current write pointer
163 *
164 * @ring: amdgpu ring pointer
165 *
166 * Get the current wptr from the hardware (CIK+).
167 */
168static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
169{
170 struct amdgpu_device *adev = ring->adev;
Alex Deucherc113ea12015-10-08 16:30:37 -0400171 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400172
173 return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
174}
175
176/**
177 * cik_sdma_ring_set_wptr - commit the write pointer
178 *
179 * @ring: amdgpu ring pointer
180 *
181 * Write the wptr back to the hardware (CIK+).
182 */
183static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
184{
185 struct amdgpu_device *adev = ring->adev;
Alex Deucherc113ea12015-10-08 16:30:37 -0400186 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400187
188 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
189}
190
Jammy Zhouac01db32015-09-01 13:13:54 +0800191static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
192{
Alex Deucherc113ea12015-10-08 16:30:37 -0400193 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
Jammy Zhouac01db32015-09-01 13:13:54 +0800194 int i;
195
196 for (i = 0; i < count; i++)
197 if (sdma && sdma->burst_nop && (i == 0))
198 amdgpu_ring_write(ring, ring->nop |
199 SDMA_NOP_COUNT(count - 1));
200 else
201 amdgpu_ring_write(ring, ring->nop);
202}
203
Alex Deuchera2e73f52015-04-20 17:09:27 -0400204/**
205 * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
206 *
207 * @ring: amdgpu ring pointer
208 * @ib: IB object to schedule
209 *
210 * Schedule an IB in the DMA ring (CIK).
211 */
212static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
213 struct amdgpu_ib *ib)
214{
Christian König4ff37a82016-02-26 16:18:26 +0100215 u32 extra_bits = ib->vm_id & 0xf;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400216 u32 next_rptr = ring->wptr + 5;
217
Alex Deuchera2e73f52015-04-20 17:09:27 -0400218 while ((next_rptr & 7) != 4)
219 next_rptr++;
220
221 next_rptr += 4;
222 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
223 amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
224 amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
225 amdgpu_ring_write(ring, 1); /* number of DWs to follow */
226 amdgpu_ring_write(ring, next_rptr);
227
Alex Deuchera2e73f52015-04-20 17:09:27 -0400228 /* IB packet must end on a 8 DW boundary */
Jammy Zhouac01db32015-09-01 13:13:54 +0800229 cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
230
Alex Deuchera2e73f52015-04-20 17:09:27 -0400231 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
232 amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
233 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
234 amdgpu_ring_write(ring, ib->length_dw);
235
236}
237
238/**
Christian Königd2edb072015-05-11 14:10:34 +0200239 * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
Alex Deuchera2e73f52015-04-20 17:09:27 -0400240 *
241 * @ring: amdgpu ring pointer
242 *
243 * Emit an hdp flush packet on the requested DMA ring.
244 */
Christian Königd2edb072015-05-11 14:10:34 +0200245static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400246{
247 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
248 SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
249 u32 ref_and_mask;
250
Alex Deucherc113ea12015-10-08 16:30:37 -0400251 if (ring == &ring->adev->sdma.instance[0].ring)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400252 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
253 else
254 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
255
256 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
257 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
258 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
259 amdgpu_ring_write(ring, ref_and_mask); /* reference */
260 amdgpu_ring_write(ring, ref_and_mask); /* mask */
261 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
262}
263
Chunming Zhou498dd972016-03-03 12:05:44 +0800264static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
265{
266 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
267 amdgpu_ring_write(ring, mmHDP_DEBUG0);
268 amdgpu_ring_write(ring, 1);
269}
270
Alex Deuchera2e73f52015-04-20 17:09:27 -0400271/**
272 * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
273 *
274 * @ring: amdgpu ring pointer
275 * @fence: amdgpu fence object
276 *
277 * Add a DMA fence packet to the ring to write
278 * the fence seq number and DMA trap packet to generate
279 * an interrupt if needed (CIK).
280 */
281static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
Chunming Zhou890ee232015-06-01 14:35:03 +0800282 unsigned flags)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400283{
Chunming Zhou890ee232015-06-01 14:35:03 +0800284 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400285 /* write the fence */
286 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
287 amdgpu_ring_write(ring, lower_32_bits(addr));
288 amdgpu_ring_write(ring, upper_32_bits(addr));
289 amdgpu_ring_write(ring, lower_32_bits(seq));
290
291 /* optionally write high bits as well */
292 if (write64bit) {
293 addr += 4;
294 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
295 amdgpu_ring_write(ring, lower_32_bits(addr));
296 amdgpu_ring_write(ring, upper_32_bits(addr));
297 amdgpu_ring_write(ring, upper_32_bits(seq));
298 }
299
300 /* generate an interrupt */
301 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
302}
303
304/**
Alex Deuchera2e73f52015-04-20 17:09:27 -0400305 * cik_sdma_gfx_stop - stop the gfx async dma engines
306 *
307 * @adev: amdgpu_device pointer
308 *
309 * Stop the gfx async dma ring buffers (CIK).
310 */
311static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
312{
Alex Deucherc113ea12015-10-08 16:30:37 -0400313 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
314 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400315 u32 rb_cntl;
316 int i;
317
318 if ((adev->mman.buffer_funcs_ring == sdma0) ||
319 (adev->mman.buffer_funcs_ring == sdma1))
320 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
321
Alex Deucherc113ea12015-10-08 16:30:37 -0400322 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400323 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
324 rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
325 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
326 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
327 }
328 sdma0->ready = false;
329 sdma1->ready = false;
330}
331
332/**
333 * cik_sdma_rlc_stop - stop the compute async dma engines
334 *
335 * @adev: amdgpu_device pointer
336 *
337 * Stop the compute async dma queues (CIK).
338 */
339static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
340{
341 /* XXX todo */
342}
343
344/**
345 * cik_sdma_enable - stop the async dma engines
346 *
347 * @adev: amdgpu_device pointer
348 * @enable: enable/disable the DMA MEs.
349 *
350 * Halt or unhalt the async dma engines (CIK).
351 */
352static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
353{
354 u32 me_cntl;
355 int i;
356
357 if (enable == false) {
358 cik_sdma_gfx_stop(adev);
359 cik_sdma_rlc_stop(adev);
360 }
361
Alex Deucherc113ea12015-10-08 16:30:37 -0400362 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400363 me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
364 if (enable)
365 me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
366 else
367 me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
368 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
369 }
370}
371
372/**
373 * cik_sdma_gfx_resume - setup and start the async dma engines
374 *
375 * @adev: amdgpu_device pointer
376 *
377 * Set up the gfx DMA ring buffers and enable them (CIK).
378 * Returns 0 for success, error for failure.
379 */
380static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
381{
382 struct amdgpu_ring *ring;
383 u32 rb_cntl, ib_cntl;
384 u32 rb_bufsz;
385 u32 wb_offset;
386 int i, j, r;
387
Alex Deucherc113ea12015-10-08 16:30:37 -0400388 for (i = 0; i < adev->sdma.num_instances; i++) {
389 ring = &adev->sdma.instance[i].ring;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400390 wb_offset = (ring->rptr_offs * 4);
391
392 mutex_lock(&adev->srbm_mutex);
393 for (j = 0; j < 16; j++) {
394 cik_srbm_select(adev, 0, 0, 0, j);
395 /* SDMA GFX */
396 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
397 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
398 /* XXX SDMA RLC - todo */
399 }
400 cik_srbm_select(adev, 0, 0, 0, 0);
401 mutex_unlock(&adev->srbm_mutex);
402
Alex Deucher2b3a7652016-02-12 03:05:24 -0500403 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
404 adev->gfx.config.gb_addr_config & 0x70);
405
Alex Deuchera2e73f52015-04-20 17:09:27 -0400406 WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
407 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
408
409 /* Set ring buffer size in dwords */
410 rb_bufsz = order_base_2(ring->ring_size / 4);
411 rb_cntl = rb_bufsz << 1;
412#ifdef __BIG_ENDIAN
Alex Deucher454fc952015-06-09 09:58:23 -0400413 rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
414 SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400415#endif
416 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
417
418 /* Initialize the ring buffer's read and write pointers */
419 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
420 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
421
422 /* set the wb address whether it's enabled or not */
423 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
424 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
425 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
426 ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
427
428 rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
429
430 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
431 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
432
433 ring->wptr = 0;
434 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
435
436 /* enable DMA RB */
437 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
438 rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
439
440 ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
441#ifdef __BIG_ENDIAN
442 ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
443#endif
444 /* enable DMA IBs */
445 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
446
447 ring->ready = true;
448
449 r = amdgpu_ring_test_ring(ring);
450 if (r) {
451 ring->ready = false;
452 return r;
453 }
454
455 if (adev->mman.buffer_funcs_ring == ring)
456 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
457 }
458
459 return 0;
460}
461
462/**
463 * cik_sdma_rlc_resume - setup and start the async dma engines
464 *
465 * @adev: amdgpu_device pointer
466 *
467 * Set up the compute DMA queues and enable them (CIK).
468 * Returns 0 for success, error for failure.
469 */
470static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
471{
472 /* XXX todo */
473 return 0;
474}
475
476/**
477 * cik_sdma_load_microcode - load the sDMA ME ucode
478 *
479 * @adev: amdgpu_device pointer
480 *
481 * Loads the sDMA0/1 ucode.
482 * Returns 0 for success, -EINVAL if the ucode is not available.
483 */
484static int cik_sdma_load_microcode(struct amdgpu_device *adev)
485{
486 const struct sdma_firmware_header_v1_0 *hdr;
487 const __le32 *fw_data;
488 u32 fw_size;
489 int i, j;
490
Alex Deuchera2e73f52015-04-20 17:09:27 -0400491 /* halt the MEs */
492 cik_sdma_enable(adev, false);
493
Alex Deucherc113ea12015-10-08 16:30:37 -0400494 for (i = 0; i < adev->sdma.num_instances; i++) {
495 if (!adev->sdma.instance[i].fw)
496 return -EINVAL;
497 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400498 amdgpu_ucode_print_sdma_hdr(&hdr->header);
499 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
Alex Deucherc113ea12015-10-08 16:30:37 -0400500 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
501 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
502 if (adev->sdma.instance[i].feature_version >= 20)
503 adev->sdma.instance[i].burst_nop = true;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400504 fw_data = (const __le32 *)
Alex Deucherc113ea12015-10-08 16:30:37 -0400505 (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
Alex Deuchera2e73f52015-04-20 17:09:27 -0400506 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
507 for (j = 0; j < fw_size; j++)
508 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
Alex Deucherc113ea12015-10-08 16:30:37 -0400509 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400510 }
511
512 return 0;
513}
514
515/**
516 * cik_sdma_start - setup and start the async dma engines
517 *
518 * @adev: amdgpu_device pointer
519 *
520 * Set up the DMA engines and enable them (CIK).
521 * Returns 0 for success, error for failure.
522 */
523static int cik_sdma_start(struct amdgpu_device *adev)
524{
525 int r;
526
527 r = cik_sdma_load_microcode(adev);
528 if (r)
529 return r;
530
531 /* unhalt the MEs */
532 cik_sdma_enable(adev, true);
533
534 /* start the gfx rings and rlc compute queues */
535 r = cik_sdma_gfx_resume(adev);
536 if (r)
537 return r;
538 r = cik_sdma_rlc_resume(adev);
539 if (r)
540 return r;
541
542 return 0;
543}
544
545/**
546 * cik_sdma_ring_test_ring - simple async dma engine test
547 *
548 * @ring: amdgpu_ring structure holding ring information
549 *
550 * Test the DMA engine by writing using it to write an
551 * value to memory. (CIK).
552 * Returns 0 for success, error for failure.
553 */
554static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
555{
556 struct amdgpu_device *adev = ring->adev;
557 unsigned i;
558 unsigned index;
559 int r;
560 u32 tmp;
561 u64 gpu_addr;
562
563 r = amdgpu_wb_get(adev, &index);
564 if (r) {
565 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
566 return r;
567 }
568
569 gpu_addr = adev->wb.gpu_addr + (index * 4);
570 tmp = 0xCAFEDEAD;
571 adev->wb.wb[index] = cpu_to_le32(tmp);
572
Christian Königa27de352016-01-21 11:28:53 +0100573 r = amdgpu_ring_alloc(ring, 5);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400574 if (r) {
575 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
576 amdgpu_wb_free(adev, index);
577 return r;
578 }
579 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
580 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
581 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
582 amdgpu_ring_write(ring, 1); /* number of DWs to follow */
583 amdgpu_ring_write(ring, 0xDEADBEEF);
Christian Königa27de352016-01-21 11:28:53 +0100584 amdgpu_ring_commit(ring);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400585
586 for (i = 0; i < adev->usec_timeout; i++) {
587 tmp = le32_to_cpu(adev->wb.wb[index]);
588 if (tmp == 0xDEADBEEF)
589 break;
590 DRM_UDELAY(1);
591 }
592
593 if (i < adev->usec_timeout) {
594 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
595 } else {
596 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
597 ring->idx, tmp);
598 r = -EINVAL;
599 }
600 amdgpu_wb_free(adev, index);
601
602 return r;
603}
604
605/**
606 * cik_sdma_ring_test_ib - test an IB on the DMA engine
607 *
608 * @ring: amdgpu_ring structure holding ring information
609 *
610 * Test a simple IB in the DMA ring (CIK).
611 * Returns 0 on success, error on failure.
612 */
613static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
614{
615 struct amdgpu_device *adev = ring->adev;
616 struct amdgpu_ib ib;
Chunming Zhou17635522015-08-03 11:43:19 +0800617 struct fence *f = NULL;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400618 unsigned i;
619 unsigned index;
620 int r;
621 u32 tmp = 0;
622 u64 gpu_addr;
623
624 r = amdgpu_wb_get(adev, &index);
625 if (r) {
626 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
627 return r;
628 }
629
630 gpu_addr = adev->wb.gpu_addr + (index * 4);
631 tmp = 0xCAFEDEAD;
632 adev->wb.wb[index] = cpu_to_le32(tmp);
Christian Königb203dd92015-08-18 18:23:16 +0200633 memset(&ib, 0, sizeof(ib));
Christian Königb07c60c2016-01-31 12:29:04 +0100634 r = amdgpu_ib_get(adev, NULL, 256, &ib);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400635 if (r) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400636 DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800637 goto err0;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400638 }
639
640 ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
641 ib.ptr[1] = lower_32_bits(gpu_addr);
642 ib.ptr[2] = upper_32_bits(gpu_addr);
643 ib.ptr[3] = 1;
644 ib.ptr[4] = 0xDEADBEEF;
645 ib.length_dw = 5;
Christian Könige86f9ce2016-02-08 12:13:05 +0100646 r = amdgpu_ib_schedule(ring, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED,
647 NULL, &f);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800648 if (r)
649 goto err1;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400650
Chunming Zhou17635522015-08-03 11:43:19 +0800651 r = fence_wait(f, false);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400652 if (r) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400653 DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800654 goto err1;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400655 }
656 for (i = 0; i < adev->usec_timeout; i++) {
657 tmp = le32_to_cpu(adev->wb.wb[index]);
658 if (tmp == 0xDEADBEEF)
659 break;
660 DRM_UDELAY(1);
661 }
662 if (i < adev->usec_timeout) {
663 DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
Chunming Zhou0011fda2015-06-01 15:33:20 +0800664 ring->idx, i);
665 goto err1;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400666 } else {
667 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
668 r = -EINVAL;
669 }
Chunming Zhou0011fda2015-06-01 15:33:20 +0800670
671err1:
Chunming Zhou281b4222015-08-12 12:58:31 +0800672 fence_put(f);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400673 amdgpu_ib_free(adev, &ib);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800674err0:
Alex Deuchera2e73f52015-04-20 17:09:27 -0400675 amdgpu_wb_free(adev, index);
676 return r;
677}
678
679/**
680 * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
681 *
682 * @ib: indirect buffer to fill with commands
683 * @pe: addr of the page entry
684 * @src: src addr to copy from
685 * @count: number of page entries to update
686 *
687 * Update PTEs by copying them from the GART using sDMA (CIK).
688 */
689static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
690 uint64_t pe, uint64_t src,
691 unsigned count)
692{
693 while (count) {
694 unsigned bytes = count * 8;
695 if (bytes > 0x1FFFF8)
696 bytes = 0x1FFFF8;
697
698 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
699 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
700 ib->ptr[ib->length_dw++] = bytes;
701 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
702 ib->ptr[ib->length_dw++] = lower_32_bits(src);
703 ib->ptr[ib->length_dw++] = upper_32_bits(src);
704 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
705 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
706
707 pe += bytes;
708 src += bytes;
709 count -= bytes / 8;
710 }
711}
712
713/**
714 * cik_sdma_vm_write_pages - update PTEs by writing them manually
715 *
716 * @ib: indirect buffer to fill with commands
717 * @pe: addr of the page entry
718 * @addr: dst addr to write into pe
719 * @count: number of page entries to update
720 * @incr: increase next addr by incr bytes
721 * @flags: access flags
722 *
723 * Update PTEs by writing them manually using sDMA (CIK).
724 */
725static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100726 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deuchera2e73f52015-04-20 17:09:27 -0400727 uint64_t addr, unsigned count,
728 uint32_t incr, uint32_t flags)
729{
730 uint64_t value;
731 unsigned ndw;
732
733 while (count) {
734 ndw = count * 2;
735 if (ndw > 0xFFFFE)
736 ndw = 0xFFFFE;
737
738 /* for non-physically contiguous pages (system) */
739 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
740 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
741 ib->ptr[ib->length_dw++] = pe;
742 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
743 ib->ptr[ib->length_dw++] = ndw;
744 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
Christian Königb07c9d22015-11-30 13:26:07 +0100745 value = amdgpu_vm_map_gart(pages_addr, addr);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400746 addr += incr;
747 value |= flags;
748 ib->ptr[ib->length_dw++] = value;
749 ib->ptr[ib->length_dw++] = upper_32_bits(value);
750 }
751 }
752}
753
754/**
755 * cik_sdma_vm_set_pages - update the page tables using sDMA
756 *
757 * @ib: indirect buffer to fill with commands
758 * @pe: addr of the page entry
759 * @addr: dst addr to write into pe
760 * @count: number of page entries to update
761 * @incr: increase next addr by incr bytes
762 * @flags: access flags
763 *
764 * Update the page tables using sDMA (CIK).
765 */
766static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
767 uint64_t pe,
768 uint64_t addr, unsigned count,
769 uint32_t incr, uint32_t flags)
770{
771 uint64_t value;
772 unsigned ndw;
773
774 while (count) {
775 ndw = count;
776 if (ndw > 0x7FFFF)
777 ndw = 0x7FFFF;
778
779 if (flags & AMDGPU_PTE_VALID)
780 value = addr;
781 else
782 value = 0;
783
784 /* for physically contiguous pages (vram) */
785 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
786 ib->ptr[ib->length_dw++] = pe; /* dst addr */
787 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
788 ib->ptr[ib->length_dw++] = flags; /* mask */
789 ib->ptr[ib->length_dw++] = 0;
790 ib->ptr[ib->length_dw++] = value; /* value */
791 ib->ptr[ib->length_dw++] = upper_32_bits(value);
792 ib->ptr[ib->length_dw++] = incr; /* increment size */
793 ib->ptr[ib->length_dw++] = 0;
794 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
795
796 pe += ndw * 8;
797 addr += ndw * incr;
798 count -= ndw;
799 }
800}
801
802/**
803 * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
804 *
805 * @ib: indirect buffer to fill with padding
806 *
807 */
Christian König9e5d53092016-01-31 12:20:55 +0100808static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400809{
Christian König9e5d53092016-01-31 12:20:55 +0100810 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
Jammy Zhouac01db32015-09-01 13:13:54 +0800811 u32 pad_count;
812 int i;
813
814 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
815 for (i = 0; i < pad_count; i++)
816 if (sdma && sdma->burst_nop && (i == 0))
817 ib->ptr[ib->length_dw++] =
818 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
819 SDMA_NOP_COUNT(pad_count - 1);
820 else
821 ib->ptr[ib->length_dw++] =
822 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400823}
824
825/**
826 * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
827 *
828 * @ring: amdgpu_ring pointer
829 * @vm: amdgpu_vm pointer
830 *
831 * Update the page table base and flush the VM TLB
832 * using sDMA (CIK).
833 */
834static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
835 unsigned vm_id, uint64_t pd_addr)
836{
837 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
838 SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
Chunming Zhou5c55db82016-03-02 11:30:31 +0800839 uint32_t seq = ring->fence_drv.sync_seq;
840 uint64_t addr = ring->fence_drv.gpu_addr;
841
842 /* wait for idle */
843 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
844 SDMA_POLL_REG_MEM_EXTRA_OP(0) |
845 SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
846 SDMA_POLL_REG_MEM_EXTRA_M));
847 amdgpu_ring_write(ring, addr & 0xfffffffc);
848 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
849 amdgpu_ring_write(ring, seq); /* reference */
850 amdgpu_ring_write(ring, 0xfffffff); /* mask */
851 amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
852
Alex Deuchera2e73f52015-04-20 17:09:27 -0400853
854 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
855 if (vm_id < 8) {
856 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
857 } else {
858 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
859 }
860 amdgpu_ring_write(ring, pd_addr >> 12);
861
Alex Deuchera2e73f52015-04-20 17:09:27 -0400862 /* flush TLB */
863 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
864 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
865 amdgpu_ring_write(ring, 1 << vm_id);
866
867 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
868 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
869 amdgpu_ring_write(ring, 0);
870 amdgpu_ring_write(ring, 0); /* reference */
871 amdgpu_ring_write(ring, 0); /* mask */
872 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
873}
874
875static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
876 bool enable)
877{
878 u32 orig, data;
879
880 if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_MGCG)) {
881 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
882 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
883 } else {
884 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
885 data |= 0xff000000;
886 if (data != orig)
887 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
888
889 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
890 data |= 0xff000000;
891 if (data != orig)
892 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
893 }
894}
895
896static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
897 bool enable)
898{
899 u32 orig, data;
900
901 if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_LS)) {
902 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
903 data |= 0x100;
904 if (orig != data)
905 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
906
907 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
908 data |= 0x100;
909 if (orig != data)
910 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
911 } else {
912 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
913 data &= ~0x100;
914 if (orig != data)
915 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
916
917 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
918 data &= ~0x100;
919 if (orig != data)
920 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
921 }
922}
923
yanyang15fc3aee2015-05-22 14:39:35 -0400924static int cik_sdma_early_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400925{
yanyang15fc3aee2015-05-22 14:39:35 -0400926 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
927
Alex Deucherc113ea12015-10-08 16:30:37 -0400928 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
929
Alex Deuchera2e73f52015-04-20 17:09:27 -0400930 cik_sdma_set_ring_funcs(adev);
931 cik_sdma_set_irq_funcs(adev);
932 cik_sdma_set_buffer_funcs(adev);
933 cik_sdma_set_vm_pte_funcs(adev);
934
935 return 0;
936}
937
yanyang15fc3aee2015-05-22 14:39:35 -0400938static int cik_sdma_sw_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400939{
940 struct amdgpu_ring *ring;
yanyang15fc3aee2015-05-22 14:39:35 -0400941 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucherc113ea12015-10-08 16:30:37 -0400942 int r, i;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400943
944 r = cik_sdma_init_microcode(adev);
945 if (r) {
946 DRM_ERROR("Failed to load sdma firmware!\n");
947 return r;
948 }
949
950 /* SDMA trap event */
Alex Deucherc113ea12015-10-08 16:30:37 -0400951 r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400952 if (r)
953 return r;
954
955 /* SDMA Privileged inst */
Alex Deucherc113ea12015-10-08 16:30:37 -0400956 r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400957 if (r)
958 return r;
959
960 /* SDMA Privileged inst */
Alex Deucherc113ea12015-10-08 16:30:37 -0400961 r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400962 if (r)
963 return r;
964
Alex Deucherc113ea12015-10-08 16:30:37 -0400965 for (i = 0; i < adev->sdma.num_instances; i++) {
966 ring = &adev->sdma.instance[i].ring;
967 ring->ring_obj = NULL;
968 sprintf(ring->name, "sdma%d", i);
969 r = amdgpu_ring_init(adev, ring, 256 * 1024,
970 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
971 &adev->sdma.trap_irq,
972 (i == 0) ?
973 AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
974 AMDGPU_RING_TYPE_SDMA);
975 if (r)
976 return r;
977 }
Alex Deuchera2e73f52015-04-20 17:09:27 -0400978
979 return r;
980}
981
yanyang15fc3aee2015-05-22 14:39:35 -0400982static int cik_sdma_sw_fini(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400983{
yanyang15fc3aee2015-05-22 14:39:35 -0400984 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucherc113ea12015-10-08 16:30:37 -0400985 int i;
yanyang15fc3aee2015-05-22 14:39:35 -0400986
Alex Deucherc113ea12015-10-08 16:30:37 -0400987 for (i = 0; i < adev->sdma.num_instances; i++)
988 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400989
990 return 0;
991}
992
yanyang15fc3aee2015-05-22 14:39:35 -0400993static int cik_sdma_hw_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400994{
995 int r;
yanyang15fc3aee2015-05-22 14:39:35 -0400996 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400997
998 r = cik_sdma_start(adev);
999 if (r)
1000 return r;
1001
1002 return r;
1003}
1004
yanyang15fc3aee2015-05-22 14:39:35 -04001005static int cik_sdma_hw_fini(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001006{
yanyang15fc3aee2015-05-22 14:39:35 -04001007 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1008
Alex Deuchera2e73f52015-04-20 17:09:27 -04001009 cik_sdma_enable(adev, false);
1010
1011 return 0;
1012}
1013
yanyang15fc3aee2015-05-22 14:39:35 -04001014static int cik_sdma_suspend(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001015{
yanyang15fc3aee2015-05-22 14:39:35 -04001016 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001017
1018 return cik_sdma_hw_fini(adev);
1019}
1020
yanyang15fc3aee2015-05-22 14:39:35 -04001021static int cik_sdma_resume(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001022{
yanyang15fc3aee2015-05-22 14:39:35 -04001023 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001024
1025 return cik_sdma_hw_init(adev);
1026}
1027
yanyang15fc3aee2015-05-22 14:39:35 -04001028static bool cik_sdma_is_idle(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001029{
yanyang15fc3aee2015-05-22 14:39:35 -04001030 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001031 u32 tmp = RREG32(mmSRBM_STATUS2);
1032
1033 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1034 SRBM_STATUS2__SDMA1_BUSY_MASK))
1035 return false;
1036
1037 return true;
1038}
1039
yanyang15fc3aee2015-05-22 14:39:35 -04001040static int cik_sdma_wait_for_idle(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001041{
1042 unsigned i;
1043 u32 tmp;
yanyang15fc3aee2015-05-22 14:39:35 -04001044 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001045
1046 for (i = 0; i < adev->usec_timeout; i++) {
1047 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1048 SRBM_STATUS2__SDMA1_BUSY_MASK);
1049
1050 if (!tmp)
1051 return 0;
1052 udelay(1);
1053 }
1054 return -ETIMEDOUT;
1055}
1056
yanyang15fc3aee2015-05-22 14:39:35 -04001057static void cik_sdma_print_status(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001058{
1059 int i, j;
yanyang15fc3aee2015-05-22 14:39:35 -04001060 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001061
1062 dev_info(adev->dev, "CIK SDMA registers\n");
1063 dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
1064 RREG32(mmSRBM_STATUS2));
Alex Deucherc113ea12015-10-08 16:30:37 -04001065 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04001066 dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
1067 i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
1068 dev_info(adev->dev, " SDMA%d_ME_CNTL=0x%08X\n",
1069 i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
1070 dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
1071 i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
1072 dev_info(adev->dev, " SDMA%d_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
1073 i, RREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i]));
1074 dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
1075 i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
1076 dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
1077 i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
1078 dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
1079 i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
1080 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
1081 i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
1082 dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
1083 i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
1084 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
1085 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
1086 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
1087 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
1088 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
1089 i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
1090 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
1091 i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
Alex Deucher2b3a7652016-02-12 03:05:24 -05001092 dev_info(adev->dev, " SDMA%d_TILING_CONFIG=0x%08X\n",
1093 i, RREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i]));
Alex Deuchera2e73f52015-04-20 17:09:27 -04001094 mutex_lock(&adev->srbm_mutex);
1095 for (j = 0; j < 16; j++) {
1096 cik_srbm_select(adev, 0, 0, 0, j);
1097 dev_info(adev->dev, " VM %d:\n", j);
1098 dev_info(adev->dev, " SDMA0_GFX_VIRTUAL_ADDR=0x%08X\n",
1099 RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
1100 dev_info(adev->dev, " SDMA0_GFX_APE1_CNTL=0x%08X\n",
1101 RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
1102 }
1103 cik_srbm_select(adev, 0, 0, 0, 0);
1104 mutex_unlock(&adev->srbm_mutex);
1105 }
1106}
1107
yanyang15fc3aee2015-05-22 14:39:35 -04001108static int cik_sdma_soft_reset(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001109{
1110 u32 srbm_soft_reset = 0;
yanyang15fc3aee2015-05-22 14:39:35 -04001111 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001112 u32 tmp = RREG32(mmSRBM_STATUS2);
1113
1114 if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
1115 /* sdma0 */
1116 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1117 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1118 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1119 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1120 }
1121 if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
1122 /* sdma1 */
1123 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1124 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1125 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1126 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1127 }
1128
1129 if (srbm_soft_reset) {
yanyang15fc3aee2015-05-22 14:39:35 -04001130 cik_sdma_print_status((void *)adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -04001131
1132 tmp = RREG32(mmSRBM_SOFT_RESET);
1133 tmp |= srbm_soft_reset;
1134 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1135 WREG32(mmSRBM_SOFT_RESET, tmp);
1136 tmp = RREG32(mmSRBM_SOFT_RESET);
1137
1138 udelay(50);
1139
1140 tmp &= ~srbm_soft_reset;
1141 WREG32(mmSRBM_SOFT_RESET, tmp);
1142 tmp = RREG32(mmSRBM_SOFT_RESET);
1143
1144 /* Wait a little for things to settle down */
1145 udelay(50);
1146
yanyang15fc3aee2015-05-22 14:39:35 -04001147 cik_sdma_print_status((void *)adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -04001148 }
1149
1150 return 0;
1151}
1152
1153static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
1154 struct amdgpu_irq_src *src,
1155 unsigned type,
1156 enum amdgpu_interrupt_state state)
1157{
1158 u32 sdma_cntl;
1159
1160 switch (type) {
1161 case AMDGPU_SDMA_IRQ_TRAP0:
1162 switch (state) {
1163 case AMDGPU_IRQ_STATE_DISABLE:
1164 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1165 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1166 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1167 break;
1168 case AMDGPU_IRQ_STATE_ENABLE:
1169 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1170 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1171 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1172 break;
1173 default:
1174 break;
1175 }
1176 break;
1177 case AMDGPU_SDMA_IRQ_TRAP1:
1178 switch (state) {
1179 case AMDGPU_IRQ_STATE_DISABLE:
1180 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1181 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1182 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1183 break;
1184 case AMDGPU_IRQ_STATE_ENABLE:
1185 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1186 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1187 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1188 break;
1189 default:
1190 break;
1191 }
1192 break;
1193 default:
1194 break;
1195 }
1196 return 0;
1197}
1198
1199static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
1200 struct amdgpu_irq_src *source,
1201 struct amdgpu_iv_entry *entry)
1202{
1203 u8 instance_id, queue_id;
1204
1205 instance_id = (entry->ring_id & 0x3) >> 0;
1206 queue_id = (entry->ring_id & 0xc) >> 2;
1207 DRM_DEBUG("IH: SDMA trap\n");
1208 switch (instance_id) {
1209 case 0:
1210 switch (queue_id) {
1211 case 0:
Alex Deucherc113ea12015-10-08 16:30:37 -04001212 amdgpu_fence_process(&adev->sdma.instance[0].ring);
Alex Deuchera2e73f52015-04-20 17:09:27 -04001213 break;
1214 case 1:
1215 /* XXX compute */
1216 break;
1217 case 2:
1218 /* XXX compute */
1219 break;
1220 }
1221 break;
1222 case 1:
1223 switch (queue_id) {
1224 case 0:
Alex Deucherc113ea12015-10-08 16:30:37 -04001225 amdgpu_fence_process(&adev->sdma.instance[1].ring);
Alex Deuchera2e73f52015-04-20 17:09:27 -04001226 break;
1227 case 1:
1228 /* XXX compute */
1229 break;
1230 case 2:
1231 /* XXX compute */
1232 break;
1233 }
1234 break;
1235 }
1236
1237 return 0;
1238}
1239
1240static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
1241 struct amdgpu_irq_src *source,
1242 struct amdgpu_iv_entry *entry)
1243{
1244 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1245 schedule_work(&adev->reset_work);
1246 return 0;
1247}
1248
yanyang15fc3aee2015-05-22 14:39:35 -04001249static int cik_sdma_set_clockgating_state(void *handle,
1250 enum amd_clockgating_state state)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001251{
1252 bool gate = false;
yanyang15fc3aee2015-05-22 14:39:35 -04001253 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001254
yanyang15fc3aee2015-05-22 14:39:35 -04001255 if (state == AMD_CG_STATE_GATE)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001256 gate = true;
1257
1258 cik_enable_sdma_mgcg(adev, gate);
1259 cik_enable_sdma_mgls(adev, gate);
1260
1261 return 0;
1262}
1263
yanyang15fc3aee2015-05-22 14:39:35 -04001264static int cik_sdma_set_powergating_state(void *handle,
1265 enum amd_powergating_state state)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001266{
1267 return 0;
1268}
1269
yanyang15fc3aee2015-05-22 14:39:35 -04001270const struct amd_ip_funcs cik_sdma_ip_funcs = {
Alex Deuchera2e73f52015-04-20 17:09:27 -04001271 .early_init = cik_sdma_early_init,
1272 .late_init = NULL,
1273 .sw_init = cik_sdma_sw_init,
1274 .sw_fini = cik_sdma_sw_fini,
1275 .hw_init = cik_sdma_hw_init,
1276 .hw_fini = cik_sdma_hw_fini,
1277 .suspend = cik_sdma_suspend,
1278 .resume = cik_sdma_resume,
1279 .is_idle = cik_sdma_is_idle,
1280 .wait_for_idle = cik_sdma_wait_for_idle,
1281 .soft_reset = cik_sdma_soft_reset,
1282 .print_status = cik_sdma_print_status,
1283 .set_clockgating_state = cik_sdma_set_clockgating_state,
1284 .set_powergating_state = cik_sdma_set_powergating_state,
1285};
1286
Alex Deuchera2e73f52015-04-20 17:09:27 -04001287static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
1288 .get_rptr = cik_sdma_ring_get_rptr,
1289 .get_wptr = cik_sdma_ring_get_wptr,
1290 .set_wptr = cik_sdma_ring_set_wptr,
1291 .parse_cs = NULL,
1292 .emit_ib = cik_sdma_ring_emit_ib,
1293 .emit_fence = cik_sdma_ring_emit_fence,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001294 .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
Christian Königd2edb072015-05-11 14:10:34 +02001295 .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
Chunming Zhou498dd972016-03-03 12:05:44 +08001296 .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001297 .test_ring = cik_sdma_ring_test_ring,
1298 .test_ib = cik_sdma_ring_test_ib,
Jammy Zhouac01db32015-09-01 13:13:54 +08001299 .insert_nop = cik_sdma_ring_insert_nop,
Christian König9e5d53092016-01-31 12:20:55 +01001300 .pad_ib = cik_sdma_ring_pad_ib,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001301};
1302
1303static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
1304{
Alex Deucherc113ea12015-10-08 16:30:37 -04001305 int i;
1306
1307 for (i = 0; i < adev->sdma.num_instances; i++)
1308 adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001309}
1310
1311static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
1312 .set = cik_sdma_set_trap_irq_state,
1313 .process = cik_sdma_process_trap_irq,
1314};
1315
1316static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
1317 .process = cik_sdma_process_illegal_inst_irq,
1318};
1319
1320static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
1321{
Alex Deucherc113ea12015-10-08 16:30:37 -04001322 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1323 adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
1324 adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001325}
1326
1327/**
1328 * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
1329 *
1330 * @ring: amdgpu_ring structure holding ring information
1331 * @src_offset: src GPU address
1332 * @dst_offset: dst GPU address
1333 * @byte_count: number of bytes to xfer
1334 *
1335 * Copy GPU buffers using the DMA engine (CIK).
1336 * Used by the amdgpu ttm implementation to move pages if
1337 * registered as the asic copy callback.
1338 */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001339static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001340 uint64_t src_offset,
1341 uint64_t dst_offset,
1342 uint32_t byte_count)
1343{
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001344 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
1345 ib->ptr[ib->length_dw++] = byte_count;
1346 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1347 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1348 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1349 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1350 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
Alex Deuchera2e73f52015-04-20 17:09:27 -04001351}
1352
1353/**
1354 * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
1355 *
1356 * @ring: amdgpu_ring structure holding ring information
1357 * @src_data: value to write to buffer
1358 * @dst_offset: dst GPU address
1359 * @byte_count: number of bytes to xfer
1360 *
1361 * Fill GPU buffers using the DMA engine (CIK).
1362 */
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001363static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001364 uint32_t src_data,
1365 uint64_t dst_offset,
1366 uint32_t byte_count)
1367{
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001368 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
1369 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1370 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1371 ib->ptr[ib->length_dw++] = src_data;
1372 ib->ptr[ib->length_dw++] = byte_count;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001373}
1374
1375static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
1376 .copy_max_bytes = 0x1fffff,
1377 .copy_num_dw = 7,
1378 .emit_copy_buffer = cik_sdma_emit_copy_buffer,
1379
1380 .fill_max_bytes = 0x1fffff,
1381 .fill_num_dw = 5,
1382 .emit_fill_buffer = cik_sdma_emit_fill_buffer,
1383};
1384
1385static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
1386{
1387 if (adev->mman.buffer_funcs == NULL) {
1388 adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
Alex Deucherc113ea12015-10-08 16:30:37 -04001389 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001390 }
1391}
1392
1393static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
1394 .copy_pte = cik_sdma_vm_copy_pte,
1395 .write_pte = cik_sdma_vm_write_pte,
1396 .set_pte_pde = cik_sdma_vm_set_pte_pde,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001397};
1398
1399static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
1400{
Christian König2d55e452016-02-08 17:37:38 +01001401 unsigned i;
1402
Alex Deuchera2e73f52015-04-20 17:09:27 -04001403 if (adev->vm_manager.vm_pte_funcs == NULL) {
1404 adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +01001405 for (i = 0; i < adev->sdma.num_instances; i++)
1406 adev->vm_manager.vm_pte_rings[i] =
1407 &adev->sdma.instance[i].ring;
1408
1409 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001410 }
1411}