blob: 38f75f54019b742914c91e171bb584f118827bf3 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100033#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041#define PFP_UCODE_SIZE 576
42#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050043#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100044#define R700_PFP_UCODE_SIZE 848
45#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050046#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040047#define EVERGREEN_PFP_UCODE_SIZE 1120
48#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040049#define EVERGREEN_RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100050
51/* Firmware Names */
52MODULE_FIRMWARE("radeon/R600_pfp.bin");
53MODULE_FIRMWARE("radeon/R600_me.bin");
54MODULE_FIRMWARE("radeon/RV610_pfp.bin");
55MODULE_FIRMWARE("radeon/RV610_me.bin");
56MODULE_FIRMWARE("radeon/RV630_pfp.bin");
57MODULE_FIRMWARE("radeon/RV630_me.bin");
58MODULE_FIRMWARE("radeon/RV620_pfp.bin");
59MODULE_FIRMWARE("radeon/RV620_me.bin");
60MODULE_FIRMWARE("radeon/RV635_pfp.bin");
61MODULE_FIRMWARE("radeon/RV635_me.bin");
62MODULE_FIRMWARE("radeon/RV670_pfp.bin");
63MODULE_FIRMWARE("radeon/RV670_me.bin");
64MODULE_FIRMWARE("radeon/RS780_pfp.bin");
65MODULE_FIRMWARE("radeon/RS780_me.bin");
66MODULE_FIRMWARE("radeon/RV770_pfp.bin");
67MODULE_FIRMWARE("radeon/RV770_me.bin");
68MODULE_FIRMWARE("radeon/RV730_pfp.bin");
69MODULE_FIRMWARE("radeon/RV730_me.bin");
70MODULE_FIRMWARE("radeon/RV710_pfp.bin");
71MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050072MODULE_FIRMWARE("radeon/R600_rlc.bin");
73MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040074MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
75MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040076MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
78MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
81MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100083MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040084MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100086
87int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020088
Jerome Glisse1a029b72009-10-06 19:04:30 +020089/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090int r600_mc_wait_for_idle(struct radeon_device *rdev);
91void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -040093void r600_irq_disable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094
Alex Deuchera48b9b42010-04-22 14:03:55 -040095void r600_get_power_state(struct radeon_device *rdev,
96 enum radeon_pm_action action)
97{
98 int i;
99
100 rdev->pm.can_upclock = true;
101 rdev->pm.can_downclock = true;
102
103 /* power state array is low to high, default is first */
104 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
105 int min_power_state_index = 0;
106
107 if (rdev->pm.num_power_states > 2)
108 min_power_state_index = 1;
109
110 switch (action) {
111 case PM_ACTION_MINIMUM:
112 rdev->pm.requested_power_state_index = min_power_state_index;
113 rdev->pm.requested_clock_mode_index = 0;
114 rdev->pm.can_downclock = false;
115 break;
116 case PM_ACTION_DOWNCLOCK:
117 if (rdev->pm.current_power_state_index == min_power_state_index) {
118 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
119 rdev->pm.can_downclock = false;
120 } else {
121 if (rdev->pm.active_crtc_count > 1) {
122 for (i = 0; i < rdev->pm.num_power_states; i++) {
123 if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
124 continue;
125 else if (i >= rdev->pm.current_power_state_index) {
126 rdev->pm.requested_power_state_index =
127 rdev->pm.current_power_state_index;
128 break;
129 } else {
130 rdev->pm.requested_power_state_index = i;
131 break;
132 }
133 }
134 } else
135 rdev->pm.requested_power_state_index =
136 rdev->pm.current_power_state_index - 1;
137 }
138 rdev->pm.requested_clock_mode_index = 0;
139 break;
140 case PM_ACTION_UPCLOCK:
141 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
142 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
143 rdev->pm.can_upclock = false;
144 } else {
145 if (rdev->pm.active_crtc_count > 1) {
146 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
147 if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
148 continue;
149 else if (i <= rdev->pm.current_power_state_index) {
150 rdev->pm.requested_power_state_index =
151 rdev->pm.current_power_state_index;
152 break;
153 } else {
154 rdev->pm.requested_power_state_index = i;
155 break;
156 }
157 }
158 } else
159 rdev->pm.requested_power_state_index =
160 rdev->pm.current_power_state_index + 1;
161 }
162 rdev->pm.requested_clock_mode_index = 0;
163 break;
Alex Deucher58e21df2010-03-22 13:31:08 -0400164 case PM_ACTION_DEFAULT:
165 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
166 rdev->pm.requested_clock_mode_index = 0;
167 rdev->pm.can_upclock = false;
168 break;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400169 case PM_ACTION_NONE:
170 default:
171 DRM_ERROR("Requested mode for not defined action\n");
172 return;
173 }
174 } else {
175 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
176 /* for now just select the first power state and switch between clock modes */
177 /* power state array is low to high, default is first (0) */
178 if (rdev->pm.active_crtc_count > 1) {
179 rdev->pm.requested_power_state_index = -1;
180 /* start at 1 as we don't want the default mode */
181 for (i = 1; i < rdev->pm.num_power_states; i++) {
182 if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
183 continue;
184 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
185 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
186 rdev->pm.requested_power_state_index = i;
187 break;
188 }
189 }
190 /* if nothing selected, grab the default state. */
191 if (rdev->pm.requested_power_state_index == -1)
192 rdev->pm.requested_power_state_index = 0;
193 } else
194 rdev->pm.requested_power_state_index = 1;
195
196 switch (action) {
197 case PM_ACTION_MINIMUM:
198 rdev->pm.requested_clock_mode_index = 0;
199 rdev->pm.can_downclock = false;
200 break;
201 case PM_ACTION_DOWNCLOCK:
202 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
203 if (rdev->pm.current_clock_mode_index == 0) {
204 rdev->pm.requested_clock_mode_index = 0;
205 rdev->pm.can_downclock = false;
206 } else
207 rdev->pm.requested_clock_mode_index =
208 rdev->pm.current_clock_mode_index - 1;
209 } else {
210 rdev->pm.requested_clock_mode_index = 0;
211 rdev->pm.can_downclock = false;
212 }
213 break;
214 case PM_ACTION_UPCLOCK:
215 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
216 if (rdev->pm.current_clock_mode_index ==
217 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
218 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
219 rdev->pm.can_upclock = false;
220 } else
221 rdev->pm.requested_clock_mode_index =
222 rdev->pm.current_clock_mode_index + 1;
223 } else {
224 rdev->pm.requested_clock_mode_index =
225 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
226 rdev->pm.can_upclock = false;
227 }
228 break;
Alex Deucher58e21df2010-03-22 13:31:08 -0400229 case PM_ACTION_DEFAULT:
230 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
231 rdev->pm.requested_clock_mode_index = 0;
232 rdev->pm.can_upclock = false;
233 break;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400234 case PM_ACTION_NONE:
235 default:
236 DRM_ERROR("Requested mode for not defined action\n");
237 return;
238 }
239 }
240
241 DRM_INFO("Requested: e: %d m: %d p: %d\n",
242 rdev->pm.power_state[rdev->pm.requested_power_state_index].
243 clock_info[rdev->pm.requested_clock_mode_index].sclk,
244 rdev->pm.power_state[rdev->pm.requested_power_state_index].
245 clock_info[rdev->pm.requested_clock_mode_index].mclk,
246 rdev->pm.power_state[rdev->pm.requested_power_state_index].
Alex Deucher79daedc2010-04-22 14:25:19 -0400247 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400248}
249
Alex Deucherbae6b5622010-04-22 13:38:05 -0400250void r600_set_power_state(struct radeon_device *rdev)
251{
Alex Deuchera48b9b42010-04-22 14:03:55 -0400252 u32 sclk, mclk;
253
254 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
255 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
Alex Deucherbae6b5622010-04-22 13:38:05 -0400256 return;
257
Alex Deuchera48b9b42010-04-22 14:03:55 -0400258 if (radeon_gui_idle(rdev)) {
Alex Deucherbae6b5622010-04-22 13:38:05 -0400259
Alex Deuchera48b9b42010-04-22 14:03:55 -0400260 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
261 clock_info[rdev->pm.requested_clock_mode_index].sclk;
262 if (sclk > rdev->clock.default_sclk)
263 sclk = rdev->clock.default_sclk;
Alex Deucherbae6b5622010-04-22 13:38:05 -0400264
Alex Deuchera48b9b42010-04-22 14:03:55 -0400265 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
266 clock_info[rdev->pm.requested_clock_mode_index].mclk;
267 if (mclk > rdev->clock.default_mclk)
268 mclk = rdev->clock.default_mclk;
269 /* don't change the mclk with multiple crtcs */
270 if (rdev->pm.active_crtc_count > 1)
271 mclk = rdev->clock.default_mclk;
Alex Deucherbae6b5622010-04-22 13:38:05 -0400272
Alex Deuchera48b9b42010-04-22 14:03:55 -0400273 /* set pcie lanes */
274 /* TODO */
275
276 /* set voltage */
277 /* TODO */
278
279 /* set engine clock */
280 if (sclk != rdev->pm.current_sclk) {
281 radeon_sync_with_vblank(rdev);
282 radeon_pm_debug_check_in_vbl(rdev, false);
283 radeon_set_engine_clock(rdev, sclk);
284 radeon_pm_debug_check_in_vbl(rdev, true);
285 rdev->pm.current_sclk = sclk;
286 DRM_INFO("Setting: e: %d\n", sclk);
287 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400288
289#if 0
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290 /* set memory clock */
291 if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
292 radeon_sync_with_vblank(rdev);
293 radeon_pm_debug_check_in_vbl(rdev, false);
294 radeon_set_memory_clock(rdev, mclk);
295 radeon_pm_debug_check_in_vbl(rdev, true);
296 rdev->pm.current_mclk = mclk;
297 DRM_INFO("Setting: m: %d\n", mclk);
298 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400299#endif
300
Alex Deuchera48b9b42010-04-22 14:03:55 -0400301 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
302 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
303 } else
304 DRM_INFO("GUI not idle!!!\n");
Alex Deucherbae6b5622010-04-22 13:38:05 -0400305}
306
Alex Deucher49e02b72010-04-23 17:57:27 -0400307void r600_pm_misc(struct radeon_device *rdev)
308{
309
310}
311
Alex Deucherdef9ba92010-04-22 12:39:58 -0400312bool r600_gui_idle(struct radeon_device *rdev)
313{
314 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
315 return false;
316 else
317 return true;
318}
319
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500320/* hpd for digital panel detect/disconnect */
321bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
322{
323 bool connected = false;
324
325 if (ASIC_IS_DCE3(rdev)) {
326 switch (hpd) {
327 case RADEON_HPD_1:
328 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
329 connected = true;
330 break;
331 case RADEON_HPD_2:
332 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
333 connected = true;
334 break;
335 case RADEON_HPD_3:
336 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
337 connected = true;
338 break;
339 case RADEON_HPD_4:
340 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
341 connected = true;
342 break;
343 /* DCE 3.2 */
344 case RADEON_HPD_5:
345 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
346 connected = true;
347 break;
348 case RADEON_HPD_6:
349 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
350 connected = true;
351 break;
352 default:
353 break;
354 }
355 } else {
356 switch (hpd) {
357 case RADEON_HPD_1:
358 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
359 connected = true;
360 break;
361 case RADEON_HPD_2:
362 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
363 connected = true;
364 break;
365 case RADEON_HPD_3:
366 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
367 connected = true;
368 break;
369 default:
370 break;
371 }
372 }
373 return connected;
374}
375
376void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500377 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500378{
379 u32 tmp;
380 bool connected = r600_hpd_sense(rdev, hpd);
381
382 if (ASIC_IS_DCE3(rdev)) {
383 switch (hpd) {
384 case RADEON_HPD_1:
385 tmp = RREG32(DC_HPD1_INT_CONTROL);
386 if (connected)
387 tmp &= ~DC_HPDx_INT_POLARITY;
388 else
389 tmp |= DC_HPDx_INT_POLARITY;
390 WREG32(DC_HPD1_INT_CONTROL, tmp);
391 break;
392 case RADEON_HPD_2:
393 tmp = RREG32(DC_HPD2_INT_CONTROL);
394 if (connected)
395 tmp &= ~DC_HPDx_INT_POLARITY;
396 else
397 tmp |= DC_HPDx_INT_POLARITY;
398 WREG32(DC_HPD2_INT_CONTROL, tmp);
399 break;
400 case RADEON_HPD_3:
401 tmp = RREG32(DC_HPD3_INT_CONTROL);
402 if (connected)
403 tmp &= ~DC_HPDx_INT_POLARITY;
404 else
405 tmp |= DC_HPDx_INT_POLARITY;
406 WREG32(DC_HPD3_INT_CONTROL, tmp);
407 break;
408 case RADEON_HPD_4:
409 tmp = RREG32(DC_HPD4_INT_CONTROL);
410 if (connected)
411 tmp &= ~DC_HPDx_INT_POLARITY;
412 else
413 tmp |= DC_HPDx_INT_POLARITY;
414 WREG32(DC_HPD4_INT_CONTROL, tmp);
415 break;
416 case RADEON_HPD_5:
417 tmp = RREG32(DC_HPD5_INT_CONTROL);
418 if (connected)
419 tmp &= ~DC_HPDx_INT_POLARITY;
420 else
421 tmp |= DC_HPDx_INT_POLARITY;
422 WREG32(DC_HPD5_INT_CONTROL, tmp);
423 break;
424 /* DCE 3.2 */
425 case RADEON_HPD_6:
426 tmp = RREG32(DC_HPD6_INT_CONTROL);
427 if (connected)
428 tmp &= ~DC_HPDx_INT_POLARITY;
429 else
430 tmp |= DC_HPDx_INT_POLARITY;
431 WREG32(DC_HPD6_INT_CONTROL, tmp);
432 break;
433 default:
434 break;
435 }
436 } else {
437 switch (hpd) {
438 case RADEON_HPD_1:
439 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
440 if (connected)
441 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
442 else
443 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
444 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
445 break;
446 case RADEON_HPD_2:
447 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
448 if (connected)
449 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
450 else
451 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
452 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
453 break;
454 case RADEON_HPD_3:
455 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
456 if (connected)
457 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
458 else
459 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
460 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
461 break;
462 default:
463 break;
464 }
465 }
466}
467
468void r600_hpd_init(struct radeon_device *rdev)
469{
470 struct drm_device *dev = rdev->ddev;
471 struct drm_connector *connector;
472
473 if (ASIC_IS_DCE3(rdev)) {
474 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
475 if (ASIC_IS_DCE32(rdev))
476 tmp |= DC_HPDx_EN;
477
478 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
479 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
480 switch (radeon_connector->hpd.hpd) {
481 case RADEON_HPD_1:
482 WREG32(DC_HPD1_CONTROL, tmp);
483 rdev->irq.hpd[0] = true;
484 break;
485 case RADEON_HPD_2:
486 WREG32(DC_HPD2_CONTROL, tmp);
487 rdev->irq.hpd[1] = true;
488 break;
489 case RADEON_HPD_3:
490 WREG32(DC_HPD3_CONTROL, tmp);
491 rdev->irq.hpd[2] = true;
492 break;
493 case RADEON_HPD_4:
494 WREG32(DC_HPD4_CONTROL, tmp);
495 rdev->irq.hpd[3] = true;
496 break;
497 /* DCE 3.2 */
498 case RADEON_HPD_5:
499 WREG32(DC_HPD5_CONTROL, tmp);
500 rdev->irq.hpd[4] = true;
501 break;
502 case RADEON_HPD_6:
503 WREG32(DC_HPD6_CONTROL, tmp);
504 rdev->irq.hpd[5] = true;
505 break;
506 default:
507 break;
508 }
509 }
510 } else {
511 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
512 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
513 switch (radeon_connector->hpd.hpd) {
514 case RADEON_HPD_1:
515 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
516 rdev->irq.hpd[0] = true;
517 break;
518 case RADEON_HPD_2:
519 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
520 rdev->irq.hpd[1] = true;
521 break;
522 case RADEON_HPD_3:
523 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
524 rdev->irq.hpd[2] = true;
525 break;
526 default:
527 break;
528 }
529 }
530 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100531 if (rdev->irq.installed)
532 r600_irq_set(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500533}
534
535void r600_hpd_fini(struct radeon_device *rdev)
536{
537 struct drm_device *dev = rdev->ddev;
538 struct drm_connector *connector;
539
540 if (ASIC_IS_DCE3(rdev)) {
541 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
542 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
543 switch (radeon_connector->hpd.hpd) {
544 case RADEON_HPD_1:
545 WREG32(DC_HPD1_CONTROL, 0);
546 rdev->irq.hpd[0] = false;
547 break;
548 case RADEON_HPD_2:
549 WREG32(DC_HPD2_CONTROL, 0);
550 rdev->irq.hpd[1] = false;
551 break;
552 case RADEON_HPD_3:
553 WREG32(DC_HPD3_CONTROL, 0);
554 rdev->irq.hpd[2] = false;
555 break;
556 case RADEON_HPD_4:
557 WREG32(DC_HPD4_CONTROL, 0);
558 rdev->irq.hpd[3] = false;
559 break;
560 /* DCE 3.2 */
561 case RADEON_HPD_5:
562 WREG32(DC_HPD5_CONTROL, 0);
563 rdev->irq.hpd[4] = false;
564 break;
565 case RADEON_HPD_6:
566 WREG32(DC_HPD6_CONTROL, 0);
567 rdev->irq.hpd[5] = false;
568 break;
569 default:
570 break;
571 }
572 }
573 } else {
574 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
575 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
576 switch (radeon_connector->hpd.hpd) {
577 case RADEON_HPD_1:
578 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
579 rdev->irq.hpd[0] = false;
580 break;
581 case RADEON_HPD_2:
582 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
583 rdev->irq.hpd[1] = false;
584 break;
585 case RADEON_HPD_3:
586 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
587 rdev->irq.hpd[2] = false;
588 break;
589 default:
590 break;
591 }
592 }
593 }
594}
595
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000597 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000599void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200600{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000601 unsigned i;
602 u32 tmp;
603
Dave Airlie2e98f102010-02-15 15:54:45 +1000604 /* flush hdp cache so updates hit vram */
605 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
606
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000607 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
608 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
609 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
610 for (i = 0; i < rdev->usec_timeout; i++) {
611 /* read MC_STATUS */
612 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
613 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
614 if (tmp == 2) {
615 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
616 return;
617 }
618 if (tmp) {
619 return;
620 }
621 udelay(1);
622 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623}
624
Jerome Glisse4aac0472009-09-14 18:29:49 +0200625int r600_pcie_gart_init(struct radeon_device *rdev)
626{
627 int r;
628
629 if (rdev->gart.table.vram.robj) {
630 WARN(1, "R600 PCIE GART already initialized.\n");
631 return 0;
632 }
633 /* Initialize common gart structure */
634 r = radeon_gart_init(rdev);
635 if (r)
636 return r;
637 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
638 return radeon_gart_table_vram_alloc(rdev);
639}
640
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000641int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200642{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000643 u32 tmp;
644 int r, i;
645
Jerome Glisse4aac0472009-09-14 18:29:49 +0200646 if (rdev->gart.table.vram.robj == NULL) {
647 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
648 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000649 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200650 r = radeon_gart_table_vram_pin(rdev);
651 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000652 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000653 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000654
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000655 /* Setup L2 cache */
656 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
657 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
658 EFFECTIVE_L2_QUEUE_SIZE(7));
659 WREG32(VM_L2_CNTL2, 0);
660 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
661 /* Setup TLB control */
662 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
663 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
664 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
665 ENABLE_WAIT_L2_QUERY;
666 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
667 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
668 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
669 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
670 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
671 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
672 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
673 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
674 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
675 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
676 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
677 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
678 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
679 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
680 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200681 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000682 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
683 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
684 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
685 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
686 (u32)(rdev->dummy_page.addr >> 12));
687 for (i = 1; i < 7; i++)
688 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
689
690 r600_pcie_gart_tlb_flush(rdev);
691 rdev->gart.ready = true;
692 return 0;
693}
694
695void r600_pcie_gart_disable(struct radeon_device *rdev)
696{
697 u32 tmp;
Jerome Glisse4c788672009-11-20 14:29:23 +0100698 int i, r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000699
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000700 /* Disable all tables */
701 for (i = 0; i < 7; i++)
702 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
703
704 /* Disable L2 cache */
705 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
706 EFFECTIVE_L2_QUEUE_SIZE(7));
707 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
708 /* Setup L1 TLB control */
709 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
710 ENABLE_WAIT_L2_QUERY;
711 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
712 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
713 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
714 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
715 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
716 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
717 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
718 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
719 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
720 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
721 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
722 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
723 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
724 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200725 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100726 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
727 if (likely(r == 0)) {
728 radeon_bo_kunmap(rdev->gart.table.vram.robj);
729 radeon_bo_unpin(rdev->gart.table.vram.robj);
730 radeon_bo_unreserve(rdev->gart.table.vram.robj);
731 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200732 }
733}
734
735void r600_pcie_gart_fini(struct radeon_device *rdev)
736{
Jerome Glissef9274562010-03-17 14:44:29 +0000737 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200738 r600_pcie_gart_disable(rdev);
739 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200740}
741
Jerome Glisse1a029b72009-10-06 19:04:30 +0200742void r600_agp_enable(struct radeon_device *rdev)
743{
744 u32 tmp;
745 int i;
746
747 /* Setup L2 cache */
748 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
749 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
750 EFFECTIVE_L2_QUEUE_SIZE(7));
751 WREG32(VM_L2_CNTL2, 0);
752 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
753 /* Setup TLB control */
754 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
755 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
756 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
757 ENABLE_WAIT_L2_QUERY;
758 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
759 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
760 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
761 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
762 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
763 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
764 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
765 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
766 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
767 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
768 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
769 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
770 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
771 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
772 for (i = 0; i < 7; i++)
773 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
774}
775
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776int r600_mc_wait_for_idle(struct radeon_device *rdev)
777{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000778 unsigned i;
779 u32 tmp;
780
781 for (i = 0; i < rdev->usec_timeout; i++) {
782 /* read MC_STATUS */
783 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
784 if (!tmp)
785 return 0;
786 udelay(1);
787 }
788 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200789}
790
Jerome Glissea3c19452009-10-01 18:02:13 +0200791static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792{
Jerome Glissea3c19452009-10-01 18:02:13 +0200793 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000794 u32 tmp;
795 int i, j;
796
797 /* Initialize HDP */
798 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
799 WREG32((0x2c14 + j), 0x00000000);
800 WREG32((0x2c18 + j), 0x00000000);
801 WREG32((0x2c1c + j), 0x00000000);
802 WREG32((0x2c20 + j), 0x00000000);
803 WREG32((0x2c24 + j), 0x00000000);
804 }
805 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
806
Jerome Glissea3c19452009-10-01 18:02:13 +0200807 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000808 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +0200809 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000810 }
Jerome Glissea3c19452009-10-01 18:02:13 +0200811 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000812 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000813 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +0200814 if (rdev->flags & RADEON_IS_AGP) {
815 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
816 /* VRAM before AGP */
817 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
818 rdev->mc.vram_start >> 12);
819 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
820 rdev->mc.gtt_end >> 12);
821 } else {
822 /* VRAM after AGP */
823 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
824 rdev->mc.gtt_start >> 12);
825 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
826 rdev->mc.vram_end >> 12);
827 }
828 } else {
829 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
830 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
831 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000832 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200833 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000834 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
835 WREG32(MC_VM_FB_LOCATION, tmp);
836 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
837 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse1a029b72009-10-06 19:04:30 +0200838 WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000839 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +0200840 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
841 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000842 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
843 } else {
844 WREG32(MC_VM_AGP_BASE, 0);
845 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
846 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
847 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000848 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +0200849 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000850 }
Jerome Glissea3c19452009-10-01 18:02:13 +0200851 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +1000852 /* we need to own VRAM, so turn off the VGA renderer here
853 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200854 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200855}
856
Jerome Glissed594e462010-02-17 21:54:29 +0000857/**
858 * r600_vram_gtt_location - try to find VRAM & GTT location
859 * @rdev: radeon device structure holding all necessary informations
860 * @mc: memory controller structure holding memory informations
861 *
862 * Function will place try to place VRAM at same place as in CPU (PCI)
863 * address space as some GPU seems to have issue when we reprogram at
864 * different address space.
865 *
866 * If there is not enough space to fit the unvisible VRAM after the
867 * aperture then we limit the VRAM size to the aperture.
868 *
869 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
870 * them to be in one from GPU point of view so that we can program GPU to
871 * catch access outside them (weird GPU policy see ??).
872 *
873 * This function will never fails, worst case are limiting VRAM or GTT.
874 *
875 * Note: GTT start, end, size should be initialized before calling this
876 * function on AGP platform.
877 */
878void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
879{
880 u64 size_bf, size_af;
881
882 if (mc->mc_vram_size > 0xE0000000) {
883 /* leave room for at least 512M GTT */
884 dev_warn(rdev->dev, "limiting VRAM\n");
885 mc->real_vram_size = 0xE0000000;
886 mc->mc_vram_size = 0xE0000000;
887 }
888 if (rdev->flags & RADEON_IS_AGP) {
889 size_bf = mc->gtt_start;
890 size_af = 0xFFFFFFFF - mc->gtt_end + 1;
891 if (size_bf > size_af) {
892 if (mc->mc_vram_size > size_bf) {
893 dev_warn(rdev->dev, "limiting VRAM\n");
894 mc->real_vram_size = size_bf;
895 mc->mc_vram_size = size_bf;
896 }
897 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
898 } else {
899 if (mc->mc_vram_size > size_af) {
900 dev_warn(rdev->dev, "limiting VRAM\n");
901 mc->real_vram_size = size_af;
902 mc->mc_vram_size = size_af;
903 }
904 mc->vram_start = mc->gtt_end;
905 }
906 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
907 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
908 mc->mc_vram_size >> 20, mc->vram_start,
909 mc->vram_end, mc->real_vram_size >> 20);
910 } else {
911 u64 base = 0;
912 if (rdev->flags & RADEON_IS_IGP)
913 base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
914 radeon_vram_location(rdev, &rdev->mc, base);
915 radeon_gtt_location(rdev, mc);
916 }
917}
918
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000919int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200920{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000921 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -0400922 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000924 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200925 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000926 tmp = RREG32(RAMCFG);
927 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200928 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000929 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200930 chansize = 64;
931 } else {
932 chansize = 32;
933 }
Alex Deucher5885b7a2009-10-19 17:23:33 -0400934 tmp = RREG32(CHMAP);
935 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
936 case 0:
937 default:
938 numchan = 1;
939 break;
940 case 1:
941 numchan = 2;
942 break;
943 case 2:
944 numchan = 4;
945 break;
946 case 3:
947 numchan = 8;
948 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200949 }
Alex Deucher5885b7a2009-10-19 17:23:33 -0400950 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200951 /* Could aper size report 0 ? */
952 rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
953 rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000954 /* Setup GPU memory space */
955 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
956 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000957 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000958 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400959
Alex Deucher06b64762010-01-05 11:27:29 -0500960 if (rdev->flags & RADEON_IS_IGP)
961 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -0400962 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000963 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200964}
965
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000966/* We doesn't check that the GPU really needs a reset we simply do the
967 * reset, it's up to the caller to determine if the GPU needs one. We
968 * might add an helper function to check that.
969 */
970int r600_gpu_soft_reset(struct radeon_device *rdev)
971{
Jerome Glissea3c19452009-10-01 18:02:13 +0200972 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000973 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
974 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
975 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
976 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
977 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
978 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
979 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
980 S_008010_GUI_ACTIVE(1);
981 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
982 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
983 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
984 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
985 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
986 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
987 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
988 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +0200989 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000990
Jerome Glisse1a029b72009-10-06 19:04:30 +0200991 dev_info(rdev->dev, "GPU softreset \n");
992 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
993 RREG32(R_008010_GRBM_STATUS));
994 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +0200995 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse1a029b72009-10-06 19:04:30 +0200996 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
997 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +0200998 rv515_mc_stop(rdev, &save);
999 if (r600_mc_wait_for_idle(rdev)) {
1000 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1001 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001002 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001003 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001004 /* Check if any of the rendering block is busy and reset it */
1005 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1006 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001007 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001008 S_008020_SOFT_RESET_DB(1) |
1009 S_008020_SOFT_RESET_CB(1) |
1010 S_008020_SOFT_RESET_PA(1) |
1011 S_008020_SOFT_RESET_SC(1) |
1012 S_008020_SOFT_RESET_SMX(1) |
1013 S_008020_SOFT_RESET_SPI(1) |
1014 S_008020_SOFT_RESET_SX(1) |
1015 S_008020_SOFT_RESET_SH(1) |
1016 S_008020_SOFT_RESET_TC(1) |
1017 S_008020_SOFT_RESET_TA(1) |
1018 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001019 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001020 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001021 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001022 RREG32(R_008020_GRBM_SOFT_RESET);
1023 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001024 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001025 }
1026 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001027 tmp = S_008020_SOFT_RESET_CP(1);
1028 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1029 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001030 RREG32(R_008020_GRBM_SOFT_RESET);
1031 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001032 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001033 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +00001034 mdelay(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001035 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1036 RREG32(R_008010_GRBM_STATUS));
1037 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1038 RREG32(R_008014_GRBM_STATUS2));
1039 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1040 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001041 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001042 return 0;
1043}
1044
Jerome Glisse225758d2010-03-09 14:45:10 +00001045bool r600_gpu_is_lockup(struct radeon_device *rdev)
1046{
1047 u32 srbm_status;
1048 u32 grbm_status;
1049 u32 grbm_status2;
1050 int r;
1051
1052 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1053 grbm_status = RREG32(R_008010_GRBM_STATUS);
1054 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1055 if (!G_008010_GUI_ACTIVE(grbm_status)) {
1056 r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
1057 return false;
1058 }
1059 /* force CP activities */
1060 r = radeon_ring_lock(rdev, 2);
1061 if (!r) {
1062 /* PACKET2 NOP */
1063 radeon_ring_write(rdev, 0x80000000);
1064 radeon_ring_write(rdev, 0x80000000);
1065 radeon_ring_unlock_commit(rdev);
1066 }
1067 rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
1068 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
1069}
1070
Jerome Glissea2d07b72010-03-09 14:45:11 +00001071int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001072{
1073 return r600_gpu_soft_reset(rdev);
1074}
1075
1076static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
1077 u32 num_backends,
1078 u32 backend_disable_mask)
1079{
1080 u32 backend_map = 0;
1081 u32 enabled_backends_mask;
1082 u32 enabled_backends_count;
1083 u32 cur_pipe;
1084 u32 swizzle_pipe[R6XX_MAX_PIPES];
1085 u32 cur_backend;
1086 u32 i;
1087
1088 if (num_tile_pipes > R6XX_MAX_PIPES)
1089 num_tile_pipes = R6XX_MAX_PIPES;
1090 if (num_tile_pipes < 1)
1091 num_tile_pipes = 1;
1092 if (num_backends > R6XX_MAX_BACKENDS)
1093 num_backends = R6XX_MAX_BACKENDS;
1094 if (num_backends < 1)
1095 num_backends = 1;
1096
1097 enabled_backends_mask = 0;
1098 enabled_backends_count = 0;
1099 for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
1100 if (((backend_disable_mask >> i) & 1) == 0) {
1101 enabled_backends_mask |= (1 << i);
1102 ++enabled_backends_count;
1103 }
1104 if (enabled_backends_count == num_backends)
1105 break;
1106 }
1107
1108 if (enabled_backends_count == 0) {
1109 enabled_backends_mask = 1;
1110 enabled_backends_count = 1;
1111 }
1112
1113 if (enabled_backends_count != num_backends)
1114 num_backends = enabled_backends_count;
1115
1116 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
1117 switch (num_tile_pipes) {
1118 case 1:
1119 swizzle_pipe[0] = 0;
1120 break;
1121 case 2:
1122 swizzle_pipe[0] = 0;
1123 swizzle_pipe[1] = 1;
1124 break;
1125 case 3:
1126 swizzle_pipe[0] = 0;
1127 swizzle_pipe[1] = 1;
1128 swizzle_pipe[2] = 2;
1129 break;
1130 case 4:
1131 swizzle_pipe[0] = 0;
1132 swizzle_pipe[1] = 1;
1133 swizzle_pipe[2] = 2;
1134 swizzle_pipe[3] = 3;
1135 break;
1136 case 5:
1137 swizzle_pipe[0] = 0;
1138 swizzle_pipe[1] = 1;
1139 swizzle_pipe[2] = 2;
1140 swizzle_pipe[3] = 3;
1141 swizzle_pipe[4] = 4;
1142 break;
1143 case 6:
1144 swizzle_pipe[0] = 0;
1145 swizzle_pipe[1] = 2;
1146 swizzle_pipe[2] = 4;
1147 swizzle_pipe[3] = 5;
1148 swizzle_pipe[4] = 1;
1149 swizzle_pipe[5] = 3;
1150 break;
1151 case 7:
1152 swizzle_pipe[0] = 0;
1153 swizzle_pipe[1] = 2;
1154 swizzle_pipe[2] = 4;
1155 swizzle_pipe[3] = 6;
1156 swizzle_pipe[4] = 1;
1157 swizzle_pipe[5] = 3;
1158 swizzle_pipe[6] = 5;
1159 break;
1160 case 8:
1161 swizzle_pipe[0] = 0;
1162 swizzle_pipe[1] = 2;
1163 swizzle_pipe[2] = 4;
1164 swizzle_pipe[3] = 6;
1165 swizzle_pipe[4] = 1;
1166 swizzle_pipe[5] = 3;
1167 swizzle_pipe[6] = 5;
1168 swizzle_pipe[7] = 7;
1169 break;
1170 }
1171
1172 cur_backend = 0;
1173 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1174 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1175 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1176
1177 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
1178
1179 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1180 }
1181
1182 return backend_map;
1183}
1184
1185int r600_count_pipe_bits(uint32_t val)
1186{
1187 int i, ret = 0;
1188
1189 for (i = 0; i < 32; i++) {
1190 ret += val & 1;
1191 val >>= 1;
1192 }
1193 return ret;
1194}
1195
1196void r600_gpu_init(struct radeon_device *rdev)
1197{
1198 u32 tiling_config;
1199 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001200 u32 backend_map;
1201 u32 cc_rb_backend_disable;
1202 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001203 u32 tmp;
1204 int i, j;
1205 u32 sq_config;
1206 u32 sq_gpr_resource_mgmt_1 = 0;
1207 u32 sq_gpr_resource_mgmt_2 = 0;
1208 u32 sq_thread_resource_mgmt = 0;
1209 u32 sq_stack_resource_mgmt_1 = 0;
1210 u32 sq_stack_resource_mgmt_2 = 0;
1211
1212 /* FIXME: implement */
1213 switch (rdev->family) {
1214 case CHIP_R600:
1215 rdev->config.r600.max_pipes = 4;
1216 rdev->config.r600.max_tile_pipes = 8;
1217 rdev->config.r600.max_simds = 4;
1218 rdev->config.r600.max_backends = 4;
1219 rdev->config.r600.max_gprs = 256;
1220 rdev->config.r600.max_threads = 192;
1221 rdev->config.r600.max_stack_entries = 256;
1222 rdev->config.r600.max_hw_contexts = 8;
1223 rdev->config.r600.max_gs_threads = 16;
1224 rdev->config.r600.sx_max_export_size = 128;
1225 rdev->config.r600.sx_max_export_pos_size = 16;
1226 rdev->config.r600.sx_max_export_smx_size = 128;
1227 rdev->config.r600.sq_num_cf_insts = 2;
1228 break;
1229 case CHIP_RV630:
1230 case CHIP_RV635:
1231 rdev->config.r600.max_pipes = 2;
1232 rdev->config.r600.max_tile_pipes = 2;
1233 rdev->config.r600.max_simds = 3;
1234 rdev->config.r600.max_backends = 1;
1235 rdev->config.r600.max_gprs = 128;
1236 rdev->config.r600.max_threads = 192;
1237 rdev->config.r600.max_stack_entries = 128;
1238 rdev->config.r600.max_hw_contexts = 8;
1239 rdev->config.r600.max_gs_threads = 4;
1240 rdev->config.r600.sx_max_export_size = 128;
1241 rdev->config.r600.sx_max_export_pos_size = 16;
1242 rdev->config.r600.sx_max_export_smx_size = 128;
1243 rdev->config.r600.sq_num_cf_insts = 2;
1244 break;
1245 case CHIP_RV610:
1246 case CHIP_RV620:
1247 case CHIP_RS780:
1248 case CHIP_RS880:
1249 rdev->config.r600.max_pipes = 1;
1250 rdev->config.r600.max_tile_pipes = 1;
1251 rdev->config.r600.max_simds = 2;
1252 rdev->config.r600.max_backends = 1;
1253 rdev->config.r600.max_gprs = 128;
1254 rdev->config.r600.max_threads = 192;
1255 rdev->config.r600.max_stack_entries = 128;
1256 rdev->config.r600.max_hw_contexts = 4;
1257 rdev->config.r600.max_gs_threads = 4;
1258 rdev->config.r600.sx_max_export_size = 128;
1259 rdev->config.r600.sx_max_export_pos_size = 16;
1260 rdev->config.r600.sx_max_export_smx_size = 128;
1261 rdev->config.r600.sq_num_cf_insts = 1;
1262 break;
1263 case CHIP_RV670:
1264 rdev->config.r600.max_pipes = 4;
1265 rdev->config.r600.max_tile_pipes = 4;
1266 rdev->config.r600.max_simds = 4;
1267 rdev->config.r600.max_backends = 4;
1268 rdev->config.r600.max_gprs = 192;
1269 rdev->config.r600.max_threads = 192;
1270 rdev->config.r600.max_stack_entries = 256;
1271 rdev->config.r600.max_hw_contexts = 8;
1272 rdev->config.r600.max_gs_threads = 16;
1273 rdev->config.r600.sx_max_export_size = 128;
1274 rdev->config.r600.sx_max_export_pos_size = 16;
1275 rdev->config.r600.sx_max_export_smx_size = 128;
1276 rdev->config.r600.sq_num_cf_insts = 2;
1277 break;
1278 default:
1279 break;
1280 }
1281
1282 /* Initialize HDP */
1283 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1284 WREG32((0x2c14 + j), 0x00000000);
1285 WREG32((0x2c18 + j), 0x00000000);
1286 WREG32((0x2c1c + j), 0x00000000);
1287 WREG32((0x2c20 + j), 0x00000000);
1288 WREG32((0x2c24 + j), 0x00000000);
1289 }
1290
1291 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1292
1293 /* Setup tiling */
1294 tiling_config = 0;
1295 ramcfg = RREG32(RAMCFG);
1296 switch (rdev->config.r600.max_tile_pipes) {
1297 case 1:
1298 tiling_config |= PIPE_TILING(0);
1299 break;
1300 case 2:
1301 tiling_config |= PIPE_TILING(1);
1302 break;
1303 case 4:
1304 tiling_config |= PIPE_TILING(2);
1305 break;
1306 case 8:
1307 tiling_config |= PIPE_TILING(3);
1308 break;
1309 default:
1310 break;
1311 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001312 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001313 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001314 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
1315 tiling_config |= GROUP_SIZE(0);
Jerome Glisse961fb592010-02-10 22:30:05 +00001316 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001317 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1318 if (tmp > 3) {
1319 tiling_config |= ROW_TILING(3);
1320 tiling_config |= SAMPLE_SPLIT(3);
1321 } else {
1322 tiling_config |= ROW_TILING(tmp);
1323 tiling_config |= SAMPLE_SPLIT(tmp);
1324 }
1325 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001326
1327 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
1328 cc_rb_backend_disable |=
1329 BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
1330
1331 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
1332 cc_gc_shader_pipe_config |=
1333 INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
1334 cc_gc_shader_pipe_config |=
1335 INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
1336
1337 backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
1338 (R6XX_MAX_BACKENDS -
1339 r600_count_pipe_bits((cc_rb_backend_disable &
1340 R6XX_MAX_BACKENDS_MASK) >> 16)),
1341 (cc_rb_backend_disable >> 16));
1342
1343 tiling_config |= BACKEND_MAP(backend_map);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001344 WREG32(GB_TILING_CONFIG, tiling_config);
1345 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1346 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1347
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001348 /* Setup pipes */
Alex Deucherd03f5d52010-02-19 16:22:31 -05001349 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
1350 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherf867c60d2010-03-05 14:50:37 -05001351 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001352
Alex Deucherd03f5d52010-02-19 16:22:31 -05001353 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001354 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1355 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1356
1357 /* Setup some CP states */
1358 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1359 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1360
1361 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1362 SYNC_WALKER | SYNC_ALIGNER));
1363 /* Setup various GPU states */
1364 if (rdev->family == CHIP_RV670)
1365 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1366
1367 tmp = RREG32(SX_DEBUG_1);
1368 tmp |= SMX_EVENT_RELEASE;
1369 if ((rdev->family > CHIP_R600))
1370 tmp |= ENABLE_NEW_SMX_ADDRESS;
1371 WREG32(SX_DEBUG_1, tmp);
1372
1373 if (((rdev->family) == CHIP_R600) ||
1374 ((rdev->family) == CHIP_RV630) ||
1375 ((rdev->family) == CHIP_RV610) ||
1376 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001377 ((rdev->family) == CHIP_RS780) ||
1378 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001379 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1380 } else {
1381 WREG32(DB_DEBUG, 0);
1382 }
1383 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1384 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1385
1386 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1387 WREG32(VGT_NUM_INSTANCES, 0);
1388
1389 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1390 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1391
1392 tmp = RREG32(SQ_MS_FIFO_SIZES);
1393 if (((rdev->family) == CHIP_RV610) ||
1394 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001395 ((rdev->family) == CHIP_RS780) ||
1396 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001397 tmp = (CACHE_FIFO_SIZE(0xa) |
1398 FETCH_FIFO_HIWATER(0xa) |
1399 DONE_FIFO_HIWATER(0xe0) |
1400 ALU_UPDATE_FIFO_HIWATER(0x8));
1401 } else if (((rdev->family) == CHIP_R600) ||
1402 ((rdev->family) == CHIP_RV630)) {
1403 tmp &= ~DONE_FIFO_HIWATER(0xff);
1404 tmp |= DONE_FIFO_HIWATER(0x4);
1405 }
1406 WREG32(SQ_MS_FIFO_SIZES, tmp);
1407
1408 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1409 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1410 */
1411 sq_config = RREG32(SQ_CONFIG);
1412 sq_config &= ~(PS_PRIO(3) |
1413 VS_PRIO(3) |
1414 GS_PRIO(3) |
1415 ES_PRIO(3));
1416 sq_config |= (DX9_CONSTS |
1417 VC_ENABLE |
1418 PS_PRIO(0) |
1419 VS_PRIO(1) |
1420 GS_PRIO(2) |
1421 ES_PRIO(3));
1422
1423 if ((rdev->family) == CHIP_R600) {
1424 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1425 NUM_VS_GPRS(124) |
1426 NUM_CLAUSE_TEMP_GPRS(4));
1427 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1428 NUM_ES_GPRS(0));
1429 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1430 NUM_VS_THREADS(48) |
1431 NUM_GS_THREADS(4) |
1432 NUM_ES_THREADS(4));
1433 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1434 NUM_VS_STACK_ENTRIES(128));
1435 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1436 NUM_ES_STACK_ENTRIES(0));
1437 } else if (((rdev->family) == CHIP_RV610) ||
1438 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001439 ((rdev->family) == CHIP_RS780) ||
1440 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001441 /* no vertex cache */
1442 sq_config &= ~VC_ENABLE;
1443
1444 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1445 NUM_VS_GPRS(44) |
1446 NUM_CLAUSE_TEMP_GPRS(2));
1447 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1448 NUM_ES_GPRS(17));
1449 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1450 NUM_VS_THREADS(78) |
1451 NUM_GS_THREADS(4) |
1452 NUM_ES_THREADS(31));
1453 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1454 NUM_VS_STACK_ENTRIES(40));
1455 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1456 NUM_ES_STACK_ENTRIES(16));
1457 } else if (((rdev->family) == CHIP_RV630) ||
1458 ((rdev->family) == CHIP_RV635)) {
1459 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1460 NUM_VS_GPRS(44) |
1461 NUM_CLAUSE_TEMP_GPRS(2));
1462 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1463 NUM_ES_GPRS(18));
1464 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1465 NUM_VS_THREADS(78) |
1466 NUM_GS_THREADS(4) |
1467 NUM_ES_THREADS(31));
1468 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1469 NUM_VS_STACK_ENTRIES(40));
1470 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1471 NUM_ES_STACK_ENTRIES(16));
1472 } else if ((rdev->family) == CHIP_RV670) {
1473 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1474 NUM_VS_GPRS(44) |
1475 NUM_CLAUSE_TEMP_GPRS(2));
1476 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1477 NUM_ES_GPRS(17));
1478 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1479 NUM_VS_THREADS(78) |
1480 NUM_GS_THREADS(4) |
1481 NUM_ES_THREADS(31));
1482 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1483 NUM_VS_STACK_ENTRIES(64));
1484 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1485 NUM_ES_STACK_ENTRIES(64));
1486 }
1487
1488 WREG32(SQ_CONFIG, sq_config);
1489 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1490 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1491 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1492 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1493 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1494
1495 if (((rdev->family) == CHIP_RV610) ||
1496 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001497 ((rdev->family) == CHIP_RS780) ||
1498 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001499 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1500 } else {
1501 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1502 }
1503
1504 /* More default values. 2D/3D driver should adjust as needed */
1505 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1506 S1_X(0x4) | S1_Y(0xc)));
1507 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1508 S1_X(0x2) | S1_Y(0x2) |
1509 S2_X(0xa) | S2_Y(0x6) |
1510 S3_X(0x6) | S3_Y(0xa)));
1511 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1512 S1_X(0x4) | S1_Y(0xc) |
1513 S2_X(0x1) | S2_Y(0x6) |
1514 S3_X(0xa) | S3_Y(0xe)));
1515 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1516 S5_X(0x0) | S5_Y(0x0) |
1517 S6_X(0xb) | S6_Y(0x4) |
1518 S7_X(0x7) | S7_Y(0x8)));
1519
1520 WREG32(VGT_STRMOUT_EN, 0);
1521 tmp = rdev->config.r600.max_pipes * 16;
1522 switch (rdev->family) {
1523 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001524 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001525 case CHIP_RS780:
1526 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001527 tmp += 32;
1528 break;
1529 case CHIP_RV670:
1530 tmp += 128;
1531 break;
1532 default:
1533 break;
1534 }
1535 if (tmp > 256) {
1536 tmp = 256;
1537 }
1538 WREG32(VGT_ES_PER_GS, 128);
1539 WREG32(VGT_GS_PER_ES, tmp);
1540 WREG32(VGT_GS_PER_VS, 2);
1541 WREG32(VGT_GS_VERTEX_REUSE, 16);
1542
1543 /* more default values. 2D/3D driver should adjust as needed */
1544 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1545 WREG32(VGT_STRMOUT_EN, 0);
1546 WREG32(SX_MISC, 0);
1547 WREG32(PA_SC_MODE_CNTL, 0);
1548 WREG32(PA_SC_AA_CONFIG, 0);
1549 WREG32(PA_SC_LINE_STIPPLE, 0);
1550 WREG32(SPI_INPUT_Z, 0);
1551 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1552 WREG32(CB_COLOR7_FRAG, 0);
1553
1554 /* Clear render buffer base addresses */
1555 WREG32(CB_COLOR0_BASE, 0);
1556 WREG32(CB_COLOR1_BASE, 0);
1557 WREG32(CB_COLOR2_BASE, 0);
1558 WREG32(CB_COLOR3_BASE, 0);
1559 WREG32(CB_COLOR4_BASE, 0);
1560 WREG32(CB_COLOR5_BASE, 0);
1561 WREG32(CB_COLOR6_BASE, 0);
1562 WREG32(CB_COLOR7_BASE, 0);
1563 WREG32(CB_COLOR7_FRAG, 0);
1564
1565 switch (rdev->family) {
1566 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001567 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001568 case CHIP_RS780:
1569 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001570 tmp = TC_L2_SIZE(8);
1571 break;
1572 case CHIP_RV630:
1573 case CHIP_RV635:
1574 tmp = TC_L2_SIZE(4);
1575 break;
1576 case CHIP_R600:
1577 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1578 break;
1579 default:
1580 tmp = TC_L2_SIZE(0);
1581 break;
1582 }
1583 WREG32(TC_CNTL, tmp);
1584
1585 tmp = RREG32(HDP_HOST_PATH_CNTL);
1586 WREG32(HDP_HOST_PATH_CNTL, tmp);
1587
1588 tmp = RREG32(ARB_POP);
1589 tmp |= ENABLE_TC128;
1590 WREG32(ARB_POP, tmp);
1591
1592 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1593 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1594 NUM_CLIP_SEQ(3)));
1595 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1596}
1597
1598
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001599/*
1600 * Indirect registers accessor
1601 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001602u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001603{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001604 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001605
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001606 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1607 (void)RREG32(PCIE_PORT_INDEX);
1608 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001609 return r;
1610}
1611
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001612void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001613{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001614 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1615 (void)RREG32(PCIE_PORT_INDEX);
1616 WREG32(PCIE_PORT_DATA, (v));
1617 (void)RREG32(PCIE_PORT_DATA);
1618}
1619
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001620/*
1621 * CP & Ring
1622 */
1623void r600_cp_stop(struct radeon_device *rdev)
1624{
1625 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1626}
1627
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001628int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001629{
1630 struct platform_device *pdev;
1631 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001632 const char *rlc_chip_name;
1633 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001634 char fw_name[30];
1635 int err;
1636
1637 DRM_DEBUG("\n");
1638
1639 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1640 err = IS_ERR(pdev);
1641 if (err) {
1642 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1643 return -EINVAL;
1644 }
1645
1646 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001647 case CHIP_R600:
1648 chip_name = "R600";
1649 rlc_chip_name = "R600";
1650 break;
1651 case CHIP_RV610:
1652 chip_name = "RV610";
1653 rlc_chip_name = "R600";
1654 break;
1655 case CHIP_RV630:
1656 chip_name = "RV630";
1657 rlc_chip_name = "R600";
1658 break;
1659 case CHIP_RV620:
1660 chip_name = "RV620";
1661 rlc_chip_name = "R600";
1662 break;
1663 case CHIP_RV635:
1664 chip_name = "RV635";
1665 rlc_chip_name = "R600";
1666 break;
1667 case CHIP_RV670:
1668 chip_name = "RV670";
1669 rlc_chip_name = "R600";
1670 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001671 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001672 case CHIP_RS880:
1673 chip_name = "RS780";
1674 rlc_chip_name = "R600";
1675 break;
1676 case CHIP_RV770:
1677 chip_name = "RV770";
1678 rlc_chip_name = "R700";
1679 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001680 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001681 case CHIP_RV740:
1682 chip_name = "RV730";
1683 rlc_chip_name = "R700";
1684 break;
1685 case CHIP_RV710:
1686 chip_name = "RV710";
1687 rlc_chip_name = "R700";
1688 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04001689 case CHIP_CEDAR:
1690 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04001691 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04001692 break;
1693 case CHIP_REDWOOD:
1694 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04001695 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04001696 break;
1697 case CHIP_JUNIPER:
1698 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04001699 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04001700 break;
1701 case CHIP_CYPRESS:
1702 case CHIP_HEMLOCK:
1703 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04001704 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04001705 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001706 default: BUG();
1707 }
1708
Alex Deucherfe251e22010-03-24 13:36:43 -04001709 if (rdev->family >= CHIP_CEDAR) {
1710 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
1711 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04001712 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04001713 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001714 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
1715 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001716 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001717 } else {
1718 pfp_req_size = PFP_UCODE_SIZE * 4;
1719 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001720 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001721 }
1722
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001723 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001724
1725 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
1726 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
1727 if (err)
1728 goto out;
1729 if (rdev->pfp_fw->size != pfp_req_size) {
1730 printk(KERN_ERR
1731 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1732 rdev->pfp_fw->size, fw_name);
1733 err = -EINVAL;
1734 goto out;
1735 }
1736
1737 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
1738 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
1739 if (err)
1740 goto out;
1741 if (rdev->me_fw->size != me_req_size) {
1742 printk(KERN_ERR
1743 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1744 rdev->me_fw->size, fw_name);
1745 err = -EINVAL;
1746 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001747
1748 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
1749 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
1750 if (err)
1751 goto out;
1752 if (rdev->rlc_fw->size != rlc_req_size) {
1753 printk(KERN_ERR
1754 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
1755 rdev->rlc_fw->size, fw_name);
1756 err = -EINVAL;
1757 }
1758
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001759out:
1760 platform_device_unregister(pdev);
1761
1762 if (err) {
1763 if (err != -EINVAL)
1764 printk(KERN_ERR
1765 "r600_cp: Failed to load firmware \"%s\"\n",
1766 fw_name);
1767 release_firmware(rdev->pfp_fw);
1768 rdev->pfp_fw = NULL;
1769 release_firmware(rdev->me_fw);
1770 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001771 release_firmware(rdev->rlc_fw);
1772 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001773 }
1774 return err;
1775}
1776
1777static int r600_cp_load_microcode(struct radeon_device *rdev)
1778{
1779 const __be32 *fw_data;
1780 int i;
1781
1782 if (!rdev->me_fw || !rdev->pfp_fw)
1783 return -EINVAL;
1784
1785 r600_cp_stop(rdev);
1786
1787 WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
1788
1789 /* Reset cp */
1790 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
1791 RREG32(GRBM_SOFT_RESET);
1792 mdelay(15);
1793 WREG32(GRBM_SOFT_RESET, 0);
1794
1795 WREG32(CP_ME_RAM_WADDR, 0);
1796
1797 fw_data = (const __be32 *)rdev->me_fw->data;
1798 WREG32(CP_ME_RAM_WADDR, 0);
1799 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
1800 WREG32(CP_ME_RAM_DATA,
1801 be32_to_cpup(fw_data++));
1802
1803 fw_data = (const __be32 *)rdev->pfp_fw->data;
1804 WREG32(CP_PFP_UCODE_ADDR, 0);
1805 for (i = 0; i < PFP_UCODE_SIZE; i++)
1806 WREG32(CP_PFP_UCODE_DATA,
1807 be32_to_cpup(fw_data++));
1808
1809 WREG32(CP_PFP_UCODE_ADDR, 0);
1810 WREG32(CP_ME_RAM_WADDR, 0);
1811 WREG32(CP_ME_RAM_RADDR, 0);
1812 return 0;
1813}
1814
1815int r600_cp_start(struct radeon_device *rdev)
1816{
1817 int r;
1818 uint32_t cp_me;
1819
1820 r = radeon_ring_lock(rdev, 7);
1821 if (r) {
1822 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1823 return r;
1824 }
1825 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
1826 radeon_ring_write(rdev, 0x1);
Alex Deucherfe251e22010-03-24 13:36:43 -04001827 if (rdev->family >= CHIP_CEDAR) {
1828 radeon_ring_write(rdev, 0x0);
1829 radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
1830 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001831 radeon_ring_write(rdev, 0x0);
1832 radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04001833 } else {
1834 radeon_ring_write(rdev, 0x3);
1835 radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001836 }
1837 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1838 radeon_ring_write(rdev, 0);
1839 radeon_ring_write(rdev, 0);
1840 radeon_ring_unlock_commit(rdev);
1841
1842 cp_me = 0xff;
1843 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
1844 return 0;
1845}
1846
1847int r600_cp_resume(struct radeon_device *rdev)
1848{
1849 u32 tmp;
1850 u32 rb_bufsz;
1851 int r;
1852
1853 /* Reset cp */
1854 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
1855 RREG32(GRBM_SOFT_RESET);
1856 mdelay(15);
1857 WREG32(GRBM_SOFT_RESET, 0);
1858
1859 /* Set ring buffer size */
1860 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
Alex Deucherd6f28932009-11-02 16:01:27 -05001861 tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001862#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05001863 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001864#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05001865 WREG32(CP_RB_CNTL, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001866 WREG32(CP_SEM_WAIT_TIMER, 0x4);
1867
1868 /* Set the write pointer delay */
1869 WREG32(CP_RB_WPTR_DELAY, 0);
1870
1871 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001872 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1873 WREG32(CP_RB_RPTR_WR, 0);
1874 WREG32(CP_RB_WPTR, 0);
1875 WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
1876 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
1877 mdelay(1);
1878 WREG32(CP_RB_CNTL, tmp);
1879
1880 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
1881 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1882
1883 rdev->cp.rptr = RREG32(CP_RB_RPTR);
1884 rdev->cp.wptr = RREG32(CP_RB_WPTR);
1885
1886 r600_cp_start(rdev);
1887 rdev->cp.ready = true;
1888 r = radeon_ring_test(rdev);
1889 if (r) {
1890 rdev->cp.ready = false;
1891 return r;
1892 }
1893 return 0;
1894}
1895
1896void r600_cp_commit(struct radeon_device *rdev)
1897{
1898 WREG32(CP_RB_WPTR, rdev->cp.wptr);
1899 (void)RREG32(CP_RB_WPTR);
1900}
1901
1902void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
1903{
1904 u32 rb_bufsz;
1905
1906 /* Align ring size */
1907 rb_bufsz = drm_order(ring_size / 8);
1908 ring_size = (1 << (rb_bufsz + 1)) * 4;
1909 rdev->cp.ring_size = ring_size;
1910 rdev->cp.align_mask = 16 - 1;
1911}
1912
Jerome Glisse655efd32010-02-02 11:51:45 +01001913void r600_cp_fini(struct radeon_device *rdev)
1914{
1915 r600_cp_stop(rdev);
1916 radeon_ring_fini(rdev);
1917}
1918
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001919
1920/*
1921 * GPU scratch registers helpers function.
1922 */
1923void r600_scratch_init(struct radeon_device *rdev)
1924{
1925 int i;
1926
1927 rdev->scratch.num_reg = 7;
1928 for (i = 0; i < rdev->scratch.num_reg; i++) {
1929 rdev->scratch.free[i] = true;
1930 rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
1931 }
1932}
1933
1934int r600_ring_test(struct radeon_device *rdev)
1935{
1936 uint32_t scratch;
1937 uint32_t tmp = 0;
1938 unsigned i;
1939 int r;
1940
1941 r = radeon_scratch_get(rdev, &scratch);
1942 if (r) {
1943 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
1944 return r;
1945 }
1946 WREG32(scratch, 0xCAFEDEAD);
1947 r = radeon_ring_lock(rdev, 3);
1948 if (r) {
1949 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1950 radeon_scratch_free(rdev, scratch);
1951 return r;
1952 }
1953 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1954 radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
1955 radeon_ring_write(rdev, 0xDEADBEEF);
1956 radeon_ring_unlock_commit(rdev);
1957 for (i = 0; i < rdev->usec_timeout; i++) {
1958 tmp = RREG32(scratch);
1959 if (tmp == 0xDEADBEEF)
1960 break;
1961 DRM_UDELAY(1);
1962 }
1963 if (i < rdev->usec_timeout) {
1964 DRM_INFO("ring test succeeded in %d usecs\n", i);
1965 } else {
1966 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
1967 scratch, tmp);
1968 r = -EINVAL;
1969 }
1970 radeon_scratch_free(rdev, scratch);
1971 return r;
1972}
1973
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001974void r600_wb_disable(struct radeon_device *rdev)
1975{
Jerome Glisse4c788672009-11-20 14:29:23 +01001976 int r;
1977
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001978 WREG32(SCRATCH_UMSK, 0);
1979 if (rdev->wb.wb_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001980 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
1981 if (unlikely(r != 0))
1982 return;
1983 radeon_bo_kunmap(rdev->wb.wb_obj);
1984 radeon_bo_unpin(rdev->wb.wb_obj);
1985 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001986 }
1987}
1988
1989void r600_wb_fini(struct radeon_device *rdev)
1990{
1991 r600_wb_disable(rdev);
1992 if (rdev->wb.wb_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001993 radeon_bo_unref(&rdev->wb.wb_obj);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001994 rdev->wb.wb = NULL;
1995 rdev->wb.wb_obj = NULL;
1996 }
1997}
1998
1999int r600_wb_enable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002000{
2001 int r;
2002
2003 if (rdev->wb.wb_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002004 r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
2005 RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002006 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002007 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002008 return r;
2009 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002010 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
2011 if (unlikely(r != 0)) {
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002012 r600_wb_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002013 return r;
2014 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002015 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
2016 &rdev->wb.gpu_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002017 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002018 radeon_bo_unreserve(rdev->wb.wb_obj);
2019 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
2020 r600_wb_fini(rdev);
2021 return r;
2022 }
2023 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
2024 radeon_bo_unreserve(rdev->wb.wb_obj);
2025 if (r) {
2026 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002027 r600_wb_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002028 return r;
2029 }
2030 }
2031 WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
2032 WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
2033 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
2034 WREG32(SCRATCH_UMSK, 0xff);
2035 return 0;
2036}
2037
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002038void r600_fence_ring_emit(struct radeon_device *rdev,
2039 struct radeon_fence *fence)
2040{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002041 /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
Alex Deucher44224c32010-02-04 11:01:52 -05002042
2043 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
2044 radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
2045 /* wait for 3D idle clean */
2046 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2047 radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2048 radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002049 /* Emit fence sequence & fire IRQ */
2050 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2051 radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2052 radeon_ring_write(rdev, fence->seq);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002053 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
2054 radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
2055 radeon_ring_write(rdev, RB_INT_STAT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002056}
2057
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002058int r600_copy_blit(struct radeon_device *rdev,
2059 uint64_t src_offset, uint64_t dst_offset,
2060 unsigned num_pages, struct radeon_fence *fence)
2061{
Jerome Glisseff82f052010-01-22 15:19:00 +01002062 int r;
2063
2064 mutex_lock(&rdev->r600_blit.mutex);
2065 rdev->r600_blit.vb_ib = NULL;
2066 r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
2067 if (r) {
2068 if (rdev->r600_blit.vb_ib)
2069 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
2070 mutex_unlock(&rdev->r600_blit.mutex);
2071 return r;
2072 }
Matt Turnera77f1712009-10-14 00:34:41 -04002073 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002074 r600_blit_done_copy(rdev, fence);
Jerome Glisseff82f052010-01-22 15:19:00 +01002075 mutex_unlock(&rdev->r600_blit.mutex);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002076 return 0;
2077}
2078
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002079int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2080 uint32_t tiling_flags, uint32_t pitch,
2081 uint32_t offset, uint32_t obj_size)
2082{
2083 /* FIXME: implement */
2084 return 0;
2085}
2086
2087void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2088{
2089 /* FIXME: implement */
2090}
2091
2092
2093bool r600_card_posted(struct radeon_device *rdev)
2094{
2095 uint32_t reg;
2096
2097 /* first check CRTCs */
2098 reg = RREG32(D1CRTC_CONTROL) |
2099 RREG32(D2CRTC_CONTROL);
2100 if (reg & CRTC_EN)
2101 return true;
2102
2103 /* then check MEM_SIZE, in case the crtcs are off */
2104 if (RREG32(CONFIG_MEMSIZE))
2105 return true;
2106
2107 return false;
2108}
2109
Dave Airliefc30b8e2009-09-18 15:19:37 +10002110int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002111{
2112 int r;
2113
Alex Deucher779720a2009-12-09 19:31:44 -05002114 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2115 r = r600_init_microcode(rdev);
2116 if (r) {
2117 DRM_ERROR("Failed to load firmware!\n");
2118 return r;
2119 }
2120 }
2121
Jerome Glissea3c19452009-10-01 18:02:13 +02002122 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002123 if (rdev->flags & RADEON_IS_AGP) {
2124 r600_agp_enable(rdev);
2125 } else {
2126 r = r600_pcie_gart_enable(rdev);
2127 if (r)
2128 return r;
2129 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002130 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002131 r = r600_blit_init(rdev);
2132 if (r) {
2133 r600_blit_fini(rdev);
2134 rdev->asic->copy = NULL;
2135 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2136 }
Jerome Glisseff82f052010-01-22 15:19:00 +01002137 /* pin copy shader into vram */
2138 if (rdev->r600_blit.shader_obj) {
2139 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2140 if (unlikely(r != 0))
2141 return r;
2142 r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
2143 &rdev->r600_blit.shader_gpu_addr);
2144 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
Alex Deucher7923c612009-12-15 17:15:07 -05002145 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01002146 dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
Alex Deucher7923c612009-12-15 17:15:07 -05002147 return r;
2148 }
2149 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002150 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002151 r = r600_irq_init(rdev);
2152 if (r) {
2153 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2154 radeon_irq_kms_fini(rdev);
2155 return r;
2156 }
2157 r600_irq_set(rdev);
2158
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002159 r = radeon_ring_init(rdev, rdev->cp.ring_size);
2160 if (r)
2161 return r;
2162 r = r600_cp_load_microcode(rdev);
2163 if (r)
2164 return r;
2165 r = r600_cp_resume(rdev);
2166 if (r)
2167 return r;
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002168 /* write back buffer are not vital so don't worry about failure */
2169 r600_wb_enable(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002170 return 0;
2171}
2172
Dave Airlie28d52042009-09-21 14:33:58 +10002173void r600_vga_set_state(struct radeon_device *rdev, bool state)
2174{
2175 uint32_t temp;
2176
2177 temp = RREG32(CONFIG_CNTL);
2178 if (state == false) {
2179 temp &= ~(1<<0);
2180 temp |= (1<<1);
2181 } else {
2182 temp &= ~(1<<1);
2183 }
2184 WREG32(CONFIG_CNTL, temp);
2185}
2186
Dave Airliefc30b8e2009-09-18 15:19:37 +10002187int r600_resume(struct radeon_device *rdev)
2188{
2189 int r;
2190
Jerome Glisse1a029b72009-10-06 19:04:30 +02002191 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2192 * posting will perform necessary task to bring back GPU into good
2193 * shape.
2194 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002195 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002196 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002197 /* Initialize clocks */
2198 r = radeon_clocks_init(rdev);
2199 if (r) {
2200 return r;
2201 }
2202
2203 r = r600_startup(rdev);
2204 if (r) {
2205 DRM_ERROR("r600 startup failed on resume\n");
2206 return r;
2207 }
2208
Jerome Glisse62a8ea32009-10-01 18:02:11 +02002209 r = r600_ib_test(rdev);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002210 if (r) {
2211 DRM_ERROR("radeon: failled testing IB (%d).\n", r);
2212 return r;
2213 }
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002214
2215 r = r600_audio_init(rdev);
2216 if (r) {
2217 DRM_ERROR("radeon: audio resume failed\n");
2218 return r;
2219 }
2220
Dave Airliefc30b8e2009-09-18 15:19:37 +10002221 return r;
2222}
2223
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002224int r600_suspend(struct radeon_device *rdev)
2225{
Jerome Glisse4c788672009-11-20 14:29:23 +01002226 int r;
2227
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002228 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002229 /* FIXME: we should wait for ring to be empty */
2230 r600_cp_stop(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002231 rdev->cp.ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01002232 r600_irq_suspend(rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002233 r600_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002234 r600_pcie_gart_disable(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002235 /* unpin shaders bo */
Jerome Glisse30d2d9a2010-01-13 10:29:27 +01002236 if (rdev->r600_blit.shader_obj) {
2237 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2238 if (!r) {
2239 radeon_bo_unpin(rdev->r600_blit.shader_obj);
2240 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
2241 }
2242 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002243 return 0;
2244}
2245
2246/* Plan is to move initialization in that function and use
2247 * helper function so that radeon_device_init pretty much
2248 * do nothing more than calling asic specific function. This
2249 * should also allow to remove a bunch of callback function
2250 * like vram_info.
2251 */
2252int r600_init(struct radeon_device *rdev)
2253{
2254 int r;
2255
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002256 r = radeon_dummy_page_init(rdev);
2257 if (r)
2258 return r;
2259 if (r600_debugfs_mc_info_init(rdev)) {
2260 DRM_ERROR("Failed to register debugfs file for mc !\n");
2261 }
2262 /* This don't do much */
2263 r = radeon_gem_init(rdev);
2264 if (r)
2265 return r;
2266 /* Read BIOS */
2267 if (!radeon_get_bios(rdev)) {
2268 if (ASIC_IS_AVIVO(rdev))
2269 return -EINVAL;
2270 }
2271 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002272 if (!rdev->is_atom_bios) {
2273 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002274 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002275 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002276 r = radeon_atombios_init(rdev);
2277 if (r)
2278 return r;
2279 /* Post card if necessary */
Dave Airlie72542d72009-12-01 14:06:31 +10002280 if (!r600_card_posted(rdev)) {
2281 if (!rdev->bios) {
2282 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2283 return -EINVAL;
2284 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002285 DRM_INFO("GPU not posted. posting now...\n");
2286 atom_asic_init(rdev->mode_info.atom_context);
2287 }
2288 /* Initialize scratch registers */
2289 r600_scratch_init(rdev);
2290 /* Initialize surface registers */
2291 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002292 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002293 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002294 r = radeon_clocks_init(rdev);
2295 if (r)
2296 return r;
Rafał Miłecki74338742009-11-03 00:53:02 +01002297 /* Initialize power management */
2298 radeon_pm_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002299 /* Fence driver */
2300 r = radeon_fence_driver_init(rdev);
2301 if (r)
2302 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002303 if (rdev->flags & RADEON_IS_AGP) {
2304 r = radeon_agp_init(rdev);
2305 if (r)
2306 radeon_agp_disable(rdev);
2307 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002308 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002309 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002310 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002311 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002312 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002313 if (r)
2314 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002315
2316 r = radeon_irq_kms_init(rdev);
2317 if (r)
2318 return r;
2319
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002320 rdev->cp.ring_obj = NULL;
2321 r600_ring_init(rdev, 1024 * 1024);
2322
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002323 rdev->ih.ring_obj = NULL;
2324 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002325
Jerome Glisse4aac0472009-09-14 18:29:49 +02002326 r = r600_pcie_gart_init(rdev);
2327 if (r)
2328 return r;
2329
Alex Deucher779720a2009-12-09 19:31:44 -05002330 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002331 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002332 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002333 dev_err(rdev->dev, "disabling GPU acceleration\n");
2334 r600_cp_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002335 r600_wb_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002336 r600_irq_fini(rdev);
2337 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002338 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002339 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002340 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002341 if (rdev->accel_working) {
2342 r = radeon_ib_pool_init(rdev);
2343 if (r) {
Jerome Glissedb963802010-01-17 21:21:56 +01002344 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisse733289c2009-09-16 15:24:21 +02002345 rdev->accel_working = false;
Jerome Glissedb963802010-01-17 21:21:56 +01002346 } else {
2347 r = r600_ib_test(rdev);
2348 if (r) {
2349 dev_err(rdev->dev, "IB test failed (%d).\n", r);
2350 rdev->accel_working = false;
2351 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002352 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002353 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002354
2355 r = r600_audio_init(rdev);
2356 if (r)
2357 return r; /* TODO error handling */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002358 return 0;
2359}
2360
2361void r600_fini(struct radeon_device *rdev)
2362{
Alex Deucher29fb52c2010-03-11 10:01:17 -05002363 radeon_pm_fini(rdev);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002364 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002365 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002366 r600_cp_fini(rdev);
2367 r600_wb_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002368 r600_irq_fini(rdev);
2369 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002370 r600_pcie_gart_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002371 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002372 radeon_gem_fini(rdev);
2373 radeon_fence_driver_fini(rdev);
2374 radeon_clocks_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002375 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002376 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002377 kfree(rdev->bios);
2378 rdev->bios = NULL;
2379 radeon_dummy_page_fini(rdev);
2380}
2381
2382
2383/*
2384 * CS stuff
2385 */
2386void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2387{
2388 /* FIXME: implement */
2389 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2390 radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
2391 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
2392 radeon_ring_write(rdev, ib->length_dw);
2393}
2394
2395int r600_ib_test(struct radeon_device *rdev)
2396{
2397 struct radeon_ib *ib;
2398 uint32_t scratch;
2399 uint32_t tmp = 0;
2400 unsigned i;
2401 int r;
2402
2403 r = radeon_scratch_get(rdev, &scratch);
2404 if (r) {
2405 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2406 return r;
2407 }
2408 WREG32(scratch, 0xCAFEDEAD);
2409 r = radeon_ib_get(rdev, &ib);
2410 if (r) {
2411 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2412 return r;
2413 }
2414 ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2415 ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2416 ib->ptr[2] = 0xDEADBEEF;
2417 ib->ptr[3] = PACKET2(0);
2418 ib->ptr[4] = PACKET2(0);
2419 ib->ptr[5] = PACKET2(0);
2420 ib->ptr[6] = PACKET2(0);
2421 ib->ptr[7] = PACKET2(0);
2422 ib->ptr[8] = PACKET2(0);
2423 ib->ptr[9] = PACKET2(0);
2424 ib->ptr[10] = PACKET2(0);
2425 ib->ptr[11] = PACKET2(0);
2426 ib->ptr[12] = PACKET2(0);
2427 ib->ptr[13] = PACKET2(0);
2428 ib->ptr[14] = PACKET2(0);
2429 ib->ptr[15] = PACKET2(0);
2430 ib->length_dw = 16;
2431 r = radeon_ib_schedule(rdev, ib);
2432 if (r) {
2433 radeon_scratch_free(rdev, scratch);
2434 radeon_ib_free(rdev, &ib);
2435 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2436 return r;
2437 }
2438 r = radeon_fence_wait(ib->fence, false);
2439 if (r) {
2440 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2441 return r;
2442 }
2443 for (i = 0; i < rdev->usec_timeout; i++) {
2444 tmp = RREG32(scratch);
2445 if (tmp == 0xDEADBEEF)
2446 break;
2447 DRM_UDELAY(1);
2448 }
2449 if (i < rdev->usec_timeout) {
2450 DRM_INFO("ib test succeeded in %u usecs\n", i);
2451 } else {
2452 DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
2453 scratch, tmp);
2454 r = -EINVAL;
2455 }
2456 radeon_scratch_free(rdev, scratch);
2457 radeon_ib_free(rdev, &ib);
2458 return r;
2459}
2460
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002461/*
2462 * Interrupts
2463 *
2464 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2465 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2466 * writing to the ring and the GPU consuming, the GPU writes to the ring
2467 * and host consumes. As the host irq handler processes interrupts, it
2468 * increments the rptr. When the rptr catches up with the wptr, all the
2469 * current interrupts have been processed.
2470 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002471
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002472void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2473{
2474 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002475
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002476 /* Align ring size */
2477 rb_bufsz = drm_order(ring_size / 4);
2478 ring_size = (1 << rb_bufsz) * 4;
2479 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01002480 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
2481 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002482}
2483
Jerome Glisse0c452492010-01-15 14:44:37 +01002484static int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002485{
2486 int r;
2487
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002488 /* Allocate ring buffer */
2489 if (rdev->ih.ring_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002490 r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
2491 true,
2492 RADEON_GEM_DOMAIN_GTT,
2493 &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002494 if (r) {
2495 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2496 return r;
2497 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002498 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2499 if (unlikely(r != 0))
2500 return r;
2501 r = radeon_bo_pin(rdev->ih.ring_obj,
2502 RADEON_GEM_DOMAIN_GTT,
2503 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002504 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002505 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002506 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2507 return r;
2508 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002509 r = radeon_bo_kmap(rdev->ih.ring_obj,
2510 (void **)&rdev->ih.ring);
2511 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002512 if (r) {
2513 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2514 return r;
2515 }
2516 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002517 return 0;
2518}
2519
2520static void r600_ih_ring_fini(struct radeon_device *rdev)
2521{
Jerome Glisse4c788672009-11-20 14:29:23 +01002522 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002523 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002524 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2525 if (likely(r == 0)) {
2526 radeon_bo_kunmap(rdev->ih.ring_obj);
2527 radeon_bo_unpin(rdev->ih.ring_obj);
2528 radeon_bo_unreserve(rdev->ih.ring_obj);
2529 }
2530 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002531 rdev->ih.ring = NULL;
2532 rdev->ih.ring_obj = NULL;
2533 }
2534}
2535
Alex Deucher45f9a392010-03-24 13:55:51 -04002536void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002537{
2538
Alex Deucher45f9a392010-03-24 13:55:51 -04002539 if ((rdev->family >= CHIP_RV770) &&
2540 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002541 /* r7xx asics need to soft reset RLC before halting */
2542 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2543 RREG32(SRBM_SOFT_RESET);
2544 udelay(15000);
2545 WREG32(SRBM_SOFT_RESET, 0);
2546 RREG32(SRBM_SOFT_RESET);
2547 }
2548
2549 WREG32(RLC_CNTL, 0);
2550}
2551
2552static void r600_rlc_start(struct radeon_device *rdev)
2553{
2554 WREG32(RLC_CNTL, RLC_ENABLE);
2555}
2556
2557static int r600_rlc_init(struct radeon_device *rdev)
2558{
2559 u32 i;
2560 const __be32 *fw_data;
2561
2562 if (!rdev->rlc_fw)
2563 return -EINVAL;
2564
2565 r600_rlc_stop(rdev);
2566
2567 WREG32(RLC_HB_BASE, 0);
2568 WREG32(RLC_HB_CNTL, 0);
2569 WREG32(RLC_HB_RPTR, 0);
2570 WREG32(RLC_HB_WPTR, 0);
2571 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2572 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2573 WREG32(RLC_MC_CNTL, 0);
2574 WREG32(RLC_UCODE_CNTL, 0);
2575
2576 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher45f9a392010-03-24 13:55:51 -04002577 if (rdev->family >= CHIP_CEDAR) {
2578 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
2579 WREG32(RLC_UCODE_ADDR, i);
2580 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2581 }
2582 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002583 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2584 WREG32(RLC_UCODE_ADDR, i);
2585 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2586 }
2587 } else {
2588 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2589 WREG32(RLC_UCODE_ADDR, i);
2590 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2591 }
2592 }
2593 WREG32(RLC_UCODE_ADDR, 0);
2594
2595 r600_rlc_start(rdev);
2596
2597 return 0;
2598}
2599
2600static void r600_enable_interrupts(struct radeon_device *rdev)
2601{
2602 u32 ih_cntl = RREG32(IH_CNTL);
2603 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2604
2605 ih_cntl |= ENABLE_INTR;
2606 ih_rb_cntl |= IH_RB_ENABLE;
2607 WREG32(IH_CNTL, ih_cntl);
2608 WREG32(IH_RB_CNTL, ih_rb_cntl);
2609 rdev->ih.enabled = true;
2610}
2611
Alex Deucher45f9a392010-03-24 13:55:51 -04002612void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002613{
2614 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2615 u32 ih_cntl = RREG32(IH_CNTL);
2616
2617 ih_rb_cntl &= ~IH_RB_ENABLE;
2618 ih_cntl &= ~ENABLE_INTR;
2619 WREG32(IH_RB_CNTL, ih_rb_cntl);
2620 WREG32(IH_CNTL, ih_cntl);
2621 /* set rptr, wptr to 0 */
2622 WREG32(IH_RB_RPTR, 0);
2623 WREG32(IH_RB_WPTR, 0);
2624 rdev->ih.enabled = false;
2625 rdev->ih.wptr = 0;
2626 rdev->ih.rptr = 0;
2627}
2628
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002629static void r600_disable_interrupt_state(struct radeon_device *rdev)
2630{
2631 u32 tmp;
2632
2633 WREG32(CP_INT_CNTL, 0);
2634 WREG32(GRBM_INT_CNTL, 0);
2635 WREG32(DxMODE_INT_MASK, 0);
2636 if (ASIC_IS_DCE3(rdev)) {
2637 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2638 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2639 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2640 WREG32(DC_HPD1_INT_CONTROL, tmp);
2641 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2642 WREG32(DC_HPD2_INT_CONTROL, tmp);
2643 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2644 WREG32(DC_HPD3_INT_CONTROL, tmp);
2645 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2646 WREG32(DC_HPD4_INT_CONTROL, tmp);
2647 if (ASIC_IS_DCE32(rdev)) {
2648 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002649 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002650 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002651 WREG32(DC_HPD6_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002652 }
2653 } else {
2654 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2655 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2656 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002657 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002658 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002659 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002660 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002661 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002662 }
2663}
2664
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002665int r600_irq_init(struct radeon_device *rdev)
2666{
2667 int ret = 0;
2668 int rb_bufsz;
2669 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
2670
2671 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01002672 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002673 if (ret)
2674 return ret;
2675
2676 /* disable irqs */
2677 r600_disable_interrupts(rdev);
2678
2679 /* init rlc */
2680 ret = r600_rlc_init(rdev);
2681 if (ret) {
2682 r600_ih_ring_fini(rdev);
2683 return ret;
2684 }
2685
2686 /* setup interrupt control */
2687 /* set dummy read address to ring address */
2688 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
2689 interrupt_cntl = RREG32(INTERRUPT_CNTL);
2690 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
2691 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
2692 */
2693 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
2694 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
2695 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
2696 WREG32(INTERRUPT_CNTL, interrupt_cntl);
2697
2698 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
2699 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
2700
2701 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
2702 IH_WPTR_OVERFLOW_CLEAR |
2703 (rb_bufsz << 1));
2704 /* WPTR writeback, not yet */
2705 /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
2706 WREG32(IH_RB_WPTR_ADDR_LO, 0);
2707 WREG32(IH_RB_WPTR_ADDR_HI, 0);
2708
2709 WREG32(IH_RB_CNTL, ih_rb_cntl);
2710
2711 /* set rptr, wptr to 0 */
2712 WREG32(IH_RB_RPTR, 0);
2713 WREG32(IH_RB_WPTR, 0);
2714
2715 /* Default settings for IH_CNTL (disabled at first) */
2716 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
2717 /* RPTR_REARM only works if msi's are enabled */
2718 if (rdev->msi_enabled)
2719 ih_cntl |= RPTR_REARM;
2720
2721#ifdef __BIG_ENDIAN
2722 ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
2723#endif
2724 WREG32(IH_CNTL, ih_cntl);
2725
2726 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04002727 if (rdev->family >= CHIP_CEDAR)
2728 evergreen_disable_interrupt_state(rdev);
2729 else
2730 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002731
2732 /* enable irqs */
2733 r600_enable_interrupts(rdev);
2734
2735 return ret;
2736}
2737
Jerome Glisse0c452492010-01-15 14:44:37 +01002738void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002739{
Alex Deucher45f9a392010-03-24 13:55:51 -04002740 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002741 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002742}
2743
2744void r600_irq_fini(struct radeon_device *rdev)
2745{
2746 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002747 r600_ih_ring_fini(rdev);
2748}
2749
2750int r600_irq_set(struct radeon_device *rdev)
2751{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002752 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
2753 u32 mode_int = 0;
2754 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04002755 u32 grbm_int_cntl = 0;
Christian Koenigf2594932010-04-10 03:13:16 +02002756 u32 hdmi1, hdmi2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002757
Jerome Glisse003e69f2010-01-07 15:39:14 +01002758 if (!rdev->irq.installed) {
2759 WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
2760 return -EINVAL;
2761 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002762 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01002763 if (!rdev->ih.enabled) {
2764 r600_disable_interrupts(rdev);
2765 /* force the active interrupt state to all disabled */
2766 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002767 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01002768 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002769
Christian Koenigf2594932010-04-10 03:13:16 +02002770 hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002771 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02002772 hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002773 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2774 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2775 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2776 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2777 if (ASIC_IS_DCE32(rdev)) {
2778 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2779 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2780 }
2781 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02002782 hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002783 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2784 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2785 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2786 }
2787
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002788 if (rdev->irq.sw_int) {
2789 DRM_DEBUG("r600_irq_set: sw int\n");
2790 cp_int_cntl |= RB_INT_ENABLE;
2791 }
2792 if (rdev->irq.crtc_vblank_int[0]) {
2793 DRM_DEBUG("r600_irq_set: vblank 0\n");
2794 mode_int |= D1MODE_VBLANK_INT_MASK;
2795 }
2796 if (rdev->irq.crtc_vblank_int[1]) {
2797 DRM_DEBUG("r600_irq_set: vblank 1\n");
2798 mode_int |= D2MODE_VBLANK_INT_MASK;
2799 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002800 if (rdev->irq.hpd[0]) {
2801 DRM_DEBUG("r600_irq_set: hpd 1\n");
2802 hpd1 |= DC_HPDx_INT_EN;
2803 }
2804 if (rdev->irq.hpd[1]) {
2805 DRM_DEBUG("r600_irq_set: hpd 2\n");
2806 hpd2 |= DC_HPDx_INT_EN;
2807 }
2808 if (rdev->irq.hpd[2]) {
2809 DRM_DEBUG("r600_irq_set: hpd 3\n");
2810 hpd3 |= DC_HPDx_INT_EN;
2811 }
2812 if (rdev->irq.hpd[3]) {
2813 DRM_DEBUG("r600_irq_set: hpd 4\n");
2814 hpd4 |= DC_HPDx_INT_EN;
2815 }
2816 if (rdev->irq.hpd[4]) {
2817 DRM_DEBUG("r600_irq_set: hpd 5\n");
2818 hpd5 |= DC_HPDx_INT_EN;
2819 }
2820 if (rdev->irq.hpd[5]) {
2821 DRM_DEBUG("r600_irq_set: hpd 6\n");
2822 hpd6 |= DC_HPDx_INT_EN;
2823 }
Christian Koenigf2594932010-04-10 03:13:16 +02002824 if (rdev->irq.hdmi[0]) {
2825 DRM_DEBUG("r600_irq_set: hdmi 1\n");
2826 hdmi1 |= R600_HDMI_INT_EN;
2827 }
2828 if (rdev->irq.hdmi[1]) {
2829 DRM_DEBUG("r600_irq_set: hdmi 2\n");
2830 hdmi2 |= R600_HDMI_INT_EN;
2831 }
Alex Deucher2031f772010-04-22 12:52:11 -04002832 if (rdev->irq.gui_idle) {
2833 DRM_DEBUG("gui idle\n");
2834 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
2835 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002836
2837 WREG32(CP_INT_CNTL, cp_int_cntl);
2838 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher2031f772010-04-22 12:52:11 -04002839 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Christian Koenigf2594932010-04-10 03:13:16 +02002840 WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002841 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02002842 WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002843 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2844 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2845 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2846 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2847 if (ASIC_IS_DCE32(rdev)) {
2848 WREG32(DC_HPD5_INT_CONTROL, hpd5);
2849 WREG32(DC_HPD6_INT_CONTROL, hpd6);
2850 }
2851 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02002852 WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002853 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
2854 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
2855 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
2856 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002857
2858 return 0;
2859}
2860
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002861static inline void r600_irq_ack(struct radeon_device *rdev,
2862 u32 *disp_int,
2863 u32 *disp_int_cont,
2864 u32 *disp_int_cont2)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002865{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002866 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002867
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002868 if (ASIC_IS_DCE3(rdev)) {
2869 *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
2870 *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
2871 *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
2872 } else {
2873 *disp_int = RREG32(DISP_INTERRUPT_STATUS);
2874 *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2875 *disp_int_cont2 = 0;
2876 }
2877
2878 if (*disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002879 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002880 if (*disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002881 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002882 if (*disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002883 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002884 if (*disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002885 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002886 if (*disp_int & DC_HPD1_INTERRUPT) {
2887 if (ASIC_IS_DCE3(rdev)) {
2888 tmp = RREG32(DC_HPD1_INT_CONTROL);
2889 tmp |= DC_HPDx_INT_ACK;
2890 WREG32(DC_HPD1_INT_CONTROL, tmp);
2891 } else {
2892 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
2893 tmp |= DC_HPDx_INT_ACK;
2894 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
2895 }
2896 }
2897 if (*disp_int & DC_HPD2_INTERRUPT) {
2898 if (ASIC_IS_DCE3(rdev)) {
2899 tmp = RREG32(DC_HPD2_INT_CONTROL);
2900 tmp |= DC_HPDx_INT_ACK;
2901 WREG32(DC_HPD2_INT_CONTROL, tmp);
2902 } else {
2903 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
2904 tmp |= DC_HPDx_INT_ACK;
2905 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
2906 }
2907 }
2908 if (*disp_int_cont & DC_HPD3_INTERRUPT) {
2909 if (ASIC_IS_DCE3(rdev)) {
2910 tmp = RREG32(DC_HPD3_INT_CONTROL);
2911 tmp |= DC_HPDx_INT_ACK;
2912 WREG32(DC_HPD3_INT_CONTROL, tmp);
2913 } else {
2914 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
2915 tmp |= DC_HPDx_INT_ACK;
2916 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
2917 }
2918 }
2919 if (*disp_int_cont & DC_HPD4_INTERRUPT) {
2920 tmp = RREG32(DC_HPD4_INT_CONTROL);
2921 tmp |= DC_HPDx_INT_ACK;
2922 WREG32(DC_HPD4_INT_CONTROL, tmp);
2923 }
2924 if (ASIC_IS_DCE32(rdev)) {
2925 if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
2926 tmp = RREG32(DC_HPD5_INT_CONTROL);
2927 tmp |= DC_HPDx_INT_ACK;
2928 WREG32(DC_HPD5_INT_CONTROL, tmp);
2929 }
2930 if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
2931 tmp = RREG32(DC_HPD5_INT_CONTROL);
2932 tmp |= DC_HPDx_INT_ACK;
2933 WREG32(DC_HPD6_INT_CONTROL, tmp);
2934 }
2935 }
Christian Koenigf2594932010-04-10 03:13:16 +02002936 if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
2937 WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
2938 }
2939 if (ASIC_IS_DCE3(rdev)) {
2940 if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
2941 WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
2942 }
2943 } else {
2944 if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
2945 WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
2946 }
2947 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002948}
2949
2950void r600_irq_disable(struct radeon_device *rdev)
2951{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002952 u32 disp_int, disp_int_cont, disp_int_cont2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002953
2954 r600_disable_interrupts(rdev);
2955 /* Wait and acknowledge irq */
2956 mdelay(1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002957 r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
2958 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002959}
2960
2961static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
2962{
2963 u32 wptr, tmp;
2964
2965 /* XXX use writeback */
2966 wptr = RREG32(IH_RB_WPTR);
2967
2968 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01002969 /* When a ring buffer overflow happen start parsing interrupt
2970 * from the last not overwritten vector (wptr + 16). Hopefully
2971 * this should allow us to catchup.
2972 */
2973 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
2974 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
2975 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002976 tmp = RREG32(IH_RB_CNTL);
2977 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2978 WREG32(IH_RB_CNTL, tmp);
2979 }
Jerome Glisse0c452492010-01-15 14:44:37 +01002980 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002981}
2982
2983/* r600 IV Ring
2984 * Each IV ring entry is 128 bits:
2985 * [7:0] - interrupt source id
2986 * [31:8] - reserved
2987 * [59:32] - interrupt source data
2988 * [127:60] - reserved
2989 *
2990 * The basic interrupt vector entries
2991 * are decoded as follows:
2992 * src_id src_data description
2993 * 1 0 D1 Vblank
2994 * 1 1 D1 Vline
2995 * 5 0 D2 Vblank
2996 * 5 1 D2 Vline
2997 * 19 0 FP Hot plug detection A
2998 * 19 1 FP Hot plug detection B
2999 * 19 2 DAC A auto-detection
3000 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003001 * 21 4 HDMI block A
3002 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003003 * 176 - CP_INT RB
3004 * 177 - CP_INT IB1
3005 * 178 - CP_INT IB2
3006 * 181 - EOP Interrupt
3007 * 233 - GUI Idle
3008 *
3009 * Note, these are based on r600 and may need to be
3010 * adjusted or added to on newer asics
3011 */
3012
3013int r600_irq_process(struct radeon_device *rdev)
3014{
3015 u32 wptr = r600_get_ih_wptr(rdev);
3016 u32 rptr = rdev->ih.rptr;
3017 u32 src_id, src_data;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003018 u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003019 unsigned long flags;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003020 bool queue_hotplug = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003021
3022 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003023 if (!rdev->ih.enabled)
3024 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003025
3026 spin_lock_irqsave(&rdev->ih.lock, flags);
3027
3028 if (rptr == wptr) {
3029 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3030 return IRQ_NONE;
3031 }
3032 if (rdev->shutdown) {
3033 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3034 return IRQ_NONE;
3035 }
3036
3037restart_ih:
3038 /* display interrupts */
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003039 r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003040
3041 rdev->ih.wptr = wptr;
3042 while (rptr != wptr) {
3043 /* wptr/rptr are in bytes! */
3044 ring_index = rptr / 4;
3045 src_id = rdev->ih.ring[ring_index] & 0xff;
3046 src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
3047
3048 switch (src_id) {
3049 case 1: /* D1 vblank/vline */
3050 switch (src_data) {
3051 case 0: /* D1 vblank */
3052 if (disp_int & LB_D1_VBLANK_INTERRUPT) {
3053 drm_handle_vblank(rdev->ddev, 0);
Rafał Miłecki839461d2010-03-02 22:06:51 +01003054 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01003055 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003056 disp_int &= ~LB_D1_VBLANK_INTERRUPT;
3057 DRM_DEBUG("IH: D1 vblank\n");
3058 }
3059 break;
3060 case 1: /* D1 vline */
3061 if (disp_int & LB_D1_VLINE_INTERRUPT) {
3062 disp_int &= ~LB_D1_VLINE_INTERRUPT;
3063 DRM_DEBUG("IH: D1 vline\n");
3064 }
3065 break;
3066 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003067 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003068 break;
3069 }
3070 break;
3071 case 5: /* D2 vblank/vline */
3072 switch (src_data) {
3073 case 0: /* D2 vblank */
3074 if (disp_int & LB_D2_VBLANK_INTERRUPT) {
3075 drm_handle_vblank(rdev->ddev, 1);
Rafał Miłecki839461d2010-03-02 22:06:51 +01003076 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01003077 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003078 disp_int &= ~LB_D2_VBLANK_INTERRUPT;
3079 DRM_DEBUG("IH: D2 vblank\n");
3080 }
3081 break;
3082 case 1: /* D1 vline */
3083 if (disp_int & LB_D2_VLINE_INTERRUPT) {
3084 disp_int &= ~LB_D2_VLINE_INTERRUPT;
3085 DRM_DEBUG("IH: D2 vline\n");
3086 }
3087 break;
3088 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003089 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003090 break;
3091 }
3092 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003093 case 19: /* HPD/DAC hotplug */
3094 switch (src_data) {
3095 case 0:
3096 if (disp_int & DC_HPD1_INTERRUPT) {
3097 disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003098 queue_hotplug = true;
3099 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003100 }
3101 break;
3102 case 1:
3103 if (disp_int & DC_HPD2_INTERRUPT) {
3104 disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003105 queue_hotplug = true;
3106 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003107 }
3108 break;
3109 case 4:
3110 if (disp_int_cont & DC_HPD3_INTERRUPT) {
3111 disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003112 queue_hotplug = true;
3113 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003114 }
3115 break;
3116 case 5:
3117 if (disp_int_cont & DC_HPD4_INTERRUPT) {
3118 disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003119 queue_hotplug = true;
3120 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003121 }
3122 break;
3123 case 10:
3124 if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deucher5898b1f2010-03-24 13:57:29 -04003125 disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003126 queue_hotplug = true;
3127 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003128 }
3129 break;
3130 case 12:
3131 if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deucher5898b1f2010-03-24 13:57:29 -04003132 disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003133 queue_hotplug = true;
3134 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003135 }
3136 break;
3137 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003138 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003139 break;
3140 }
3141 break;
Christian Koenigf2594932010-04-10 03:13:16 +02003142 case 21: /* HDMI */
3143 DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
3144 r600_audio_schedule_polling(rdev);
3145 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003146 case 176: /* CP_INT in ring buffer */
3147 case 177: /* CP_INT in IB1 */
3148 case 178: /* CP_INT in IB2 */
3149 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
3150 radeon_fence_process(rdev);
3151 break;
3152 case 181: /* CP EOP event */
3153 DRM_DEBUG("IH: CP EOP\n");
3154 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003155 case 233: /* GUI IDLE */
3156 DRM_DEBUG("IH: CP EOP\n");
3157 rdev->pm.gui_idle = true;
3158 wake_up(&rdev->irq.idle_queue);
3159 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003160 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003161 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003162 break;
3163 }
3164
3165 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003166 rptr += 16;
3167 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003168 }
3169 /* make sure wptr hasn't changed while processing */
3170 wptr = r600_get_ih_wptr(rdev);
3171 if (wptr != rdev->ih.wptr)
3172 goto restart_ih;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003173 if (queue_hotplug)
3174 queue_work(rdev->wq, &rdev->hotplug_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003175 rdev->ih.rptr = rptr;
3176 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3177 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3178 return IRQ_HANDLED;
3179}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003180
3181/*
3182 * Debugfs info
3183 */
3184#if defined(CONFIG_DEBUG_FS)
3185
3186static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
3187{
3188 struct drm_info_node *node = (struct drm_info_node *) m->private;
3189 struct drm_device *dev = node->minor->dev;
3190 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003191 unsigned count, i, j;
3192
3193 radeon_ring_free_size(rdev);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003194 count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003195 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
Rafał Miłeckid6840762009-11-10 22:26:21 +01003196 seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
3197 seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
3198 seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
3199 seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003200 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
3201 seq_printf(m, "%u dwords in ring\n", count);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003202 i = rdev->cp.rptr;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003203 for (j = 0; j <= count; j++) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003204 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003205 i = (i + 1) & rdev->cp.ptr_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003206 }
3207 return 0;
3208}
3209
3210static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3211{
3212 struct drm_info_node *node = (struct drm_info_node *) m->private;
3213 struct drm_device *dev = node->minor->dev;
3214 struct radeon_device *rdev = dev->dev_private;
3215
3216 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3217 DREG32_SYS(m, rdev, VM_L2_STATUS);
3218 return 0;
3219}
3220
3221static struct drm_info_list r600_mc_info_list[] = {
3222 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
3223 {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
3224};
3225#endif
3226
3227int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3228{
3229#if defined(CONFIG_DEBUG_FS)
3230 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3231#else
3232 return 0;
3233#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003234}
Jerome Glisse062b3892010-02-04 20:36:39 +01003235
3236/**
3237 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3238 * rdev: radeon device structure
3239 * bo: buffer object struct which userspace is waiting for idle
3240 *
3241 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3242 * through ring buffer, this leads to corruption in rendering, see
3243 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3244 * directly perform HDP flush by writing register through MMIO.
3245 */
3246void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3247{
3248 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
3249}