blob: fd3631b1a3781a41f7adc188988f4fb4b17f0c38 [file] [log] [blame]
Yuval Mintz4ad79e12015-07-22 09:16:23 +03001/* bnx2x_ethtool.c: QLogic Everest network driver.
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Yuval Mintz4ad79e12015-07-22 09:16:23 +03004 * Copyright (c) 2014 QLogic Corporation
5 * All rights reserved
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation.
10 *
Ariel Elior08f6dd82014-05-27 13:11:36 +030011 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000012 * Written by: Eliezer Tamir
13 * Based on code from Michael Chan's bnx2 driver
14 * UDP CSUM errata workaround by Arik Gendelman
15 * Slowpath and fastpath rework by Vladislav Zolotarov
16 * Statistics and Link management by Yitchak Gertner
17 *
18 */
Joe Perchesf1deab52011-08-14 12:16:21 +000019
20#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000022#include <linux/ethtool.h>
23#include <linux/netdevice.h>
24#include <linux/types.h>
25#include <linux/sched.h>
26#include <linux/crc32.h>
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000027#include "bnx2x.h"
28#include "bnx2x_cmn.h"
29#include "bnx2x_dump.h"
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +000030#include "bnx2x_init.h"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000031
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000032/* Note: in the format strings below %s is replaced by the queue-name which is
33 * either its index or 'fcoe' for the fcoe queue. Make sure the format string
34 * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
35 */
36#define MAX_QUEUE_NAME_LEN 4
37static const struct {
38 long offset;
39 int size;
40 char string[ETH_GSTRING_LEN];
41} bnx2x_q_stats_arr[] = {
42/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000043 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
44 8, "[%s]: rx_ucast_packets" },
45 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
46 8, "[%s]: rx_mcast_packets" },
47 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
48 8, "[%s]: rx_bcast_packets" },
49 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
50 { Q_STATS_OFFSET32(rx_err_discard_pkt),
51 4, "[%s]: rx_phy_ip_err_discards"},
52 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
53 4, "[%s]: rx_skb_alloc_discard" },
54 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
55
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030056 { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
57/* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000058 8, "[%s]: tx_ucast_packets" },
59 { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
60 8, "[%s]: tx_mcast_packets" },
61 { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030062 8, "[%s]: tx_bcast_packets" },
63 { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
64 8, "[%s]: tpa_aggregations" },
65 { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
66 8, "[%s]: tpa_aggregated_frames"},
Dmitry Kravkovc96bdc02012-12-02 04:05:48 +000067 { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
68 { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
69 4, "[%s]: driver_filtered_tx_pkt" }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000070};
71
72#define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
73
74static const struct {
75 long offset;
76 int size;
77 u32 flags;
78#define STATS_FLAGS_PORT 1
79#define STATS_FLAGS_FUNC 2
80#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
81 char string[ETH_GSTRING_LEN];
82} bnx2x_stats_arr[] = {
83/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
84 8, STATS_FLAGS_BOTH, "rx_bytes" },
85 { STATS_OFFSET32(error_bytes_received_hi),
86 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
87 { STATS_OFFSET32(total_unicast_packets_received_hi),
88 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
89 { STATS_OFFSET32(total_multicast_packets_received_hi),
90 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
91 { STATS_OFFSET32(total_broadcast_packets_received_hi),
92 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
93 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
94 8, STATS_FLAGS_PORT, "rx_crc_errors" },
95 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
96 8, STATS_FLAGS_PORT, "rx_align_errors" },
97 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
98 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
99 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
100 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
101/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
102 8, STATS_FLAGS_PORT, "rx_fragments" },
103 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
104 8, STATS_FLAGS_PORT, "rx_jabbers" },
105 { STATS_OFFSET32(no_buff_discard_hi),
106 8, STATS_FLAGS_BOTH, "rx_discards" },
107 { STATS_OFFSET32(mac_filter_discard),
108 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300109 { STATS_OFFSET32(mf_tag_discard),
110 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
Barak Witkowski0e898dd2011-12-05 21:52:22 +0000111 { STATS_OFFSET32(pfc_frames_received_hi),
112 8, STATS_FLAGS_PORT, "pfc_frames_received" },
113 { STATS_OFFSET32(pfc_frames_sent_hi),
114 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000115 { STATS_OFFSET32(brb_drop_hi),
116 8, STATS_FLAGS_PORT, "rx_brb_discard" },
117 { STATS_OFFSET32(brb_truncate_hi),
118 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
119 { STATS_OFFSET32(pause_frames_received_hi),
120 8, STATS_FLAGS_PORT, "rx_pause_frames" },
121 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
122 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
123 { STATS_OFFSET32(nig_timer_max),
124 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
125/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
126 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
127 { STATS_OFFSET32(rx_skb_alloc_failed),
128 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
129 { STATS_OFFSET32(hw_csum_err),
130 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
131
132 { STATS_OFFSET32(total_bytes_transmitted_hi),
133 8, STATS_FLAGS_BOTH, "tx_bytes" },
134 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
135 8, STATS_FLAGS_PORT, "tx_error_bytes" },
136 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
137 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
138 { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
139 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
140 { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
141 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
142 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
143 8, STATS_FLAGS_PORT, "tx_mac_errors" },
144 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
145 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
146/* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
147 8, STATS_FLAGS_PORT, "tx_single_collisions" },
148 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
149 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
150 { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
151 8, STATS_FLAGS_PORT, "tx_deferred" },
152 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
153 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
154 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
155 8, STATS_FLAGS_PORT, "tx_late_collisions" },
156 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
157 8, STATS_FLAGS_PORT, "tx_total_collisions" },
158 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
159 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
160 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
161 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
162 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
163 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
164 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
165 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
166/* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
167 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
168 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
169 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
170 { STATS_OFFSET32(etherstatspktsover1522octets_hi),
171 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
172 { STATS_OFFSET32(pause_frames_sent_hi),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300173 8, STATS_FLAGS_PORT, "tx_pause_frames" },
174 { STATS_OFFSET32(total_tpa_aggregations_hi),
175 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
176 { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
177 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
178 { STATS_OFFSET32(total_tpa_bytes_hi),
Ariel Elior7a752992012-01-26 06:01:53 +0000179 8, STATS_FLAGS_FUNC, "tpa_bytes"},
180 { STATS_OFFSET32(recoverable_error),
181 4, STATS_FLAGS_FUNC, "recoverable_errors" },
182 { STATS_OFFSET32(unrecoverable_error),
183 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
Dmitry Kravkovc96bdc02012-12-02 04:05:48 +0000184 { STATS_OFFSET32(driver_filtered_tx_pkt),
185 4, STATS_FLAGS_FUNC, "driver_filtered_tx_pkt" },
Yuval Mintze9939c82012-06-06 17:13:08 +0000186 { STATS_OFFSET32(eee_tx_lpi),
187 4, STATS_FLAGS_PORT, "Tx LPI entry count"}
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000188};
189
190#define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000191
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000192static int bnx2x_get_port_type(struct bnx2x *bp)
193{
194 int port_type;
195 u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
196 switch (bp->link_params.phy[phy_idx].media_type) {
Yuval Mintzdbef8072012-06-20 19:05:22 +0000197 case ETH_PHY_SFPP_10G_FIBER:
198 case ETH_PHY_SFP_1G_FIBER:
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000199 case ETH_PHY_XFP_FIBER:
200 case ETH_PHY_KR:
201 case ETH_PHY_CX4:
202 port_type = PORT_FIBRE;
203 break;
204 case ETH_PHY_DA_TWINAX:
205 port_type = PORT_DA;
206 break;
207 case ETH_PHY_BASE_T:
208 port_type = PORT_TP;
209 break;
210 case ETH_PHY_NOT_PRESENT:
211 port_type = PORT_NONE;
212 break;
213 case ETH_PHY_UNSPECIFIED:
214 default:
215 port_type = PORT_OTHER;
216 break;
217 }
218 return port_type;
219}
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000220
Dmitry Kravkov6495d152014-06-26 14:31:04 +0300221static int bnx2x_get_vf_settings(struct net_device *dev,
222 struct ethtool_cmd *cmd)
223{
224 struct bnx2x *bp = netdev_priv(dev);
225
226 if (bp->state == BNX2X_STATE_OPEN) {
227 if (test_bit(BNX2X_LINK_REPORT_FD,
228 &bp->vf_link_vars.link_report_flags))
229 cmd->duplex = DUPLEX_FULL;
230 else
231 cmd->duplex = DUPLEX_HALF;
232
233 ethtool_cmd_speed_set(cmd, bp->vf_link_vars.line_speed);
234 } else {
235 cmd->duplex = DUPLEX_UNKNOWN;
236 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
237 }
238
239 cmd->port = PORT_OTHER;
240 cmd->phy_address = 0;
241 cmd->transceiver = XCVR_INTERNAL;
242 cmd->autoneg = AUTONEG_DISABLE;
243 cmd->maxtxpkt = 0;
244 cmd->maxrxpkt = 0;
245
246 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
247 " supported 0x%x advertising 0x%x speed %u\n"
248 " duplex %d port %d phy_address %d transceiver %d\n"
249 " autoneg %d maxtxpkt %d maxrxpkt %d\n",
250 cmd->cmd, cmd->supported, cmd->advertising,
251 ethtool_cmd_speed(cmd),
252 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
253 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
254
255 return 0;
256}
257
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000258static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
259{
260 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000261 int cfg_idx = bnx2x_get_link_cfg_idx(bp);
Yuval Mintz5d67c1c2015-06-25 15:19:22 +0300262 u32 media_type;
David Decotignyb3337e42011-04-14 16:11:34 +0000263
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000264 /* Dual Media boards present all available port types */
265 cmd->supported = bp->port.supported[cfg_idx] |
266 (bp->port.supported[cfg_idx ^ 1] &
267 (SUPPORTED_TP | SUPPORTED_FIBRE));
268 cmd->advertising = bp->port.advertising[cfg_idx];
Yuval Mintz5d67c1c2015-06-25 15:19:22 +0300269 media_type = bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type;
270 if (media_type == ETH_PHY_SFP_1G_FIBER) {
Yuval Mintzdbef8072012-06-20 19:05:22 +0000271 cmd->supported &= ~(SUPPORTED_10000baseT_Full);
272 cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
273 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000274
Yuval Mintz59694f02012-12-02 04:05:49 +0000275 if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
276 !(bp->flags & MF_FUNC_DIS)) {
Yuval Mintz2de67432013-01-23 03:21:43 +0000277 cmd->duplex = bp->link_vars.duplex;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000278
Yuval Mintz38298462012-03-12 08:53:12 +0000279 if (IS_MF(bp) && !BP_NOMCP(bp))
280 ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
Yuval Mintz59694f02012-12-02 04:05:49 +0000281 else
282 ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
Yuval Mintz38298462012-03-12 08:53:12 +0000283 } else {
284 cmd->duplex = DUPLEX_UNKNOWN;
285 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
286 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000287
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000288 cmd->port = bnx2x_get_port_type(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000289
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000290 cmd->phy_address = bp->mdio.prtad;
291 cmd->transceiver = XCVR_INTERNAL;
292
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000293 if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000294 cmd->autoneg = AUTONEG_ENABLE;
295 else
296 cmd->autoneg = AUTONEG_DISABLE;
297
Mintz Yuval9e7e8392012-02-15 02:10:24 +0000298 /* Publish LP advertised speeds and FC */
299 if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
300 u32 status = bp->link_vars.link_status;
301
302 cmd->lp_advertising |= ADVERTISED_Autoneg;
303 if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
304 cmd->lp_advertising |= ADVERTISED_Pause;
305 if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
306 cmd->lp_advertising |= ADVERTISED_Asym_Pause;
307
308 if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
309 cmd->lp_advertising |= ADVERTISED_10baseT_Half;
310 if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
311 cmd->lp_advertising |= ADVERTISED_10baseT_Full;
312 if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
313 cmd->lp_advertising |= ADVERTISED_100baseT_Half;
314 if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
315 cmd->lp_advertising |= ADVERTISED_100baseT_Full;
316 if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
317 cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
Yuval Mintz5d67c1c2015-06-25 15:19:22 +0300318 if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) {
319 if (media_type == ETH_PHY_KR) {
320 cmd->lp_advertising |=
321 ADVERTISED_1000baseKX_Full;
322 } else {
323 cmd->lp_advertising |=
324 ADVERTISED_1000baseT_Full;
325 }
326 }
Mintz Yuval9e7e8392012-02-15 02:10:24 +0000327 if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
328 cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
Yuval Mintz5d67c1c2015-06-25 15:19:22 +0300329 if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE) {
330 if (media_type == ETH_PHY_KR) {
331 cmd->lp_advertising |=
332 ADVERTISED_10000baseKR_Full;
333 } else {
334 cmd->lp_advertising |=
335 ADVERTISED_10000baseT_Full;
336 }
337 }
Yaniv Rosnerbe94bea2013-02-27 13:06:45 +0000338 if (status & LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE)
339 cmd->lp_advertising |= ADVERTISED_20000baseKR2_Full;
Mintz Yuval9e7e8392012-02-15 02:10:24 +0000340 }
341
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000342 cmd->maxtxpkt = 0;
343 cmd->maxrxpkt = 0;
344
Merav Sicron51c1a582012-03-18 10:33:38 +0000345 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +0000346 " supported 0x%x advertising 0x%x speed %u\n"
347 " duplex %d port %d phy_address %d transceiver %d\n"
348 " autoneg %d maxtxpkt %d maxrxpkt %d\n",
David Decotignyb3337e42011-04-14 16:11:34 +0000349 cmd->cmd, cmd->supported, cmd->advertising,
350 ethtool_cmd_speed(cmd),
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000351 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
352 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
353
354 return 0;
355}
356
357static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
358{
359 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000360 u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
Yuval Mintzdbef8072012-06-20 19:05:22 +0000361 u32 speed, phy_idx;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000362
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800363 if (IS_MF_SD(bp))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000364 return 0;
365
Merav Sicron51c1a582012-03-18 10:33:38 +0000366 DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
David Decotignyb3337e42011-04-14 16:11:34 +0000367 " supported 0x%x advertising 0x%x speed %u\n"
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800368 " duplex %d port %d phy_address %d transceiver %d\n"
369 " autoneg %d maxtxpkt %d maxrxpkt %d\n",
David Decotignyb3337e42011-04-14 16:11:34 +0000370 cmd->cmd, cmd->supported, cmd->advertising,
371 ethtool_cmd_speed(cmd),
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000372 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
373 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
374
David Decotignyb3337e42011-04-14 16:11:34 +0000375 speed = ethtool_cmd_speed(cmd);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800376
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000377 /* If received a request for an unknown duplex, assume full*/
Yuval Mintz38298462012-03-12 08:53:12 +0000378 if (cmd->duplex == DUPLEX_UNKNOWN)
379 cmd->duplex = DUPLEX_FULL;
380
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800381 if (IS_MF_SI(bp)) {
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000382 u32 part;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800383 u32 line_speed = bp->link_vars.line_speed;
384
385 /* use 10G if no link detected */
386 if (!line_speed)
387 line_speed = 10000;
388
389 if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000390 DP(BNX2X_MSG_ETHTOOL,
391 "To set speed BC %X or higher is required, please upgrade BC\n",
392 REQ_BC_VER_4_SET_MF_BW);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800393 return -EINVAL;
394 }
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000395
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +0000396 part = (speed * 100) / line_speed;
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000397
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +0000398 if (line_speed < speed || !part) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000399 DP(BNX2X_MSG_ETHTOOL,
400 "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800401 return -EINVAL;
402 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800403
Dmitry Kravkove3835b92011-03-06 10:50:44 +0000404 if (bp->state != BNX2X_STATE_OPEN)
405 /* store value for following "load" */
406 bp->pending_max = part;
407 else
408 bnx2x_update_max_mf_config(bp, part);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800409
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800410 return 0;
411 }
412
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000413 cfg_idx = bnx2x_get_link_cfg_idx(bp);
414 old_multi_phy_config = bp->link_params.multi_phy_config;
Yaniv Rosner33f9e6f2014-01-28 17:28:51 +0200415 if (cmd->port != bnx2x_get_port_type(bp)) {
416 switch (cmd->port) {
417 case PORT_TP:
418 if (!(bp->port.supported[0] & SUPPORTED_TP ||
419 bp->port.supported[1] & SUPPORTED_TP)) {
420 DP(BNX2X_MSG_ETHTOOL,
421 "Unsupported port type\n");
422 return -EINVAL;
423 }
424 bp->link_params.multi_phy_config &=
425 ~PORT_HW_CFG_PHY_SELECTION_MASK;
426 if (bp->link_params.multi_phy_config &
427 PORT_HW_CFG_PHY_SWAPPED_ENABLED)
428 bp->link_params.multi_phy_config |=
429 PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
430 else
431 bp->link_params.multi_phy_config |=
432 PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
433 break;
434 case PORT_FIBRE:
435 case PORT_DA:
Yaniv Rosner042d7652014-07-23 22:12:57 +0300436 case PORT_NONE:
Yaniv Rosner33f9e6f2014-01-28 17:28:51 +0200437 if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
438 bp->port.supported[1] & SUPPORTED_FIBRE)) {
439 DP(BNX2X_MSG_ETHTOOL,
440 "Unsupported port type\n");
441 return -EINVAL;
442 }
443 bp->link_params.multi_phy_config &=
444 ~PORT_HW_CFG_PHY_SELECTION_MASK;
445 if (bp->link_params.multi_phy_config &
446 PORT_HW_CFG_PHY_SWAPPED_ENABLED)
447 bp->link_params.multi_phy_config |=
448 PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
449 else
450 bp->link_params.multi_phy_config |=
451 PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
452 break;
453 default:
Merav Sicron51c1a582012-03-18 10:33:38 +0000454 DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000455 return -EINVAL;
456 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000457 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000458 /* Save new config in case command complete successfully */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000459 new_multi_phy_config = bp->link_params.multi_phy_config;
460 /* Get the new cfg_idx */
461 cfg_idx = bnx2x_get_link_cfg_idx(bp);
462 /* Restore old config in case command failed */
463 bp->link_params.multi_phy_config = old_multi_phy_config;
Merav Sicron51c1a582012-03-18 10:33:38 +0000464 DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000465
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000466 if (cmd->autoneg == AUTONEG_ENABLE) {
Yaniv Rosner75318322012-01-17 02:33:27 +0000467 u32 an_supported_speed = bp->port.supported[cfg_idx];
468 if (bp->link_params.phy[EXT_PHY1].type ==
469 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
470 an_supported_speed |= (SUPPORTED_100baseT_Half |
471 SUPPORTED_100baseT_Full);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000472 if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000473 DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000474 return -EINVAL;
475 }
476
477 /* advertise the requested speed and duplex if supported */
Yaniv Rosner75318322012-01-17 02:33:27 +0000478 if (cmd->advertising & ~an_supported_speed) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000479 DP(BNX2X_MSG_ETHTOOL,
480 "Advertisement parameters are not supported\n");
David S. Miller8decf862011-09-22 03:23:13 -0400481 return -EINVAL;
482 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000483
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000484 bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
David S. Miller8decf862011-09-22 03:23:13 -0400485 bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
486 bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000487 cmd->advertising);
David S. Miller8decf862011-09-22 03:23:13 -0400488 if (cmd->advertising) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000489
David S. Miller8decf862011-09-22 03:23:13 -0400490 bp->link_params.speed_cap_mask[cfg_idx] = 0;
491 if (cmd->advertising & ADVERTISED_10baseT_Half) {
492 bp->link_params.speed_cap_mask[cfg_idx] |=
493 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
494 }
495 if (cmd->advertising & ADVERTISED_10baseT_Full)
496 bp->link_params.speed_cap_mask[cfg_idx] |=
497 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
498
499 if (cmd->advertising & ADVERTISED_100baseT_Full)
500 bp->link_params.speed_cap_mask[cfg_idx] |=
501 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
502
503 if (cmd->advertising & ADVERTISED_100baseT_Half) {
504 bp->link_params.speed_cap_mask[cfg_idx] |=
505 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
506 }
507 if (cmd->advertising & ADVERTISED_1000baseT_Half) {
508 bp->link_params.speed_cap_mask[cfg_idx] |=
509 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
510 }
511 if (cmd->advertising & (ADVERTISED_1000baseT_Full |
512 ADVERTISED_1000baseKX_Full))
513 bp->link_params.speed_cap_mask[cfg_idx] |=
514 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
515
516 if (cmd->advertising & (ADVERTISED_10000baseT_Full |
517 ADVERTISED_10000baseKX4_Full |
518 ADVERTISED_10000baseKR_Full))
519 bp->link_params.speed_cap_mask[cfg_idx] |=
520 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
Yaniv Rosnerbe94bea2013-02-27 13:06:45 +0000521
522 if (cmd->advertising & ADVERTISED_20000baseKR2_Full)
523 bp->link_params.speed_cap_mask[cfg_idx] |=
524 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G;
David S. Miller8decf862011-09-22 03:23:13 -0400525 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000526 } else { /* forced speed */
527 /* advertise the requested speed and duplex if supported */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000528 switch (speed) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000529 case SPEED_10:
530 if (cmd->duplex == DUPLEX_FULL) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000531 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000532 SUPPORTED_10baseT_Full)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000533 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000534 "10M full not supported\n");
535 return -EINVAL;
536 }
537
538 advertising = (ADVERTISED_10baseT_Full |
539 ADVERTISED_TP);
540 } else {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000541 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000542 SUPPORTED_10baseT_Half)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000543 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000544 "10M half not supported\n");
545 return -EINVAL;
546 }
547
548 advertising = (ADVERTISED_10baseT_Half |
549 ADVERTISED_TP);
550 }
551 break;
552
553 case SPEED_100:
554 if (cmd->duplex == DUPLEX_FULL) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000555 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000556 SUPPORTED_100baseT_Full)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000557 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000558 "100M full not supported\n");
559 return -EINVAL;
560 }
561
562 advertising = (ADVERTISED_100baseT_Full |
563 ADVERTISED_TP);
564 } else {
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000565 if (!(bp->port.supported[cfg_idx] &
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000566 SUPPORTED_100baseT_Half)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000567 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000568 "100M half not supported\n");
569 return -EINVAL;
570 }
571
572 advertising = (ADVERTISED_100baseT_Half |
573 ADVERTISED_TP);
574 }
575 break;
576
577 case SPEED_1000:
578 if (cmd->duplex != DUPLEX_FULL) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000579 DP(BNX2X_MSG_ETHTOOL,
580 "1G half not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000581 return -EINVAL;
582 }
583
Yuval Mintz5d67c1c2015-06-25 15:19:22 +0300584 if (bp->port.supported[cfg_idx] &
585 SUPPORTED_1000baseT_Full) {
586 advertising = (ADVERTISED_1000baseT_Full |
587 ADVERTISED_TP);
588
589 } else if (bp->port.supported[cfg_idx] &
590 SUPPORTED_1000baseKX_Full) {
591 advertising = ADVERTISED_1000baseKX_Full;
592 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000593 DP(BNX2X_MSG_ETHTOOL,
594 "1G full not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000595 return -EINVAL;
596 }
597
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000598 break;
599
600 case SPEED_2500:
601 if (cmd->duplex != DUPLEX_FULL) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000602 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000603 "2.5G half not supported\n");
604 return -EINVAL;
605 }
606
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000607 if (!(bp->port.supported[cfg_idx]
608 & SUPPORTED_2500baseX_Full)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000609 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000610 "2.5G full not supported\n");
611 return -EINVAL;
612 }
613
614 advertising = (ADVERTISED_2500baseX_Full |
615 ADVERTISED_TP);
616 break;
617
618 case SPEED_10000:
619 if (cmd->duplex != DUPLEX_FULL) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000620 DP(BNX2X_MSG_ETHTOOL,
621 "10G half not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000622 return -EINVAL;
623 }
Yuval Mintzdbef8072012-06-20 19:05:22 +0000624 phy_idx = bnx2x_get_cur_phy_idx(bp);
Yuval Mintz5d67c1c2015-06-25 15:19:22 +0300625 if ((bp->port.supported[cfg_idx] &
626 SUPPORTED_10000baseT_Full) &&
627 (bp->link_params.phy[phy_idx].media_type !=
Yuval Mintzdbef8072012-06-20 19:05:22 +0000628 ETH_PHY_SFP_1G_FIBER)) {
Yuval Mintz5d67c1c2015-06-25 15:19:22 +0300629 advertising = (ADVERTISED_10000baseT_Full |
630 ADVERTISED_FIBRE);
631 } else if (bp->port.supported[cfg_idx] &
632 SUPPORTED_10000baseKR_Full) {
633 advertising = (ADVERTISED_10000baseKR_Full |
634 ADVERTISED_FIBRE);
635 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000636 DP(BNX2X_MSG_ETHTOOL,
637 "10G full not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000638 return -EINVAL;
639 }
640
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000641 break;
642
643 default:
Merav Sicron51c1a582012-03-18 10:33:38 +0000644 DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000645 return -EINVAL;
646 }
647
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000648 bp->link_params.req_line_speed[cfg_idx] = speed;
649 bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
650 bp->port.advertising[cfg_idx] = advertising;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000651 }
652
Merav Sicron51c1a582012-03-18 10:33:38 +0000653 DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +0000654 " req_duplex %d advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000655 bp->link_params.req_line_speed[cfg_idx],
656 bp->link_params.req_duplex[cfg_idx],
657 bp->port.advertising[cfg_idx]);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000658
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000659 /* Set new config */
660 bp->link_params.multi_phy_config = new_multi_phy_config;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000661 if (netif_running(dev)) {
662 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Ariel Eliordc6a20a2015-06-25 15:19:27 +0300663 bnx2x_force_link_reset(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000664 bnx2x_link_set(bp);
665 }
666
667 return 0;
668}
669
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000670#define DUMP_ALL_PRESETS 0x1FFF
671#define DUMP_MAX_PRESETS 13
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000672
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000673static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000674{
675 if (CHIP_IS_E1(bp))
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000676 return dump_num_registers[0][preset-1];
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000677 else if (CHIP_IS_E1H(bp))
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000678 return dump_num_registers[1][preset-1];
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000679 else if (CHIP_IS_E2(bp))
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000680 return dump_num_registers[2][preset-1];
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000681 else if (CHIP_IS_E3A0(bp))
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000682 return dump_num_registers[3][preset-1];
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000683 else if (CHIP_IS_E3B0(bp))
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000684 return dump_num_registers[4][preset-1];
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000685 else
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000686 return 0;
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000687}
688
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000689static int __bnx2x_get_regs_len(struct bnx2x *bp)
690{
691 u32 preset_idx;
692 int regdump_len = 0;
693
694 /* Calculate the total preset regs length */
695 for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
696 regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
697
698 return regdump_len;
699}
700
701static int bnx2x_get_regs_len(struct net_device *dev)
702{
703 struct bnx2x *bp = netdev_priv(dev);
704 int regdump_len = 0;
705
Yuval Mintz75543742013-09-28 08:46:08 +0300706 if (IS_VF(bp))
707 return 0;
708
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000709 regdump_len = __bnx2x_get_regs_len(bp);
710 regdump_len *= 4;
711 regdump_len += sizeof(struct dump_header);
712
713 return regdump_len;
714}
715
716#define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
717#define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
718#define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
719#define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
720#define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
721
722#define IS_REG_IN_PRESET(presets, idx) \
723 ((presets & (1 << (idx-1))) == (1 << (idx-1)))
724
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000725/******* Paged registers info selectors ********/
Eric Dumazet1191cb82012-04-27 21:39:21 +0000726static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000727{
728 if (CHIP_IS_E2(bp))
729 return page_vals_e2;
730 else if (CHIP_IS_E3(bp))
731 return page_vals_e3;
732 else
733 return NULL;
734}
735
Eric Dumazet1191cb82012-04-27 21:39:21 +0000736static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000737{
738 if (CHIP_IS_E2(bp))
739 return PAGE_MODE_VALUES_E2;
740 else if (CHIP_IS_E3(bp))
741 return PAGE_MODE_VALUES_E3;
742 else
743 return 0;
744}
745
Eric Dumazet1191cb82012-04-27 21:39:21 +0000746static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000747{
748 if (CHIP_IS_E2(bp))
749 return page_write_regs_e2;
750 else if (CHIP_IS_E3(bp))
751 return page_write_regs_e3;
752 else
753 return NULL;
754}
755
Eric Dumazet1191cb82012-04-27 21:39:21 +0000756static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000757{
758 if (CHIP_IS_E2(bp))
759 return PAGE_WRITE_REGS_E2;
760 else if (CHIP_IS_E3(bp))
761 return PAGE_WRITE_REGS_E3;
762 else
763 return 0;
764}
765
Eric Dumazet1191cb82012-04-27 21:39:21 +0000766static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000767{
768 if (CHIP_IS_E2(bp))
769 return page_read_regs_e2;
770 else if (CHIP_IS_E3(bp))
771 return page_read_regs_e3;
772 else
773 return NULL;
774}
775
Eric Dumazet1191cb82012-04-27 21:39:21 +0000776static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000777{
778 if (CHIP_IS_E2(bp))
779 return PAGE_READ_REGS_E2;
780 else if (CHIP_IS_E3(bp))
781 return PAGE_READ_REGS_E3;
782 else
783 return 0;
784}
785
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000786static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
787 const struct reg_addr *reg_info)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000788{
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000789 if (CHIP_IS_E1(bp))
790 return IS_E1_REG(reg_info->chips);
791 else if (CHIP_IS_E1H(bp))
792 return IS_E1H_REG(reg_info->chips);
793 else if (CHIP_IS_E2(bp))
794 return IS_E2_REG(reg_info->chips);
795 else if (CHIP_IS_E3A0(bp))
796 return IS_E3A0_REG(reg_info->chips);
797 else if (CHIP_IS_E3B0(bp))
798 return IS_E3B0_REG(reg_info->chips);
799 else
800 return false;
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000801}
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000802
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000803static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
804 const struct wreg_addr *wreg_info)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000805{
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000806 if (CHIP_IS_E1(bp))
807 return IS_E1_REG(wreg_info->chips);
808 else if (CHIP_IS_E1H(bp))
809 return IS_E1H_REG(wreg_info->chips);
810 else if (CHIP_IS_E2(bp))
811 return IS_E2_REG(wreg_info->chips);
812 else if (CHIP_IS_E3A0(bp))
813 return IS_E3A0_REG(wreg_info->chips);
814 else if (CHIP_IS_E3B0(bp))
815 return IS_E3B0_REG(wreg_info->chips);
816 else
817 return false;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000818}
819
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000820/**
821 * bnx2x_read_pages_regs - read "paged" registers
822 *
823 * @bp device handle
824 * @p output buffer
825 *
Yuval Mintz2de67432013-01-23 03:21:43 +0000826 * Reads "paged" memories: memories that may only be read by first writing to a
827 * specific address ("write address") and then reading from a specific address
828 * ("read address"). There may be more than one write address per "page" and
829 * more than one read address per write address.
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000830 */
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000831static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000832{
833 u32 i, j, k, n;
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000834
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000835 /* addresses of the paged registers */
836 const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
837 /* number of paged registers */
838 int num_pages = __bnx2x_get_page_reg_num(bp);
839 /* write addresses */
840 const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
841 /* number of write addresses */
842 int write_num = __bnx2x_get_page_write_num(bp);
843 /* read addresses info */
844 const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
845 /* number of read addresses */
846 int read_num = __bnx2x_get_page_read_num(bp);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000847 u32 addr, size;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000848
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000849 for (i = 0; i < num_pages; i++) {
850 for (j = 0; j < write_num; j++) {
851 REG_WR(bp, write_addr[j], page_addr[i]);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000852
853 for (k = 0; k < read_num; k++) {
854 if (IS_REG_IN_PRESET(read_addr[k].presets,
855 preset)) {
856 size = read_addr[k].size;
857 for (n = 0; n < size; n++) {
858 addr = read_addr[k].addr + n*4;
859 *p++ = REG_RD(bp, addr);
860 }
861 }
862 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000863 }
864 }
865}
866
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000867static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000868{
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000869 u32 i, j, addr;
870 const struct wreg_addr *wreg_addr_p = NULL;
871
872 if (CHIP_IS_E1(bp))
873 wreg_addr_p = &wreg_addr_e1;
874 else if (CHIP_IS_E1H(bp))
875 wreg_addr_p = &wreg_addr_e1h;
876 else if (CHIP_IS_E2(bp))
877 wreg_addr_p = &wreg_addr_e2;
878 else if (CHIP_IS_E3A0(bp))
879 wreg_addr_p = &wreg_addr_e3;
880 else if (CHIP_IS_E3B0(bp))
881 wreg_addr_p = &wreg_addr_e3b0;
882
883 /* Read the idle_chk registers */
884 for (i = 0; i < IDLE_REGS_COUNT; i++) {
885 if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
886 IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
887 for (j = 0; j < idle_reg_addrs[i].size; j++)
888 *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
889 }
890 }
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000891
892 /* Read the regular registers */
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000893 for (i = 0; i < REGS_COUNT; i++) {
894 if (bnx2x_is_reg_in_chip(bp, &reg_addrs[i]) &&
895 IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000896 for (j = 0; j < reg_addrs[i].size; j++)
897 *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000898 }
899 }
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000900
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000901 /* Read the CAM registers */
902 if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
903 IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
904 for (i = 0; i < wreg_addr_p->size; i++) {
905 *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
906
907 /* In case of wreg_addr register, read additional
908 registers from read_regs array
909 */
910 for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
911 addr = *(wreg_addr_p->read_regs);
912 *p++ = REG_RD(bp, addr + j*4);
913 }
914 }
915 }
916
917 /* Paged registers are supported in E2 & E3 only */
918 if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000919 /* Read "paged" registers */
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000920 bnx2x_read_pages_regs(bp, p, preset);
921 }
922
923 return 0;
924}
925
926static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
927{
928 u32 preset_idx;
929
930 /* Read all registers, by reading all preset registers */
931 for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
932 /* Skip presets with IOR */
933 if ((preset_idx == 2) ||
934 (preset_idx == 5) ||
935 (preset_idx == 8) ||
936 (preset_idx == 11))
937 continue;
938 __bnx2x_get_preset_regs(bp, p, preset_idx);
939 p += __bnx2x_get_preset_regs_len(bp, preset_idx);
940 }
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000941}
942
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000943static void bnx2x_get_regs(struct net_device *dev,
944 struct ethtool_regs *regs, void *_p)
945{
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000946 u32 *p = _p;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000947 struct bnx2x *bp = netdev_priv(dev);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000948 struct dump_header dump_hdr = {0};
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000949
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000950 regs->version = 2;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000951 memset(p, 0, regs->len);
952
953 if (!netif_running(bp->dev))
954 return;
955
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000956 /* Disable parity attentions as long as following dump may
957 * cause false alarms by reading never written registers. We
958 * will re-enable parity attentions right after the dump.
959 */
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000960
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000961 bnx2x_disable_blocks_parity(bp);
962
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000963 dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
964 dump_hdr.preset = DUMP_ALL_PRESETS;
965 dump_hdr.version = BNX2X_DUMP_VERSION;
966
967 /* dump_meta_data presents OR of CHIP and PATH. */
968 if (CHIP_IS_E1(bp)) {
969 dump_hdr.dump_meta_data = DUMP_CHIP_E1;
970 } else if (CHIP_IS_E1H(bp)) {
971 dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
972 } else if (CHIP_IS_E2(bp)) {
973 dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
974 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
975 } else if (CHIP_IS_E3A0(bp)) {
976 dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
977 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
978 } else if (CHIP_IS_E3B0(bp)) {
979 dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
980 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
981 }
982
983 memcpy(p, &dump_hdr, sizeof(struct dump_header));
984 p += dump_hdr.header_size + 1;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000985
Vladislav Zolotarov0fea29c2011-07-21 07:57:23 +0000986 /* Actually read the registers */
987 __bnx2x_get_regs(bp, p);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +0000988
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +0200989 /* Re-enable parity attentions */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000990 bnx2x_clear_blocks_parity(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +0000991 bnx2x_enable_blocks_parity(bp);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +0000992}
993
994static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
995{
996 struct bnx2x *bp = netdev_priv(dev);
997 int regdump_len = 0;
998
999 regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
1000 regdump_len *= 4;
1001 regdump_len += sizeof(struct dump_header);
1002
1003 return regdump_len;
1004}
1005
1006static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
1007{
1008 struct bnx2x *bp = netdev_priv(dev);
1009
1010 /* Use the ethtool_dump "flag" field as the dump preset index */
Michal Schmidt5bb680d2013-07-01 17:23:06 +02001011 if (val->flag < 1 || val->flag > DUMP_MAX_PRESETS)
1012 return -EINVAL;
1013
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001014 bp->dump_preset_idx = val->flag;
1015 return 0;
1016}
1017
1018static int bnx2x_get_dump_flag(struct net_device *dev,
1019 struct ethtool_dump *dump)
1020{
1021 struct bnx2x *bp = netdev_priv(dev);
1022
Michal Schmidt8cc2d922013-07-01 17:23:20 +02001023 dump->version = BNX2X_DUMP_VERSION;
1024 dump->flag = bp->dump_preset_idx;
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001025 /* Calculate the requested preset idx length */
1026 dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
1027 DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
1028 bp->dump_preset_idx, dump->len);
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001029 return 0;
1030}
1031
1032static int bnx2x_get_dump_data(struct net_device *dev,
1033 struct ethtool_dump *dump,
1034 void *buffer)
1035{
1036 u32 *p = buffer;
1037 struct bnx2x *bp = netdev_priv(dev);
1038 struct dump_header dump_hdr = {0};
1039
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001040 /* Disable parity attentions as long as following dump may
1041 * cause false alarms by reading never written registers. We
1042 * will re-enable parity attentions right after the dump.
1043 */
1044
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001045 bnx2x_disable_blocks_parity(bp);
1046
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001047 dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
1048 dump_hdr.preset = bp->dump_preset_idx;
1049 dump_hdr.version = BNX2X_DUMP_VERSION;
1050
1051 DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
1052
1053 /* dump_meta_data presents OR of CHIP and PATH. */
1054 if (CHIP_IS_E1(bp)) {
1055 dump_hdr.dump_meta_data = DUMP_CHIP_E1;
1056 } else if (CHIP_IS_E1H(bp)) {
1057 dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
1058 } else if (CHIP_IS_E2(bp)) {
1059 dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
1060 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
1061 } else if (CHIP_IS_E3A0(bp)) {
1062 dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
1063 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
1064 } else if (CHIP_IS_E3B0(bp)) {
1065 dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
1066 (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
1067 }
1068
1069 memcpy(p, &dump_hdr, sizeof(struct dump_header));
1070 p += dump_hdr.header_size + 1;
1071
1072 /* Actually read the registers */
1073 __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
1074
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02001075 /* Re-enable parity attentions */
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001076 bnx2x_clear_blocks_parity(bp);
1077 bnx2x_enable_blocks_parity(bp);
1078
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001079 return 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001080}
1081
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001082static void bnx2x_get_drvinfo(struct net_device *dev,
1083 struct ethtool_drvinfo *info)
1084{
1085 struct bnx2x *bp = netdev_priv(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001086
Rick Jones68aad782011-11-07 13:29:27 +00001087 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
1088 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001089
Ariel Elior8ca5e172013-01-01 05:22:34 +00001090 bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version));
1091
Rick Jones68aad782011-11-07 13:29:27 +00001092 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001093 info->n_stats = BNX2X_NUM_STATS;
Merav Sicroncf2c1df62012-06-19 07:48:23 +00001094 info->testinfo_len = BNX2X_NUM_TESTS(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001095 info->eedump_len = bp->common.flash_size;
1096 info->regdump_len = bnx2x_get_regs_len(dev);
1097}
1098
1099static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1100{
1101 struct bnx2x *bp = netdev_priv(dev);
1102
1103 if (bp->flags & NO_WOL_FLAG) {
1104 wol->supported = 0;
1105 wol->wolopts = 0;
1106 } else {
1107 wol->supported = WAKE_MAGIC;
1108 if (bp->wol)
1109 wol->wolopts = WAKE_MAGIC;
1110 else
1111 wol->wolopts = 0;
1112 }
1113 memset(&wol->sopass, 0, sizeof(wol->sopass));
1114}
1115
1116static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1117{
1118 struct bnx2x *bp = netdev_priv(dev);
1119
Merav Sicron51c1a582012-03-18 10:33:38 +00001120 if (wol->wolopts & ~WAKE_MAGIC) {
Yuval Mintz2de67432013-01-23 03:21:43 +00001121 DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001122 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +00001123 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001124
1125 if (wol->wolopts & WAKE_MAGIC) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001126 if (bp->flags & NO_WOL_FLAG) {
Yuval Mintz2de67432013-01-23 03:21:43 +00001127 DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001128 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +00001129 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001130 bp->wol = 1;
1131 } else
1132 bp->wol = 0;
1133
1134 return 0;
1135}
1136
1137static u32 bnx2x_get_msglevel(struct net_device *dev)
1138{
1139 struct bnx2x *bp = netdev_priv(dev);
1140
1141 return bp->msg_enable;
1142}
1143
1144static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
1145{
1146 struct bnx2x *bp = netdev_priv(dev);
1147
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +00001148 if (capable(CAP_NET_ADMIN)) {
1149 /* dump MCP trace */
Ariel Eliorad5afc82013-01-01 05:22:26 +00001150 if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +00001151 bnx2x_fw_dump_lvl(bp, KERN_INFO);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001152 bp->msg_enable = level;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +00001153 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001154}
1155
1156static int bnx2x_nway_reset(struct net_device *dev)
1157{
1158 struct bnx2x *bp = netdev_priv(dev);
1159
1160 if (!bp->port.pmf)
1161 return 0;
1162
1163 if (netif_running(dev)) {
1164 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yuval Mintz5d07d862012-09-13 02:56:21 +00001165 bnx2x_force_link_reset(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001166 bnx2x_link_set(bp);
1167 }
1168
1169 return 0;
1170}
1171
1172static u32 bnx2x_get_link(struct net_device *dev)
1173{
1174 struct bnx2x *bp = netdev_priv(dev);
1175
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001176 if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001177 return 0;
1178
Dmitry Kravkov6495d152014-06-26 14:31:04 +03001179 if (IS_VF(bp))
1180 return !test_bit(BNX2X_LINK_REPORT_LINK_DOWN,
1181 &bp->vf_link_vars.link_report_flags);
1182
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001183 return bp->link_vars.link_up;
1184}
1185
1186static int bnx2x_get_eeprom_len(struct net_device *dev)
1187{
1188 struct bnx2x *bp = netdev_priv(dev);
1189
1190 return bp->common.flash_size;
1191}
1192
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001193/* Per pf misc lock must be acquired before the per port mcp lock. Otherwise,
1194 * had we done things the other way around, if two pfs from the same port would
Ariel Eliorf16da432012-01-26 06:01:50 +00001195 * attempt to access nvram at the same time, we could run into a scenario such
1196 * as:
1197 * pf A takes the port lock.
1198 * pf B succeeds in taking the same lock since they are from the same port.
1199 * pf A takes the per pf misc lock. Performs eeprom access.
1200 * pf A finishes. Unlocks the per pf misc lock.
1201 * Pf B takes the lock and proceeds to perform it's own access.
1202 * pf A unlocks the per port lock, while pf B is still working (!).
1203 * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
Yuval Mintz2de67432013-01-23 03:21:43 +00001204 * access corrupted by pf B)
Ariel Eliorf16da432012-01-26 06:01:50 +00001205 */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001206static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
1207{
1208 int port = BP_PORT(bp);
1209 int count, i;
Ariel Eliorf16da432012-01-26 06:01:50 +00001210 u32 val;
1211
1212 /* acquire HW lock: protect against other PFs in PF Direct Assignment */
1213 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001214
1215 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001216 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001217 if (CHIP_REV_IS_SLOW(bp))
1218 count *= 100;
1219
1220 /* request access to nvram interface */
1221 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
1222 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
1223
1224 for (i = 0; i < count*10; i++) {
1225 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
1226 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
1227 break;
1228
1229 udelay(5);
1230 }
1231
1232 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001233 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1234 "cannot get access to nvram interface\n");
Yuval Mintzefd38b82015-06-25 15:19:28 +03001235 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001236 return -EBUSY;
1237 }
1238
1239 return 0;
1240}
1241
1242static int bnx2x_release_nvram_lock(struct bnx2x *bp)
1243{
1244 int port = BP_PORT(bp);
1245 int count, i;
Ariel Eliorf16da432012-01-26 06:01:50 +00001246 u32 val;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001247
1248 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001249 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001250 if (CHIP_REV_IS_SLOW(bp))
1251 count *= 100;
1252
1253 /* relinquish nvram interface */
1254 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
1255 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
1256
1257 for (i = 0; i < count*10; i++) {
1258 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
1259 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
1260 break;
1261
1262 udelay(5);
1263 }
1264
1265 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001266 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1267 "cannot free access to nvram interface\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001268 return -EBUSY;
1269 }
1270
Ariel Eliorf16da432012-01-26 06:01:50 +00001271 /* release HW lock: protect against other PFs in PF Direct Assignment */
1272 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001273 return 0;
1274}
1275
1276static void bnx2x_enable_nvram_access(struct bnx2x *bp)
1277{
1278 u32 val;
1279
1280 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
1281
1282 /* enable both bits, even on read */
1283 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
1284 (val | MCPR_NVM_ACCESS_ENABLE_EN |
1285 MCPR_NVM_ACCESS_ENABLE_WR_EN));
1286}
1287
1288static void bnx2x_disable_nvram_access(struct bnx2x *bp)
1289{
1290 u32 val;
1291
1292 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
1293
1294 /* disable both bits, even after read */
1295 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
1296 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
1297 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
1298}
1299
1300static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
1301 u32 cmd_flags)
1302{
1303 int count, i, rc;
1304 u32 val;
1305
1306 /* build the command word */
1307 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
1308
1309 /* need to clear DONE bit separately */
1310 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
1311
1312 /* address of the NVRAM to read from */
1313 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
1314 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
1315
1316 /* issue a read command */
1317 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
1318
1319 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001320 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001321 if (CHIP_REV_IS_SLOW(bp))
1322 count *= 100;
1323
1324 /* wait for completion */
1325 *ret_val = 0;
1326 rc = -EBUSY;
1327 for (i = 0; i < count; i++) {
1328 udelay(5);
1329 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
1330
1331 if (val & MCPR_NVM_COMMAND_DONE) {
1332 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
1333 /* we read nvram data in cpu order
1334 * but ethtool sees it as an array of bytes
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001335 * converting to big-endian will do the work
1336 */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001337 *ret_val = cpu_to_be32(val);
1338 rc = 0;
1339 break;
1340 }
1341 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001342 if (rc == -EBUSY)
1343 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1344 "nvram read timeout expired\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001345 return rc;
1346}
1347
1348static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
1349 int buf_size)
1350{
1351 int rc;
1352 u32 cmd_flags;
1353 __be32 val;
1354
1355 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001356 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001357 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
1358 offset, buf_size);
1359 return -EINVAL;
1360 }
1361
1362 if (offset + buf_size > bp->common.flash_size) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001363 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1364 "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001365 offset, buf_size, bp->common.flash_size);
1366 return -EINVAL;
1367 }
1368
1369 /* request access to nvram interface */
1370 rc = bnx2x_acquire_nvram_lock(bp);
1371 if (rc)
1372 return rc;
1373
1374 /* enable access to nvram interface */
1375 bnx2x_enable_nvram_access(bp);
1376
1377 /* read the first word(s) */
1378 cmd_flags = MCPR_NVM_COMMAND_FIRST;
1379 while ((buf_size > sizeof(u32)) && (rc == 0)) {
1380 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
1381 memcpy(ret_buf, &val, 4);
1382
1383 /* advance to the next dword */
1384 offset += sizeof(u32);
1385 ret_buf += sizeof(u32);
1386 buf_size -= sizeof(u32);
1387 cmd_flags = 0;
1388 }
1389
1390 if (rc == 0) {
1391 cmd_flags |= MCPR_NVM_COMMAND_LAST;
1392 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
1393 memcpy(ret_buf, &val, 4);
1394 }
1395
1396 /* disable access to nvram interface */
1397 bnx2x_disable_nvram_access(bp);
1398 bnx2x_release_nvram_lock(bp);
1399
1400 return rc;
1401}
1402
Dmitry Kravkov85640952013-04-22 03:48:06 +00001403static int bnx2x_nvram_read32(struct bnx2x *bp, u32 offset, u32 *buf,
1404 int buf_size)
1405{
1406 int rc;
1407
1408 rc = bnx2x_nvram_read(bp, offset, (u8 *)buf, buf_size);
1409
1410 if (!rc) {
1411 __be32 *be = (__be32 *)buf;
1412
1413 while ((buf_size -= 4) >= 0)
1414 *buf++ = be32_to_cpu(*be++);
1415 }
1416
1417 return rc;
1418}
1419
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001420static bool bnx2x_is_nvm_accessible(struct bnx2x *bp)
1421{
1422 int rc = 1;
1423 u16 pm = 0;
1424 struct net_device *dev = pci_get_drvdata(bp->pdev);
1425
Jon Mason29ed74c2013-09-11 11:22:39 -07001426 if (bp->pdev->pm_cap)
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001427 rc = pci_read_config_word(bp->pdev,
Jon Mason29ed74c2013-09-11 11:22:39 -07001428 bp->pdev->pm_cap + PCI_PM_CTRL, &pm);
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001429
Yuval Mintz829a5072013-06-01 23:02:26 +00001430 if ((rc && !netif_running(dev)) ||
Yuval Mintzc957d092013-06-25 08:50:11 +03001431 (!rc && ((pm & PCI_PM_CTRL_STATE_MASK) != (__force u16)PCI_D0)))
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001432 return false;
1433
1434 return true;
1435}
1436
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001437static int bnx2x_get_eeprom(struct net_device *dev,
1438 struct ethtool_eeprom *eeprom, u8 *eebuf)
1439{
1440 struct bnx2x *bp = netdev_priv(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001441
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001442 if (!bnx2x_is_nvm_accessible(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001443 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1444 "cannot access eeprom when the interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001445 return -EAGAIN;
Merav Sicron51c1a582012-03-18 10:33:38 +00001446 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001447
Merav Sicron51c1a582012-03-18 10:33:38 +00001448 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001449 " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001450 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
1451 eeprom->len, eeprom->len);
1452
1453 /* parameters already validated in ethtool_get_eeprom */
1454
Dmitry Kravkovf1691dc2013-04-22 03:48:08 +00001455 return bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001456}
1457
Yuval Mintz24ea8182012-06-20 19:05:23 +00001458static int bnx2x_get_module_eeprom(struct net_device *dev,
1459 struct ethtool_eeprom *ee,
1460 u8 *data)
1461{
1462 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosner669d69962013-03-27 01:05:18 +00001463 int rc = -EINVAL, phy_idx;
Yuval Mintz24ea8182012-06-20 19:05:23 +00001464 u8 *user_data = data;
Yaniv Rosner669d69962013-03-27 01:05:18 +00001465 unsigned int start_addr = ee->offset, xfer_size = 0;
Yuval Mintz24ea8182012-06-20 19:05:23 +00001466
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001467 if (!bnx2x_is_nvm_accessible(bp)) {
Yuval Mintz24ea8182012-06-20 19:05:23 +00001468 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1469 "cannot access eeprom when the interface is down\n");
1470 return -EAGAIN;
1471 }
1472
1473 phy_idx = bnx2x_get_cur_phy_idx(bp);
Yaniv Rosner669d69962013-03-27 01:05:18 +00001474
1475 /* Read A0 section */
1476 if (start_addr < ETH_MODULE_SFF_8079_LEN) {
1477 /* Limit transfer size to the A0 section boundary */
1478 if (start_addr + ee->len > ETH_MODULE_SFF_8079_LEN)
1479 xfer_size = ETH_MODULE_SFF_8079_LEN - start_addr;
1480 else
1481 xfer_size = ee->len;
1482 bnx2x_acquire_phy_lock(bp);
Yuval Mintz24ea8182012-06-20 19:05:23 +00001483 rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1484 &bp->link_params,
Yaniv Rosner669d69962013-03-27 01:05:18 +00001485 I2C_DEV_ADDR_A0,
1486 start_addr,
Yuval Mintz24ea8182012-06-20 19:05:23 +00001487 xfer_size,
1488 user_data);
Yaniv Rosner669d69962013-03-27 01:05:18 +00001489 bnx2x_release_phy_lock(bp);
1490 if (rc) {
1491 DP(BNX2X_MSG_ETHTOOL, "Failed reading A0 section\n");
1492
1493 return -EINVAL;
1494 }
Yuval Mintz24ea8182012-06-20 19:05:23 +00001495 user_data += xfer_size;
Yaniv Rosner669d69962013-03-27 01:05:18 +00001496 start_addr += xfer_size;
Yuval Mintz24ea8182012-06-20 19:05:23 +00001497 }
1498
Yaniv Rosner669d69962013-03-27 01:05:18 +00001499 /* Read A2 section */
1500 if ((start_addr >= ETH_MODULE_SFF_8079_LEN) &&
1501 (start_addr < ETH_MODULE_SFF_8472_LEN)) {
1502 xfer_size = ee->len - xfer_size;
1503 /* Limit transfer size to the A2 section boundary */
1504 if (start_addr + xfer_size > ETH_MODULE_SFF_8472_LEN)
1505 xfer_size = ETH_MODULE_SFF_8472_LEN - start_addr;
1506 start_addr -= ETH_MODULE_SFF_8079_LEN;
1507 bnx2x_acquire_phy_lock(bp);
1508 rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1509 &bp->link_params,
1510 I2C_DEV_ADDR_A2,
1511 start_addr,
1512 xfer_size,
1513 user_data);
1514 bnx2x_release_phy_lock(bp);
1515 if (rc) {
1516 DP(BNX2X_MSG_ETHTOOL, "Failed reading A2 section\n");
1517 return -EINVAL;
1518 }
1519 }
Yuval Mintz24ea8182012-06-20 19:05:23 +00001520 return rc;
1521}
1522
1523static int bnx2x_get_module_info(struct net_device *dev,
1524 struct ethtool_modinfo *modinfo)
1525{
1526 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosner669d69962013-03-27 01:05:18 +00001527 int phy_idx, rc;
1528 u8 sff8472_comp, diag_type;
1529
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001530 if (!bnx2x_is_nvm_accessible(bp)) {
Yaniv Rosner669d69962013-03-27 01:05:18 +00001531 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
Yuval Mintz24ea8182012-06-20 19:05:23 +00001532 "cannot access eeprom when the interface is down\n");
1533 return -EAGAIN;
1534 }
Yuval Mintz24ea8182012-06-20 19:05:23 +00001535 phy_idx = bnx2x_get_cur_phy_idx(bp);
Yaniv Rosner669d69962013-03-27 01:05:18 +00001536 bnx2x_acquire_phy_lock(bp);
1537 rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1538 &bp->link_params,
1539 I2C_DEV_ADDR_A0,
1540 SFP_EEPROM_SFF_8472_COMP_ADDR,
1541 SFP_EEPROM_SFF_8472_COMP_SIZE,
1542 &sff8472_comp);
1543 bnx2x_release_phy_lock(bp);
1544 if (rc) {
1545 DP(BNX2X_MSG_ETHTOOL, "Failed reading SFF-8472 comp field\n");
1546 return -EINVAL;
1547 }
1548
1549 bnx2x_acquire_phy_lock(bp);
1550 rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1551 &bp->link_params,
1552 I2C_DEV_ADDR_A0,
1553 SFP_EEPROM_DIAG_TYPE_ADDR,
1554 SFP_EEPROM_DIAG_TYPE_SIZE,
1555 &diag_type);
1556 bnx2x_release_phy_lock(bp);
1557 if (rc) {
1558 DP(BNX2X_MSG_ETHTOOL, "Failed reading Diag Type field\n");
1559 return -EINVAL;
1560 }
1561
1562 if (!sff8472_comp ||
1563 (diag_type & SFP_EEPROM_DIAG_ADDR_CHANGE_REQ)) {
Yuval Mintz24ea8182012-06-20 19:05:23 +00001564 modinfo->type = ETH_MODULE_SFF_8079;
1565 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
Yaniv Rosner669d69962013-03-27 01:05:18 +00001566 } else {
1567 modinfo->type = ETH_MODULE_SFF_8472;
1568 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
Yuval Mintz24ea8182012-06-20 19:05:23 +00001569 }
Yaniv Rosner669d69962013-03-27 01:05:18 +00001570 return 0;
Yuval Mintz24ea8182012-06-20 19:05:23 +00001571}
1572
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001573static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
1574 u32 cmd_flags)
1575{
1576 int count, i, rc;
1577
1578 /* build the command word */
1579 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
1580
1581 /* need to clear DONE bit separately */
1582 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
1583
1584 /* write the data */
1585 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
1586
1587 /* address of the NVRAM to write to */
1588 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
1589 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
1590
1591 /* issue the write command */
1592 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
1593
1594 /* adjust timeout for emulation/FPGA */
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001595 count = BNX2X_NVRAM_TIMEOUT_COUNT;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001596 if (CHIP_REV_IS_SLOW(bp))
1597 count *= 100;
1598
1599 /* wait for completion */
1600 rc = -EBUSY;
1601 for (i = 0; i < count; i++) {
1602 udelay(5);
1603 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
1604 if (val & MCPR_NVM_COMMAND_DONE) {
1605 rc = 0;
1606 break;
1607 }
1608 }
1609
Merav Sicron51c1a582012-03-18 10:33:38 +00001610 if (rc == -EBUSY)
1611 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1612 "nvram write timeout expired\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001613 return rc;
1614}
1615
1616#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
1617
1618static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
1619 int buf_size)
1620{
1621 int rc;
Dmitry Kravkov30c20b62013-04-22 03:48:07 +00001622 u32 cmd_flags, align_offset, val;
1623 __be32 val_be;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001624
1625 if (offset + buf_size > bp->common.flash_size) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001626 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1627 "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001628 offset, buf_size, bp->common.flash_size);
1629 return -EINVAL;
1630 }
1631
1632 /* request access to nvram interface */
1633 rc = bnx2x_acquire_nvram_lock(bp);
1634 if (rc)
1635 return rc;
1636
1637 /* enable access to nvram interface */
1638 bnx2x_enable_nvram_access(bp);
1639
1640 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
1641 align_offset = (offset & ~0x03);
Dmitry Kravkov30c20b62013-04-22 03:48:07 +00001642 rc = bnx2x_nvram_read_dword(bp, align_offset, &val_be, cmd_flags);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001643
1644 if (rc == 0) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001645 /* nvram data is returned as an array of bytes
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001646 * convert it back to cpu order
1647 */
Dmitry Kravkov30c20b62013-04-22 03:48:07 +00001648 val = be32_to_cpu(val_be);
1649
Yuval Mintzc957d092013-06-25 08:50:11 +03001650 val &= ~le32_to_cpu((__force __le32)
1651 (0xff << BYTE_OFFSET(offset)));
1652 val |= le32_to_cpu((__force __le32)
1653 (*data_buf << BYTE_OFFSET(offset)));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001654
1655 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
1656 cmd_flags);
1657 }
1658
1659 /* disable access to nvram interface */
1660 bnx2x_disable_nvram_access(bp);
1661 bnx2x_release_nvram_lock(bp);
1662
1663 return rc;
1664}
1665
1666static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
1667 int buf_size)
1668{
1669 int rc;
1670 u32 cmd_flags;
1671 u32 val;
1672 u32 written_so_far;
1673
1674 if (buf_size == 1) /* ethtool */
1675 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
1676
1677 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001678 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001679 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
1680 offset, buf_size);
1681 return -EINVAL;
1682 }
1683
1684 if (offset + buf_size > bp->common.flash_size) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001685 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1686 "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001687 offset, buf_size, bp->common.flash_size);
1688 return -EINVAL;
1689 }
1690
1691 /* request access to nvram interface */
1692 rc = bnx2x_acquire_nvram_lock(bp);
1693 if (rc)
1694 return rc;
1695
1696 /* enable access to nvram interface */
1697 bnx2x_enable_nvram_access(bp);
1698
1699 written_so_far = 0;
1700 cmd_flags = MCPR_NVM_COMMAND_FIRST;
1701 while ((written_so_far < buf_size) && (rc == 0)) {
1702 if (written_so_far == (buf_size - sizeof(u32)))
1703 cmd_flags |= MCPR_NVM_COMMAND_LAST;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001704 else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001705 cmd_flags |= MCPR_NVM_COMMAND_LAST;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001706 else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001707 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
1708
1709 memcpy(&val, data_buf, 4);
1710
Yuval Mintz68bf5a12013-12-26 09:57:09 +02001711 /* Notice unlike bnx2x_nvram_read_dword() this will not
1712 * change val using be32_to_cpu(), which causes data to flip
1713 * if the eeprom is read and then written back. This is due
1714 * to tools utilizing this functionality that would break
1715 * if this would be resolved.
1716 */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001717 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
1718
1719 /* advance to the next dword */
1720 offset += sizeof(u32);
1721 data_buf += sizeof(u32);
1722 written_so_far += sizeof(u32);
1723 cmd_flags = 0;
1724 }
1725
1726 /* disable access to nvram interface */
1727 bnx2x_disable_nvram_access(bp);
1728 bnx2x_release_nvram_lock(bp);
1729
1730 return rc;
1731}
1732
1733static int bnx2x_set_eeprom(struct net_device *dev,
1734 struct ethtool_eeprom *eeprom, u8 *eebuf)
1735{
1736 struct bnx2x *bp = netdev_priv(dev);
1737 int port = BP_PORT(bp);
1738 int rc = 0;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001739 u32 ext_phy_config;
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00001740
1741 if (!bnx2x_is_nvm_accessible(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001742 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1743 "cannot access eeprom when the interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001744 return -EAGAIN;
Merav Sicron51c1a582012-03-18 10:33:38 +00001745 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001746
Merav Sicron51c1a582012-03-18 10:33:38 +00001747 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001748 " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001749 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
1750 eeprom->len, eeprom->len);
1751
1752 /* parameters already validated in ethtool_set_eeprom */
1753
1754 /* PHY eeprom can be accessed only by the PMF */
1755 if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
Merav Sicron51c1a582012-03-18 10:33:38 +00001756 !bp->port.pmf) {
1757 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1758 "wrong magic or interface is not pmf\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001759 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +00001760 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001761
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001762 ext_phy_config =
1763 SHMEM_RD(bp,
1764 dev_info.port_hw_config[port].external_phy_config);
1765
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001766 if (eeprom->magic == 0x50485950) {
1767 /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
1768 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1769
1770 bnx2x_acquire_phy_lock(bp);
1771 rc |= bnx2x_link_reset(&bp->link_params,
1772 &bp->link_vars, 0);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001773 if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001774 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
1775 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
1776 MISC_REGISTERS_GPIO_HIGH, port);
1777 bnx2x_release_phy_lock(bp);
1778 bnx2x_link_report(bp);
1779
1780 } else if (eeprom->magic == 0x50485952) {
1781 /* 'PHYR' (0x50485952): re-init link after FW upgrade */
1782 if (bp->state == BNX2X_STATE_OPEN) {
1783 bnx2x_acquire_phy_lock(bp);
1784 rc |= bnx2x_link_reset(&bp->link_params,
1785 &bp->link_vars, 1);
1786
1787 rc |= bnx2x_phy_init(&bp->link_params,
1788 &bp->link_vars);
1789 bnx2x_release_phy_lock(bp);
1790 bnx2x_calc_fc_adv(bp);
1791 }
1792 } else if (eeprom->magic == 0x53985943) {
1793 /* 'PHYC' (0x53985943): PHY FW upgrade completed */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001794 if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001795 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001796
1797 /* DSP Remove Download Mode */
1798 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
1799 MISC_REGISTERS_GPIO_LOW, port);
1800
1801 bnx2x_acquire_phy_lock(bp);
1802
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001803 bnx2x_sfx7101_sp_sw_reset(bp,
1804 &bp->link_params.phy[EXT_PHY1]);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001805
1806 /* wait 0.5 sec to allow it to run */
1807 msleep(500);
1808 bnx2x_ext_phy_hw_reset(bp, port);
1809 msleep(500);
1810 bnx2x_release_phy_lock(bp);
1811 }
1812 } else
1813 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
1814
1815 return rc;
1816}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001817
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001818static int bnx2x_get_coalesce(struct net_device *dev,
1819 struct ethtool_coalesce *coal)
1820{
1821 struct bnx2x *bp = netdev_priv(dev);
1822
1823 memset(coal, 0, sizeof(struct ethtool_coalesce));
1824
1825 coal->rx_coalesce_usecs = bp->rx_ticks;
1826 coal->tx_coalesce_usecs = bp->tx_ticks;
1827
1828 return 0;
1829}
1830
1831static int bnx2x_set_coalesce(struct net_device *dev,
1832 struct ethtool_coalesce *coal)
1833{
1834 struct bnx2x *bp = netdev_priv(dev);
1835
1836 bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
1837 if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
1838 bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
1839
1840 bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
1841 if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
1842 bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
1843
1844 if (netif_running(dev))
1845 bnx2x_update_coalesce(bp);
1846
1847 return 0;
1848}
1849
1850static void bnx2x_get_ringparam(struct net_device *dev,
1851 struct ethtool_ringparam *ering)
1852{
1853 struct bnx2x *bp = netdev_priv(dev);
1854
1855 ering->rx_max_pending = MAX_RX_AVAIL;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001856
Dmitry Kravkov25141582010-09-12 05:48:28 +00001857 if (bp->rx_ring_size)
1858 ering->rx_pending = bp->rx_ring_size;
1859 else
David S. Miller8decf862011-09-22 03:23:13 -04001860 ering->rx_pending = MAX_RX_AVAIL;
Dmitry Kravkov25141582010-09-12 05:48:28 +00001861
Barak Witkowskia3348722012-04-23 03:04:46 +00001862 ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001863 ering->tx_pending = bp->tx_ring_size;
1864}
1865
1866static int bnx2x_set_ringparam(struct net_device *dev,
1867 struct ethtool_ringparam *ering)
1868{
1869 struct bnx2x *bp = netdev_priv(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001870
Yuval Mintz04c46732013-01-23 03:21:46 +00001871 DP(BNX2X_MSG_ETHTOOL,
1872 "set ring params command parameters: rx_pending = %d, tx_pending = %d\n",
1873 ering->rx_pending, ering->tx_pending);
1874
Yuval Mintz909d9fa2015-04-22 12:47:32 +03001875 if (pci_num_vf(bp->pdev)) {
1876 DP(BNX2X_MSG_IOV,
1877 "VFs are enabled, can not change ring parameters\n");
1878 return -EPERM;
1879 }
1880
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001881 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001882 DP(BNX2X_MSG_ETHTOOL,
1883 "Handling parity error recovery. Try again later\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001884 return -EAGAIN;
1885 }
1886
1887 if ((ering->rx_pending > MAX_RX_AVAIL) ||
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00001888 (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
1889 MIN_RX_SIZE_TPA)) ||
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +03001890 (ering->tx_pending > (IS_MF_STORAGE_ONLY(bp) ? 0 : MAX_TX_AVAIL)) ||
Merav Sicron51c1a582012-03-18 10:33:38 +00001891 (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
1892 DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001893 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +00001894 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001895
1896 bp->rx_ring_size = ering->rx_pending;
1897 bp->tx_ring_size = ering->tx_pending;
1898
Dmitry Kravkova9fccec2011-06-14 01:33:30 +00001899 return bnx2x_reload_if_running(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001900}
1901
1902static void bnx2x_get_pauseparam(struct net_device *dev,
1903 struct ethtool_pauseparam *epause)
1904{
1905 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001906 int cfg_idx = bnx2x_get_link_cfg_idx(bp);
Mintz Yuval9e7e8392012-02-15 02:10:24 +00001907 int cfg_reg;
1908
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001909 epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
1910 BNX2X_FLOW_CTRL_AUTO);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001911
Mintz Yuval9e7e8392012-02-15 02:10:24 +00001912 if (!epause->autoneg)
Yuval Mintz241fb5d2012-03-12 08:53:13 +00001913 cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
Mintz Yuval9e7e8392012-02-15 02:10:24 +00001914 else
1915 cfg_reg = bp->link_params.req_fc_auto_adv;
1916
1917 epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001918 BNX2X_FLOW_CTRL_RX);
Mintz Yuval9e7e8392012-02-15 02:10:24 +00001919 epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001920 BNX2X_FLOW_CTRL_TX);
1921
Merav Sicron51c1a582012-03-18 10:33:38 +00001922 DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001923 " autoneg %d rx_pause %d tx_pause %d\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001924 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
1925}
1926
1927static int bnx2x_set_pauseparam(struct net_device *dev,
1928 struct ethtool_pauseparam *epause)
1929{
1930 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001931 u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001932 if (IS_MF(bp))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001933 return 0;
1934
Merav Sicron51c1a582012-03-18 10:33:38 +00001935 DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
Joe Perchesf1deab52011-08-14 12:16:21 +00001936 " autoneg %d rx_pause %d tx_pause %d\n",
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001937 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
1938
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001939 bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001940
1941 if (epause->rx_pause)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001942 bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001943
1944 if (epause->tx_pause)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001945 bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001946
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001947 if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
1948 bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001949
1950 if (epause->autoneg) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001951 if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001952 DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001953 return -EINVAL;
1954 }
1955
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001956 if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
1957 bp->link_params.req_flow_ctrl[cfg_idx] =
1958 BNX2X_FLOW_CTRL_AUTO;
1959 }
Yaniv Rosnerba35a0f2013-04-24 01:44:59 +00001960 bp->link_params.req_fc_auto_adv = 0;
Yaniv Rosner5cd75f02012-09-11 04:34:12 +00001961 if (epause->rx_pause)
1962 bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
1963
1964 if (epause->tx_pause)
1965 bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerba35a0f2013-04-24 01:44:59 +00001966
1967 if (!bp->link_params.req_fc_auto_adv)
1968 bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_NONE;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001969 }
1970
Merav Sicron51c1a582012-03-18 10:33:38 +00001971 DP(BNX2X_MSG_ETHTOOL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001972 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001973
1974 if (netif_running(dev)) {
1975 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Ariel Eliordc6a20a2015-06-25 15:19:27 +03001976 bnx2x_force_link_reset(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001977 bnx2x_link_set(bp);
1978 }
1979
1980 return 0;
1981}
1982
Merav Sicron58893352012-09-23 03:12:23 +00001983static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
Merav Sicroncf2c1df62012-06-19 07:48:23 +00001984 "register_test (offline) ",
1985 "memory_test (offline) ",
1986 "int_loopback_test (offline)",
1987 "ext_loopback_test (offline)",
1988 "nvram_test (online) ",
1989 "interrupt_test (online) ",
1990 "link_test (online) "
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001991};
1992
Yuval Mintz3521b412013-05-22 21:21:49 +00001993enum {
1994 BNX2X_PRI_FLAG_ISCSI,
1995 BNX2X_PRI_FLAG_FCOE,
1996 BNX2X_PRI_FLAG_STORAGE,
1997 BNX2X_PRI_FLAG_LEN,
1998};
1999
2000static const char bnx2x_private_arr[BNX2X_PRI_FLAG_LEN][ETH_GSTRING_LEN] = {
2001 "iSCSI offload support",
2002 "FCoE offload support",
2003 "Storage only interface"
2004};
2005
Yuval Mintze9939c82012-06-06 17:13:08 +00002006static u32 bnx2x_eee_to_adv(u32 eee_adv)
2007{
2008 u32 modes = 0;
2009
2010 if (eee_adv & SHMEM_EEE_100M_ADV)
2011 modes |= ADVERTISED_100baseT_Full;
2012 if (eee_adv & SHMEM_EEE_1G_ADV)
2013 modes |= ADVERTISED_1000baseT_Full;
2014 if (eee_adv & SHMEM_EEE_10G_ADV)
2015 modes |= ADVERTISED_10000baseT_Full;
2016
2017 return modes;
2018}
2019
2020static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
2021{
2022 u32 eee_adv = 0;
2023 if (modes & ADVERTISED_100baseT_Full)
2024 eee_adv |= SHMEM_EEE_100M_ADV;
2025 if (modes & ADVERTISED_1000baseT_Full)
2026 eee_adv |= SHMEM_EEE_1G_ADV;
2027 if (modes & ADVERTISED_10000baseT_Full)
2028 eee_adv |= SHMEM_EEE_10G_ADV;
2029
2030 return eee_adv << shift;
2031}
2032
2033static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
2034{
2035 struct bnx2x *bp = netdev_priv(dev);
2036 u32 eee_cfg;
2037
2038 if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
2039 DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
2040 return -EOPNOTSUPP;
2041 }
2042
Yuval Mintz08e9acc2012-09-10 05:51:04 +00002043 eee_cfg = bp->link_vars.eee_status;
Yuval Mintze9939c82012-06-06 17:13:08 +00002044
2045 edata->supported =
2046 bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
2047 SHMEM_EEE_SUPPORTED_SHIFT);
2048
2049 edata->advertised =
2050 bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
2051 SHMEM_EEE_ADV_STATUS_SHIFT);
2052 edata->lp_advertised =
2053 bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
2054 SHMEM_EEE_LP_ADV_STATUS_SHIFT);
2055
2056 /* SHMEM value is in 16u units --> Convert to 1u units. */
2057 edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
2058
2059 edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
2060 edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
2061 edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
2062
2063 return 0;
2064}
2065
2066static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
2067{
2068 struct bnx2x *bp = netdev_priv(dev);
2069 u32 eee_cfg;
2070 u32 advertised;
2071
2072 if (IS_MF(bp))
2073 return 0;
2074
2075 if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
2076 DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
2077 return -EOPNOTSUPP;
2078 }
2079
Yuval Mintz08e9acc2012-09-10 05:51:04 +00002080 eee_cfg = bp->link_vars.eee_status;
Yuval Mintze9939c82012-06-06 17:13:08 +00002081
2082 if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
2083 DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
2084 return -EOPNOTSUPP;
2085 }
2086
2087 advertised = bnx2x_adv_to_eee(edata->advertised,
2088 SHMEM_EEE_ADV_STATUS_SHIFT);
2089 if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
2090 DP(BNX2X_MSG_ETHTOOL,
Masanari Iidaefc7ce02012-11-02 04:36:17 +00002091 "Direct manipulation of EEE advertisement is not supported\n");
Yuval Mintze9939c82012-06-06 17:13:08 +00002092 return -EINVAL;
2093 }
2094
2095 if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
2096 DP(BNX2X_MSG_ETHTOOL,
2097 "Maximal Tx Lpi timer supported is %x(u)\n",
2098 EEE_MODE_TIMER_MASK);
2099 return -EINVAL;
2100 }
2101 if (edata->tx_lpi_enabled &&
2102 (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
2103 DP(BNX2X_MSG_ETHTOOL,
2104 "Minimal Tx Lpi timer supported is %d(u)\n",
2105 EEE_MODE_NVRAM_AGGRESSIVE_TIME);
2106 return -EINVAL;
2107 }
2108
2109 /* All is well; Apply changes*/
2110 if (edata->eee_enabled)
2111 bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
2112 else
2113 bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
2114
2115 if (edata->tx_lpi_enabled)
2116 bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
2117 else
2118 bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
2119
2120 bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
2121 bp->link_params.eee_mode |= (edata->tx_lpi_timer &
2122 EEE_MODE_TIMER_MASK) |
2123 EEE_MODE_OVERRIDE_NVRAM |
2124 EEE_MODE_OUTPUT_TIME;
2125
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002126 /* Restart link to propagate changes */
Yuval Mintze9939c82012-06-06 17:13:08 +00002127 if (netif_running(dev)) {
2128 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002129 bnx2x_force_link_reset(bp);
Yuval Mintze9939c82012-06-06 17:13:08 +00002130 bnx2x_link_set(bp);
2131 }
2132
2133 return 0;
2134}
2135
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002136enum {
2137 BNX2X_CHIP_E1_OFST = 0,
2138 BNX2X_CHIP_E1H_OFST,
2139 BNX2X_CHIP_E2_OFST,
2140 BNX2X_CHIP_E3_OFST,
2141 BNX2X_CHIP_E3B0_OFST,
2142 BNX2X_CHIP_MAX_OFST
2143};
2144
2145#define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
2146#define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
2147#define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
2148#define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
2149#define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
2150
2151#define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
2152#define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
2153
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002154static int bnx2x_test_registers(struct bnx2x *bp)
2155{
2156 int idx, i, rc = -ENODEV;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002157 u32 wr_val = 0, hw;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002158 int port = BP_PORT(bp);
2159 static const struct {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002160 u32 hw;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002161 u32 offset0;
2162 u32 offset1;
2163 u32 mask;
2164 } reg_tbl[] = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002165/* 0 */ { BNX2X_CHIP_MASK_ALL,
2166 BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
2167 { BNX2X_CHIP_MASK_ALL,
2168 DORQ_REG_DB_ADDR0, 4, 0xffffffff },
2169 { BNX2X_CHIP_MASK_E1X,
2170 HC_REG_AGG_INT_0, 4, 0x000003ff },
2171 { BNX2X_CHIP_MASK_ALL,
2172 PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
2173 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
2174 PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
2175 { BNX2X_CHIP_MASK_E3B0,
2176 PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
2177 { BNX2X_CHIP_MASK_ALL,
2178 PRS_REG_CID_PORT_0, 4, 0x00ffffff },
2179 { BNX2X_CHIP_MASK_ALL,
2180 PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
2181 { BNX2X_CHIP_MASK_ALL,
2182 PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
2183 { BNX2X_CHIP_MASK_ALL,
2184 PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
2185/* 10 */ { BNX2X_CHIP_MASK_ALL,
2186 PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
2187 { BNX2X_CHIP_MASK_ALL,
2188 PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
2189 { BNX2X_CHIP_MASK_ALL,
2190 QM_REG_CONNNUM_0, 4, 0x000fffff },
2191 { BNX2X_CHIP_MASK_ALL,
2192 TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
2193 { BNX2X_CHIP_MASK_ALL,
2194 SRC_REG_KEYRSS0_0, 40, 0xffffffff },
2195 { BNX2X_CHIP_MASK_ALL,
2196 SRC_REG_KEYRSS0_7, 40, 0xffffffff },
2197 { BNX2X_CHIP_MASK_ALL,
2198 XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
2199 { BNX2X_CHIP_MASK_ALL,
2200 XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
2201 { BNX2X_CHIP_MASK_ALL,
2202 XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
2203 { BNX2X_CHIP_MASK_ALL,
2204 NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
2205/* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2206 NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
2207 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2208 NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
2209 { BNX2X_CHIP_MASK_ALL,
2210 NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
2211 { BNX2X_CHIP_MASK_ALL,
2212 NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
2213 { BNX2X_CHIP_MASK_ALL,
2214 NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
2215 { BNX2X_CHIP_MASK_ALL,
2216 NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
2217 { BNX2X_CHIP_MASK_ALL,
2218 NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
2219 { BNX2X_CHIP_MASK_ALL,
2220 NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
2221 { BNX2X_CHIP_MASK_ALL,
2222 NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
2223 { BNX2X_CHIP_MASK_ALL,
2224 NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
2225/* 30 */ { BNX2X_CHIP_MASK_ALL,
2226 NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
2227 { BNX2X_CHIP_MASK_ALL,
2228 NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
2229 { BNX2X_CHIP_MASK_ALL,
2230 NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
2231 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2232 NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
2233 { BNX2X_CHIP_MASK_ALL,
2234 NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
2235 { BNX2X_CHIP_MASK_ALL,
2236 NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
2237 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2238 NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
2239 { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2240 NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002241
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002242 { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002243 };
2244
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00002245 if (!bnx2x_is_nvm_accessible(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002246 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2247 "cannot access eeprom when the interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002248 return rc;
Merav Sicron51c1a582012-03-18 10:33:38 +00002249 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002250
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002251 if (CHIP_IS_E1(bp))
2252 hw = BNX2X_CHIP_MASK_E1;
2253 else if (CHIP_IS_E1H(bp))
2254 hw = BNX2X_CHIP_MASK_E1H;
2255 else if (CHIP_IS_E2(bp))
2256 hw = BNX2X_CHIP_MASK_E2;
2257 else if (CHIP_IS_E3B0(bp))
2258 hw = BNX2X_CHIP_MASK_E3B0;
2259 else /* e3 A0 */
2260 hw = BNX2X_CHIP_MASK_E3;
2261
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002262 /* Repeat the test twice:
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00002263 * First by writing 0x00000000, second by writing 0xffffffff
2264 */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002265 for (idx = 0; idx < 2; idx++) {
2266
2267 switch (idx) {
2268 case 0:
2269 wr_val = 0;
2270 break;
2271 case 1:
2272 wr_val = 0xffffffff;
2273 break;
2274 }
2275
2276 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
2277 u32 offset, mask, save_val, val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002278 if (!(hw & reg_tbl[i].hw))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002279 continue;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002280
2281 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
2282 mask = reg_tbl[i].mask;
2283
2284 save_val = REG_RD(bp, offset);
2285
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002286 REG_WR(bp, offset, wr_val & mask);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002287
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002288 val = REG_RD(bp, offset);
2289
2290 /* Restore the original register's value */
2291 REG_WR(bp, offset, save_val);
2292
2293 /* verify value is as expected */
2294 if ((val & mask) != (wr_val & mask)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002295 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002296 "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
2297 offset, val, wr_val, mask);
2298 goto test_reg_exit;
2299 }
2300 }
2301 }
2302
2303 rc = 0;
2304
2305test_reg_exit:
2306 return rc;
2307}
2308
2309static int bnx2x_test_memory(struct bnx2x *bp)
2310{
2311 int i, j, rc = -ENODEV;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002312 u32 val, index;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002313 static const struct {
2314 u32 offset;
2315 int size;
2316 } mem_tbl[] = {
2317 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
2318 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
2319 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
2320 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
2321 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
2322 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
2323 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
2324
2325 { 0xffffffff, 0 }
2326 };
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002327
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002328 static const struct {
2329 char *name;
2330 u32 offset;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002331 u32 hw_mask[BNX2X_CHIP_MAX_OFST];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002332 } prty_tbl[] = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002333 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
2334 {0x3ffc0, 0, 0, 0} },
2335 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
2336 {0x2, 0x2, 0, 0} },
2337 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
2338 {0, 0, 0, 0} },
2339 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
2340 {0x3ffc0, 0, 0, 0} },
2341 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
2342 {0x3ffc0, 0, 0, 0} },
2343 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
2344 {0x3ffc1, 0, 0, 0} },
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002345
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002346 { NULL, 0xffffffff, {0, 0, 0, 0} }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002347 };
2348
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00002349 if (!bnx2x_is_nvm_accessible(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002350 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2351 "cannot access eeprom when the interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002352 return rc;
Merav Sicron51c1a582012-03-18 10:33:38 +00002353 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002354
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002355 if (CHIP_IS_E1(bp))
2356 index = BNX2X_CHIP_E1_OFST;
2357 else if (CHIP_IS_E1H(bp))
2358 index = BNX2X_CHIP_E1H_OFST;
2359 else if (CHIP_IS_E2(bp))
2360 index = BNX2X_CHIP_E2_OFST;
2361 else /* e3 */
2362 index = BNX2X_CHIP_E3_OFST;
2363
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002364 /* pre-Check the parity status */
2365 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
2366 val = REG_RD(bp, prty_tbl[i].offset);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002367 if (val & ~(prty_tbl[i].hw_mask[index])) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002368 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002369 "%s is 0x%x\n", prty_tbl[i].name, val);
2370 goto test_mem_exit;
2371 }
2372 }
2373
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002374 /* Go through all the memories */
2375 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
2376 for (j = 0; j < mem_tbl[i].size; j++)
2377 REG_RD(bp, mem_tbl[i].offset + j*4);
2378
2379 /* Check the parity status */
2380 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
2381 val = REG_RD(bp, prty_tbl[i].offset);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002382 if (val & ~(prty_tbl[i].hw_mask[index])) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002383 DP(BNX2X_MSG_ETHTOOL,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002384 "%s is 0x%x\n", prty_tbl[i].name, val);
2385 goto test_mem_exit;
2386 }
2387 }
2388
2389 rc = 0;
2390
2391test_mem_exit:
2392 return rc;
2393}
2394
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002395static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002396{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002397 int cnt = 1400;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002398
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002399 if (link_up) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002400 while (bnx2x_link_test(bp, is_serdes) && cnt--)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002401 msleep(20);
2402
2403 if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
Merav Sicron51c1a582012-03-18 10:33:38 +00002404 DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
Merav Sicron8970b2e2012-06-19 07:48:22 +00002405
2406 cnt = 1400;
2407 while (!bp->link_vars.link_up && cnt--)
2408 msleep(20);
2409
2410 if (cnt <= 0 && !bp->link_vars.link_up)
2411 DP(BNX2X_MSG_ETHTOOL,
2412 "Timeout waiting for link init\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002413 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002414}
2415
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002416static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002417{
2418 unsigned int pkt_size, num_pkts, i;
2419 struct sk_buff *skb;
2420 unsigned char *packet;
2421 struct bnx2x_fastpath *fp_rx = &bp->fp[0];
2422 struct bnx2x_fastpath *fp_tx = &bp->fp[0];
Merav Sicron65565882012-06-19 07:48:26 +00002423 struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002424 u16 tx_start_idx, tx_idx;
2425 u16 rx_start_idx, rx_idx;
Dmitry Kravkovb0700b12012-01-23 07:31:53 +00002426 u16 pkt_prod, bd_prod;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002427 struct sw_tx_bd *tx_buf;
2428 struct eth_tx_start_bd *tx_start_bd;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002429 dma_addr_t mapping;
2430 union eth_rx_cqe *cqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002431 u8 cqe_fp_flags, cqe_fp_type;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002432 struct sw_rx_bd *rx_buf;
2433 u16 len;
2434 int rc = -ENODEV;
Eric Dumazete52fcb22011-11-14 06:05:34 +00002435 u8 *data;
Merav Sicron8970b2e2012-06-19 07:48:22 +00002436 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
2437 txdata->txq_index);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002438
2439 /* check the loopback mode */
2440 switch (loopback_mode) {
2441 case BNX2X_PHY_LOOPBACK:
Merav Sicron8970b2e2012-06-19 07:48:22 +00002442 if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
2443 DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002444 return -EINVAL;
Merav Sicron8970b2e2012-06-19 07:48:22 +00002445 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002446 break;
2447 case BNX2X_MAC_LOOPBACK:
Yaniv Rosner32911332011-11-28 00:49:51 +00002448 if (CHIP_IS_E3(bp)) {
2449 int cfg_idx = bnx2x_get_link_cfg_idx(bp);
2450 if (bp->port.supported[cfg_idx] &
2451 (SUPPORTED_10000baseT_Full |
2452 SUPPORTED_20000baseMLD2_Full |
2453 SUPPORTED_20000baseKR2_Full))
2454 bp->link_params.loopback_mode = LOOPBACK_XMAC;
2455 else
2456 bp->link_params.loopback_mode = LOOPBACK_UMAC;
2457 } else
2458 bp->link_params.loopback_mode = LOOPBACK_BMAC;
2459
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002460 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
2461 break;
Merav Sicron8970b2e2012-06-19 07:48:22 +00002462 case BNX2X_EXT_LOOPBACK:
2463 if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
2464 DP(BNX2X_MSG_ETHTOOL,
2465 "Can't configure external loopback\n");
2466 return -EINVAL;
2467 }
2468 break;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002469 default:
Merav Sicron51c1a582012-03-18 10:33:38 +00002470 DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002471 return -EINVAL;
2472 }
2473
2474 /* prepare the loopback packet */
2475 pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
2476 bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002477 skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002478 if (!skb) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002479 DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002480 rc = -ENOMEM;
2481 goto test_loopback_exit;
2482 }
2483 packet = skb_put(skb, pkt_size);
2484 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
Joe Perchesc7bf7162015-03-02 19:54:47 -08002485 eth_zero_addr(packet + ETH_ALEN);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002486 memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
2487 for (i = ETH_HLEN; i < pkt_size; i++)
2488 packet[i] = (unsigned char) (i & 0xff);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002489 mapping = dma_map_single(&bp->pdev->dev, skb->data,
2490 skb_headlen(skb), DMA_TO_DEVICE);
2491 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
2492 rc = -ENOMEM;
2493 dev_kfree_skb(skb);
Merav Sicron51c1a582012-03-18 10:33:38 +00002494 DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002495 goto test_loopback_exit;
2496 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002497
2498 /* send the loopback packet */
2499 num_pkts = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002500 tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002501 rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
2502
Dmitry Kravkov73dbb5e2011-12-06 02:05:12 +00002503 netdev_tx_sent_queue(txq, skb->len);
2504
Ariel Elior6383c0b2011-07-14 08:31:57 +00002505 pkt_prod = txdata->tx_pkt_prod++;
2506 tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
2507 tx_buf->first_bd = txdata->tx_bd_prod;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002508 tx_buf->skb = skb;
2509 tx_buf->flags = 0;
2510
Ariel Elior6383c0b2011-07-14 08:31:57 +00002511 bd_prod = TX_BD(txdata->tx_bd_prod);
2512 tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002513 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
2514 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
2515 tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
2516 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002517 tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002518 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002519 SET_FLAG(tx_start_bd->general_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002520 ETH_TX_START_BD_HDR_NBDS,
2521 1);
Yuval Mintz96bed4b2012-10-01 03:46:19 +00002522 SET_FLAG(tx_start_bd->general_data,
2523 ETH_TX_START_BD_PARSE_NBDS,
2524 0);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002525
2526 /* turn on parsing and get a BD */
2527 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002528
Yuval Mintz96bed4b2012-10-01 03:46:19 +00002529 if (CHIP_IS_E1x(bp)) {
2530 u16 global_data = 0;
2531 struct eth_tx_parse_bd_e1x *pbd_e1x =
2532 &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
2533 memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
2534 SET_FLAG(global_data,
2535 ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
2536 pbd_e1x->global_data = cpu_to_le16(global_data);
2537 } else {
2538 u32 parsing_data = 0;
2539 struct eth_tx_parse_bd_e2 *pbd_e2 =
2540 &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
2541 memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
2542 SET_FLAG(parsing_data,
2543 ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
2544 pbd_e2->parsing_data = cpu_to_le32(parsing_data);
2545 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002546 wmb();
2547
Ariel Elior6383c0b2011-07-14 08:31:57 +00002548 txdata->tx_db.data.prod += 2;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002549 barrier();
Ariel Elior6383c0b2011-07-14 08:31:57 +00002550 DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002551
2552 mmiowb();
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002553 barrier();
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002554
2555 num_pkts++;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002556 txdata->tx_bd_prod += 2; /* start + pbd */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002557
2558 udelay(100);
2559
Ariel Elior6383c0b2011-07-14 08:31:57 +00002560 tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002561 if (tx_idx != tx_start_idx + num_pkts)
2562 goto test_loopback_exit;
2563
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002564 /* Unlike HC IGU won't generate an interrupt for status block
2565 * updates that have been performed while interrupts were
2566 * disabled.
2567 */
Eric Dumazete1210d12010-11-24 03:45:10 +00002568 if (bp->common.int_block == INT_BLOCK_IGU) {
2569 /* Disable local BHes to prevent a dead-lock situation between
2570 * sch_direct_xmit() and bnx2x_run_loopback() (calling
2571 * bnx2x_tx_int()), as both are taking netif_tx_lock().
2572 */
2573 local_bh_disable();
Ariel Elior6383c0b2011-07-14 08:31:57 +00002574 bnx2x_tx_int(bp, txdata);
Eric Dumazete1210d12010-11-24 03:45:10 +00002575 local_bh_enable();
2576 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002577
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002578 rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
2579 if (rx_idx != rx_start_idx + num_pkts)
2580 goto test_loopback_exit;
2581
Dmitry Kravkovb0700b12012-01-23 07:31:53 +00002582 cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002583 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002584 cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
2585 if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002586 goto test_loopback_rx_exit;
2587
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002588 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002589 if (len != pkt_size)
2590 goto test_loopback_rx_exit;
2591
2592 rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
Vladislav Zolotarov9924caf2011-07-19 01:37:42 +00002593 dma_sync_single_for_cpu(&bp->pdev->dev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002594 dma_unmap_addr(rx_buf, mapping),
2595 fp_rx->rx_buf_size, DMA_FROM_DEVICE);
Eric Dumazete52fcb22011-11-14 06:05:34 +00002596 data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002597 for (i = ETH_HLEN; i < pkt_size; i++)
Eric Dumazete52fcb22011-11-14 06:05:34 +00002598 if (*(data + i) != (unsigned char) (i & 0xff))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002599 goto test_loopback_rx_exit;
2600
2601 rc = 0;
2602
2603test_loopback_rx_exit:
2604
2605 fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
2606 fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
2607 fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
2608 fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
2609
2610 /* Update producers */
2611 bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
2612 fp_rx->rx_sge_prod);
2613
2614test_loopback_exit:
2615 bp->link_params.loopback_mode = LOOPBACK_NONE;
2616
2617 return rc;
2618}
2619
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002620static int bnx2x_test_loopback(struct bnx2x *bp)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002621{
2622 int rc = 0, res;
2623
2624 if (BP_NOMCP(bp))
2625 return rc;
2626
2627 if (!netif_running(bp->dev))
2628 return BNX2X_LOOPBACK_FAILED;
2629
2630 bnx2x_netif_stop(bp, 1);
2631 bnx2x_acquire_phy_lock(bp);
2632
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002633 res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002634 if (res) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002635 DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002636 rc |= BNX2X_PHY_LOOPBACK_FAILED;
2637 }
2638
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002639 res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002640 if (res) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002641 DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002642 rc |= BNX2X_MAC_LOOPBACK_FAILED;
2643 }
2644
2645 bnx2x_release_phy_lock(bp);
2646 bnx2x_netif_start(bp);
2647
2648 return rc;
2649}
2650
Merav Sicron8970b2e2012-06-19 07:48:22 +00002651static int bnx2x_test_ext_loopback(struct bnx2x *bp)
2652{
2653 int rc;
2654 u8 is_serdes =
2655 (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
2656
2657 if (BP_NOMCP(bp))
2658 return -ENODEV;
2659
2660 if (!netif_running(bp->dev))
2661 return BNX2X_EXT_LOOPBACK_FAILED;
2662
Yuval Mintz5d07d862012-09-13 02:56:21 +00002663 bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
Merav Sicron8970b2e2012-06-19 07:48:22 +00002664 rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
2665 if (rc) {
2666 DP(BNX2X_MSG_ETHTOOL,
2667 "Can't perform self-test, nic_load (for external lb) failed\n");
2668 return -ENODEV;
2669 }
2670 bnx2x_wait_for_link(bp, 1, is_serdes);
2671
2672 bnx2x_netif_stop(bp, 1);
2673
2674 rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
2675 if (rc)
2676 DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
2677
2678 bnx2x_netif_start(bp);
2679
2680 return rc;
2681}
2682
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002683struct code_entry {
2684 u32 sram_start_addr;
2685 u32 code_attribute;
2686#define CODE_IMAGE_TYPE_MASK 0xf0800003
2687#define CODE_IMAGE_VNTAG_PROFILES_DATA 0xd0000003
2688#define CODE_IMAGE_LENGTH_MASK 0x007ffffc
2689#define CODE_IMAGE_TYPE_EXTENDED_DIR 0xe0000000
2690 u32 nvm_start_addr;
2691};
2692
2693#define CODE_ENTRY_MAX 16
2694#define CODE_ENTRY_EXTENDED_DIR_IDX 15
2695#define MAX_IMAGES_IN_EXTENDED_DIR 64
2696#define NVRAM_DIR_OFFSET 0x14
2697
2698#define EXTENDED_DIR_EXISTS(code) \
2699 ((code & CODE_IMAGE_TYPE_MASK) == CODE_IMAGE_TYPE_EXTENDED_DIR && \
2700 (code & CODE_IMAGE_LENGTH_MASK) != 0)
2701
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002702#define CRC32_RESIDUAL 0xdebb20e3
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002703#define CRC_BUFF_SIZE 256
2704
2705static int bnx2x_nvram_crc(struct bnx2x *bp,
2706 int offset,
2707 int size,
2708 u8 *buff)
2709{
2710 u32 crc = ~0;
2711 int rc = 0, done = 0;
2712
2713 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2714 "NVRAM CRC from 0x%08x to 0x%08x\n", offset, offset + size);
2715
2716 while (done < size) {
2717 int count = min_t(int, size - done, CRC_BUFF_SIZE);
2718
2719 rc = bnx2x_nvram_read(bp, offset + done, buff, count);
2720
2721 if (rc)
2722 return rc;
2723
2724 crc = crc32_le(crc, buff, count);
2725 done += count;
2726 }
2727
2728 if (crc != CRC32_RESIDUAL)
2729 rc = -EINVAL;
2730
2731 return rc;
2732}
2733
2734static int bnx2x_test_nvram_dir(struct bnx2x *bp,
2735 struct code_entry *entry,
2736 u8 *buff)
2737{
2738 size_t size = entry->code_attribute & CODE_IMAGE_LENGTH_MASK;
2739 u32 type = entry->code_attribute & CODE_IMAGE_TYPE_MASK;
2740 int rc;
2741
2742 /* Zero-length images and AFEX profiles do not have CRC */
2743 if (size == 0 || type == CODE_IMAGE_VNTAG_PROFILES_DATA)
2744 return 0;
2745
2746 rc = bnx2x_nvram_crc(bp, entry->nvm_start_addr, size, buff);
2747 if (rc)
2748 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2749 "image %x has failed crc test (rc %d)\n", type, rc);
2750
2751 return rc;
2752}
2753
2754static int bnx2x_test_dir_entry(struct bnx2x *bp, u32 addr, u8 *buff)
2755{
2756 int rc;
2757 struct code_entry entry;
2758
2759 rc = bnx2x_nvram_read32(bp, addr, (u32 *)&entry, sizeof(entry));
2760 if (rc)
2761 return rc;
2762
2763 return bnx2x_test_nvram_dir(bp, &entry, buff);
2764}
2765
2766static int bnx2x_test_nvram_ext_dirs(struct bnx2x *bp, u8 *buff)
2767{
2768 u32 rc, cnt, dir_offset = NVRAM_DIR_OFFSET;
2769 struct code_entry entry;
2770 int i;
2771
2772 rc = bnx2x_nvram_read32(bp,
2773 dir_offset +
2774 sizeof(entry) * CODE_ENTRY_EXTENDED_DIR_IDX,
2775 (u32 *)&entry, sizeof(entry));
2776 if (rc)
2777 return rc;
2778
2779 if (!EXTENDED_DIR_EXISTS(entry.code_attribute))
2780 return 0;
2781
2782 rc = bnx2x_nvram_read32(bp, entry.nvm_start_addr,
2783 &cnt, sizeof(u32));
2784 if (rc)
2785 return rc;
2786
2787 dir_offset = entry.nvm_start_addr + 8;
2788
2789 for (i = 0; i < cnt && i < MAX_IMAGES_IN_EXTENDED_DIR; i++) {
2790 rc = bnx2x_test_dir_entry(bp, dir_offset +
2791 sizeof(struct code_entry) * i,
2792 buff);
2793 if (rc)
2794 return rc;
2795 }
2796
2797 return 0;
2798}
2799
2800static int bnx2x_test_nvram_dirs(struct bnx2x *bp, u8 *buff)
2801{
2802 u32 rc, dir_offset = NVRAM_DIR_OFFSET;
2803 int i;
2804
2805 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "NVRAM DIRS CRC test-set\n");
2806
2807 for (i = 0; i < CODE_ENTRY_EXTENDED_DIR_IDX; i++) {
2808 rc = bnx2x_test_dir_entry(bp, dir_offset +
2809 sizeof(struct code_entry) * i,
2810 buff);
2811 if (rc)
2812 return rc;
2813 }
2814
2815 return bnx2x_test_nvram_ext_dirs(bp, buff);
2816}
2817
2818struct crc_pair {
2819 int offset;
2820 int size;
2821};
2822
2823static int bnx2x_test_nvram_tbl(struct bnx2x *bp,
2824 const struct crc_pair *nvram_tbl, u8 *buf)
2825{
2826 int i;
2827
2828 for (i = 0; nvram_tbl[i].size; i++) {
2829 int rc = bnx2x_nvram_crc(bp, nvram_tbl[i].offset,
2830 nvram_tbl[i].size, buf);
2831 if (rc) {
2832 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2833 "nvram_tbl[%d] has failed crc test (rc %d)\n",
2834 i, rc);
2835 return rc;
2836 }
2837 }
2838
2839 return 0;
2840}
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002841
2842static int bnx2x_test_nvram(struct bnx2x *bp)
2843{
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002844 const struct crc_pair nvram_tbl[] = {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002845 { 0, 0x14 }, /* bootstrap */
2846 { 0x14, 0xec }, /* dir */
2847 { 0x100, 0x350 }, /* manuf_info */
2848 { 0x450, 0xf0 }, /* feature_info */
2849 { 0x640, 0x64 }, /* upgrade_key_info */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002850 { 0x708, 0x70 }, /* manuf_key_info */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002851 { 0, 0 }
2852 };
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002853 const struct crc_pair nvram_tbl2[] = {
2854 { 0x7e8, 0x350 }, /* manuf_info2 */
2855 { 0xb38, 0xf0 }, /* feature_info */
2856 { 0, 0 }
2857 };
2858
Dmitry Kravkov85640952013-04-22 03:48:06 +00002859 u8 *buf;
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002860 int rc;
2861 u32 magic;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002862
2863 if (BP_NOMCP(bp))
2864 return 0;
2865
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002866 buf = kmalloc(CRC_BUFF_SIZE, GFP_KERNEL);
Mintz Yuvalafa13b42012-02-15 02:10:27 +00002867 if (!buf) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002868 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
Mintz Yuvalafa13b42012-02-15 02:10:27 +00002869 rc = -ENOMEM;
2870 goto test_nvram_exit;
2871 }
Mintz Yuvalafa13b42012-02-15 02:10:27 +00002872
Dmitry Kravkov85640952013-04-22 03:48:06 +00002873 rc = bnx2x_nvram_read32(bp, 0, &magic, sizeof(magic));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002874 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002875 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2876 "magic value read (rc %d)\n", rc);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002877 goto test_nvram_exit;
2878 }
2879
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002880 if (magic != 0x669955aa) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002881 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2882 "wrong magic value (0x%08x)\n", magic);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002883 rc = -ENODEV;
2884 goto test_nvram_exit;
2885 }
2886
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002887 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "Port 0 CRC test-set\n");
2888 rc = bnx2x_test_nvram_tbl(bp, nvram_tbl, buf);
2889 if (rc)
2890 goto test_nvram_exit;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002891
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002892 if (!CHIP_IS_E1x(bp) && !CHIP_IS_57811xx(bp)) {
2893 u32 hide = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
2894 SHARED_HW_CFG_HIDE_PORT1;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002895
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002896 if (!hide) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002897 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002898 "Port 1 CRC test-set\n");
2899 rc = bnx2x_test_nvram_tbl(bp, nvram_tbl2, buf);
2900 if (rc)
2901 goto test_nvram_exit;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002902 }
2903 }
2904
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00002905 rc = bnx2x_test_nvram_dirs(bp, buf);
2906
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002907test_nvram_exit:
Mintz Yuvalafa13b42012-02-15 02:10:27 +00002908 kfree(buf);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002909 return rc;
2910}
2911
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002912/* Send an EMPTY ramrod on the first queue */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002913static int bnx2x_test_intr(struct bnx2x *bp)
2914{
Yuval Mintz3b603062012-03-18 10:33:39 +00002915 struct bnx2x_queue_state_params params = {NULL};
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002916
Merav Sicron51c1a582012-03-18 10:33:38 +00002917 if (!netif_running(bp->dev)) {
2918 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2919 "cannot access eeprom when the interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002920 return -ENODEV;
Merav Sicron51c1a582012-03-18 10:33:38 +00002921 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002922
Barak Witkowski15192a82012-06-19 07:48:28 +00002923 params.q_obj = &bp->sp_objs->q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002924 params.cmd = BNX2X_Q_CMD_EMPTY;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002925
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002926 __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002927
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002928 return bnx2x_queue_state_change(bp, &params);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002929}
2930
2931static void bnx2x_self_test(struct net_device *dev,
2932 struct ethtool_test *etest, u64 *buf)
2933{
2934 struct bnx2x *bp = netdev_priv(dev);
Yaniv Rosnera336ca72013-01-14 05:11:44 +00002935 u8 is_serdes, link_up;
2936 int rc, cnt = 0;
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002937
Yuval Mintz909d9fa2015-04-22 12:47:32 +03002938 if (pci_num_vf(bp->pdev)) {
2939 DP(BNX2X_MSG_IOV,
2940 "VFs are enabled, can not perform self test\n");
2941 return;
2942 }
2943
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002944 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002945 netdev_err(bp->dev,
2946 "Handling parity error recovery. Try again later\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002947 etest->flags |= ETH_TEST_FL_FAILED;
2948 return;
2949 }
Yuval Mintz2de67432013-01-23 03:21:43 +00002950
Merav Sicron8970b2e2012-06-19 07:48:22 +00002951 DP(BNX2X_MSG_ETHTOOL,
2952 "Self-test command parameters: offline = %d, external_lb = %d\n",
2953 (etest->flags & ETH_TEST_FL_OFFLINE),
2954 (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002955
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002956 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002957
Yuval Mintzbd8e0122013-09-28 08:46:07 +03002958 if (bnx2x_test_nvram(bp) != 0) {
2959 if (!IS_MF(bp))
2960 buf[4] = 1;
2961 else
2962 buf[0] = 1;
2963 etest->flags |= ETH_TEST_FL_FAILED;
2964 }
2965
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002966 if (!netif_running(dev)) {
Yuval Mintzbd8e0122013-09-28 08:46:07 +03002967 DP(BNX2X_MSG_ETHTOOL, "Interface is down\n");
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002968 return;
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002969 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002970
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002971 is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
Yaniv Rosnera336ca72013-01-14 05:11:44 +00002972 link_up = bp->link_vars.link_up;
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002973 /* offline tests are not supported in MF mode */
2974 if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002975 int port = BP_PORT(bp);
2976 u32 val;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002977
2978 /* save current value of input enable for TX port IF */
2979 val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
2980 /* disable input for TX port IF */
2981 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
2982
Yuval Mintz5d07d862012-09-13 02:56:21 +00002983 bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002984 rc = bnx2x_nic_load(bp, LOAD_DIAG);
2985 if (rc) {
2986 etest->flags |= ETH_TEST_FL_FAILED;
2987 DP(BNX2X_MSG_ETHTOOL,
2988 "Can't perform self-test, nic_load (for offline) failed\n");
2989 return;
2990 }
2991
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002992 /* wait until link state is restored */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002993 bnx2x_wait_for_link(bp, 1, is_serdes);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002994
2995 if (bnx2x_test_registers(bp) != 0) {
2996 buf[0] = 1;
2997 etest->flags |= ETH_TEST_FL_FAILED;
2998 }
2999 if (bnx2x_test_memory(bp) != 0) {
3000 buf[1] = 1;
3001 etest->flags |= ETH_TEST_FL_FAILED;
3002 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003003
Merav Sicron8970b2e2012-06-19 07:48:22 +00003004 buf[2] = bnx2x_test_loopback(bp); /* internal LB */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003005 if (buf[2] != 0)
3006 etest->flags |= ETH_TEST_FL_FAILED;
3007
Merav Sicron8970b2e2012-06-19 07:48:22 +00003008 if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
3009 buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
3010 if (buf[3] != 0)
3011 etest->flags |= ETH_TEST_FL_FAILED;
3012 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
3013 }
3014
Yuval Mintz5d07d862012-09-13 02:56:21 +00003015 bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003016
3017 /* restore input for TX port IF */
3018 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
Merav Sicroncf2c1df62012-06-19 07:48:23 +00003019 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
3020 if (rc) {
3021 etest->flags |= ETH_TEST_FL_FAILED;
3022 DP(BNX2X_MSG_ETHTOOL,
3023 "Can't perform self-test, nic_load (for online) failed\n");
3024 return;
3025 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003026 /* wait until link state is restored */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003027 bnx2x_wait_for_link(bp, link_up, is_serdes);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003028 }
Yuval Mintzbd8e0122013-09-28 08:46:07 +03003029
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003030 if (bnx2x_test_intr(bp) != 0) {
Merav Sicroncf2c1df62012-06-19 07:48:23 +00003031 if (!IS_MF(bp))
3032 buf[5] = 1;
3033 else
3034 buf[1] = 1;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003035 etest->flags |= ETH_TEST_FL_FAILED;
3036 }
Dmitry Kravkov633ac362011-02-28 03:37:12 +00003037
Yaniv Rosnera336ca72013-01-14 05:11:44 +00003038 if (link_up) {
3039 cnt = 100;
3040 while (bnx2x_link_test(bp, is_serdes) && --cnt)
3041 msleep(20);
3042 }
3043
3044 if (!cnt) {
Merav Sicroncf2c1df62012-06-19 07:48:23 +00003045 if (!IS_MF(bp))
3046 buf[6] = 1;
3047 else
3048 buf[2] = 1;
Dmitry Kravkov633ac362011-02-28 03:37:12 +00003049 etest->flags |= ETH_TEST_FL_FAILED;
3050 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003051}
3052
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003053#define IS_PORT_STAT(i) \
3054 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
3055#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
Yuval Mintzd8361052014-03-23 18:12:26 +02003056#define HIDE_PORT_STAT(bp) \
3057 ((IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS)) || \
3058 IS_VF(bp))
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003059
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003060/* ethtool statistics are displayed for all regular ethernet queues and the
3061 * fcoe L2 queue if not disabled
3062 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003063static int bnx2x_num_stat_queues(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003064{
3065 return BNX2X_NUM_ETH_QUEUES(bp);
3066}
3067
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003068static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
3069{
3070 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz3521b412013-05-22 21:21:49 +00003071 int i, num_strings = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003072
3073 switch (stringset) {
3074 case ETH_SS_STATS:
3075 if (is_multi(bp)) {
Yuval Mintz3521b412013-05-22 21:21:49 +00003076 num_strings = bnx2x_num_stat_queues(bp) *
3077 BNX2X_NUM_Q_STATS;
Yuval Mintzd5e83632012-01-23 07:31:52 +00003078 } else
Yuval Mintz3521b412013-05-22 21:21:49 +00003079 num_strings = 0;
Yuval Mintzd8361052014-03-23 18:12:26 +02003080 if (HIDE_PORT_STAT(bp)) {
Yuval Mintzd5e83632012-01-23 07:31:52 +00003081 for (i = 0; i < BNX2X_NUM_STATS; i++)
3082 if (IS_FUNC_STAT(i))
Yuval Mintz3521b412013-05-22 21:21:49 +00003083 num_strings++;
Yuval Mintzd5e83632012-01-23 07:31:52 +00003084 } else
Yuval Mintz3521b412013-05-22 21:21:49 +00003085 num_strings += BNX2X_NUM_STATS;
Yuval Mintzd5e83632012-01-23 07:31:52 +00003086
Yuval Mintz3521b412013-05-22 21:21:49 +00003087 return num_strings;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003088
3089 case ETH_SS_TEST:
Merav Sicroncf2c1df62012-06-19 07:48:23 +00003090 return BNX2X_NUM_TESTS(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003091
Yuval Mintz3521b412013-05-22 21:21:49 +00003092 case ETH_SS_PRIV_FLAGS:
3093 return BNX2X_PRI_FLAG_LEN;
3094
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003095 default:
3096 return -EINVAL;
3097 }
3098}
3099
Yuval Mintz3521b412013-05-22 21:21:49 +00003100static u32 bnx2x_get_private_flags(struct net_device *dev)
3101{
3102 struct bnx2x *bp = netdev_priv(dev);
3103 u32 flags = 0;
3104
3105 flags |= (!(bp->flags & NO_ISCSI_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_ISCSI;
3106 flags |= (!(bp->flags & NO_FCOE_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_FCOE;
3107 flags |= (!!IS_MF_STORAGE_ONLY(bp)) << BNX2X_PRI_FLAG_STORAGE;
3108
3109 return flags;
3110}
3111
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003112static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
3113{
3114 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron58893352012-09-23 03:12:23 +00003115 int i, j, k, start;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003116 char queue_name[MAX_QUEUE_NAME_LEN+1];
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003117
3118 switch (stringset) {
3119 case ETH_SS_STATS:
Yuval Mintzd5e83632012-01-23 07:31:52 +00003120 k = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003121 if (is_multi(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003122 for_each_eth_queue(bp, i) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003123 memset(queue_name, 0, sizeof(queue_name));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003124 sprintf(queue_name, "%d", i);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003125 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003126 snprintf(buf + (k + j)*ETH_GSTRING_LEN,
3127 ETH_GSTRING_LEN,
3128 bnx2x_q_stats_arr[j].string,
3129 queue_name);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003130 k += BNX2X_NUM_Q_STATS;
3131 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003132 }
Yuval Mintzd5e83632012-01-23 07:31:52 +00003133
Yuval Mintzd5e83632012-01-23 07:31:52 +00003134 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
Yuval Mintzd8361052014-03-23 18:12:26 +02003135 if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i))
Yuval Mintzd5e83632012-01-23 07:31:52 +00003136 continue;
3137 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
3138 bnx2x_stats_arr[i].string);
3139 j++;
3140 }
3141
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003142 break;
3143
3144 case ETH_SS_TEST:
Merav Sicroncf2c1df62012-06-19 07:48:23 +00003145 /* First 4 tests cannot be done in MF mode */
3146 if (!IS_MF(bp))
3147 start = 0;
3148 else
3149 start = 4;
Merav Sicron58893352012-09-23 03:12:23 +00003150 memcpy(buf, bnx2x_tests_str_arr + start,
3151 ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
Yuval Mintz3521b412013-05-22 21:21:49 +00003152 break;
3153
3154 case ETH_SS_PRIV_FLAGS:
3155 memcpy(buf, bnx2x_private_arr,
3156 ETH_GSTRING_LEN * BNX2X_PRI_FLAG_LEN);
3157 break;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003158 }
3159}
3160
3161static void bnx2x_get_ethtool_stats(struct net_device *dev,
3162 struct ethtool_stats *stats, u64 *buf)
3163{
3164 struct bnx2x *bp = netdev_priv(dev);
3165 u32 *hw_stats, *offset;
Yuval Mintzd5e83632012-01-23 07:31:52 +00003166 int i, j, k = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003167
3168 if (is_multi(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003169 for_each_eth_queue(bp, i) {
Barak Witkowski15192a82012-06-19 07:48:28 +00003170 hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003171 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
3172 if (bnx2x_q_stats_arr[j].size == 0) {
3173 /* skip this counter */
3174 buf[k + j] = 0;
3175 continue;
3176 }
3177 offset = (hw_stats +
3178 bnx2x_q_stats_arr[j].offset);
3179 if (bnx2x_q_stats_arr[j].size == 4) {
3180 /* 4-byte counter */
3181 buf[k + j] = (u64) *offset;
3182 continue;
3183 }
3184 /* 8-byte counter */
3185 buf[k + j] = HILO_U64(*offset, *(offset + 1));
3186 }
3187 k += BNX2X_NUM_Q_STATS;
3188 }
Yuval Mintzd5e83632012-01-23 07:31:52 +00003189 }
3190
3191 hw_stats = (u32 *)&bp->eth_stats;
3192 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
Yuval Mintzd8361052014-03-23 18:12:26 +02003193 if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i))
Yuval Mintzd5e83632012-01-23 07:31:52 +00003194 continue;
3195 if (bnx2x_stats_arr[i].size == 0) {
3196 /* skip this counter */
3197 buf[k + j] = 0;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003198 j++;
Yuval Mintzd5e83632012-01-23 07:31:52 +00003199 continue;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003200 }
Yuval Mintzd5e83632012-01-23 07:31:52 +00003201 offset = (hw_stats + bnx2x_stats_arr[i].offset);
3202 if (bnx2x_stats_arr[i].size == 4) {
3203 /* 4-byte counter */
3204 buf[k + j] = (u64) *offset;
3205 j++;
3206 continue;
3207 }
3208 /* 8-byte counter */
3209 buf[k + j] = HILO_U64(*offset, *(offset + 1));
3210 j++;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003211 }
3212}
3213
stephen hemminger32d36132011-04-04 11:06:37 +00003214static int bnx2x_set_phys_id(struct net_device *dev,
3215 enum ethtool_phys_id_state state)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003216{
3217 struct bnx2x *bp = netdev_priv(dev);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003218
Yuval Mintz3fb43eb2013-05-27 04:08:31 +00003219 if (!bnx2x_is_nvm_accessible(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003220 DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
3221 "cannot access eeprom when the interface is down\n");
stephen hemminger32d36132011-04-04 11:06:37 +00003222 return -EAGAIN;
Merav Sicron51c1a582012-03-18 10:33:38 +00003223 }
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003224
stephen hemminger32d36132011-04-04 11:06:37 +00003225 switch (state) {
3226 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00003227 return 1; /* cycle on/off once per second */
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003228
stephen hemminger32d36132011-04-04 11:06:37 +00003229 case ETHTOOL_ID_ON:
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003230 bnx2x_acquire_phy_lock(bp);
stephen hemminger32d36132011-04-04 11:06:37 +00003231 bnx2x_set_led(&bp->link_params, &bp->link_vars,
David S. Millere1943422011-04-19 00:21:33 -07003232 LED_MODE_ON, SPEED_1000);
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003233 bnx2x_release_phy_lock(bp);
stephen hemminger32d36132011-04-04 11:06:37 +00003234 break;
3235
3236 case ETHTOOL_ID_OFF:
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003237 bnx2x_acquire_phy_lock(bp);
stephen hemminger32d36132011-04-04 11:06:37 +00003238 bnx2x_set_led(&bp->link_params, &bp->link_vars,
David S. Millere1943422011-04-19 00:21:33 -07003239 LED_MODE_FRONT_PANEL_OFF, 0);
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003240 bnx2x_release_phy_lock(bp);
stephen hemminger32d36132011-04-04 11:06:37 +00003241 break;
3242
3243 case ETHTOOL_ID_INACTIVE:
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003244 bnx2x_acquire_phy_lock(bp);
David S. Millere1943422011-04-19 00:21:33 -07003245 bnx2x_set_led(&bp->link_params, &bp->link_vars,
3246 LED_MODE_OPER,
3247 bp->link_vars.line_speed);
Yaniv Rosner8203c4b2012-11-27 03:46:33 +00003248 bnx2x_release_phy_lock(bp);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003249 }
3250
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003251 return 0;
3252}
3253
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003254static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
3255{
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003256 switch (info->flow_type) {
3257 case TCP_V4_FLOW:
3258 case TCP_V6_FLOW:
3259 info->data = RXH_IP_SRC | RXH_IP_DST |
3260 RXH_L4_B_0_1 | RXH_L4_B_2_3;
3261 break;
3262 case UDP_V4_FLOW:
3263 if (bp->rss_conf_obj.udp_rss_v4)
3264 info->data = RXH_IP_SRC | RXH_IP_DST |
3265 RXH_L4_B_0_1 | RXH_L4_B_2_3;
3266 else
3267 info->data = RXH_IP_SRC | RXH_IP_DST;
3268 break;
3269 case UDP_V6_FLOW:
3270 if (bp->rss_conf_obj.udp_rss_v6)
3271 info->data = RXH_IP_SRC | RXH_IP_DST |
3272 RXH_L4_B_0_1 | RXH_L4_B_2_3;
3273 else
3274 info->data = RXH_IP_SRC | RXH_IP_DST;
3275 break;
3276 case IPV4_FLOW:
3277 case IPV6_FLOW:
3278 info->data = RXH_IP_SRC | RXH_IP_DST;
3279 break;
3280 default:
3281 info->data = 0;
3282 break;
3283 }
3284
3285 return 0;
3286}
3287
Tom Herbertab532cf2011-02-16 10:27:02 +00003288static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
Ben Hutchings815c7db2011-09-06 13:49:12 +00003289 u32 *rules __always_unused)
Tom Herbertab532cf2011-02-16 10:27:02 +00003290{
3291 struct bnx2x *bp = netdev_priv(dev);
3292
3293 switch (info->cmd) {
3294 case ETHTOOL_GRXRINGS:
3295 info->data = BNX2X_NUM_ETH_QUEUES(bp);
3296 return 0;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003297 case ETHTOOL_GRXFH:
3298 return bnx2x_get_rss_flags(bp, info);
3299 default:
3300 DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
3301 return -EOPNOTSUPP;
3302 }
3303}
Tom Herbertab532cf2011-02-16 10:27:02 +00003304
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003305static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
3306{
3307 int udp_rss_requested;
3308
3309 DP(BNX2X_MSG_ETHTOOL,
3310 "Set rss flags command parameters: flow type = %d, data = %llu\n",
3311 info->flow_type, info->data);
3312
3313 switch (info->flow_type) {
3314 case TCP_V4_FLOW:
3315 case TCP_V6_FLOW:
3316 /* For TCP only 4-tupple hash is supported */
3317 if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
3318 RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
3319 DP(BNX2X_MSG_ETHTOOL,
3320 "Command parameters not supported\n");
3321 return -EINVAL;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003322 }
Yuval Mintz2de67432013-01-23 03:21:43 +00003323 return 0;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003324
3325 case UDP_V4_FLOW:
3326 case UDP_V6_FLOW:
3327 /* For UDP either 2-tupple hash or 4-tupple hash is supported */
3328 if (info->data == (RXH_IP_SRC | RXH_IP_DST |
Yuval Mintz2de67432013-01-23 03:21:43 +00003329 RXH_L4_B_0_1 | RXH_L4_B_2_3))
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003330 udp_rss_requested = 1;
3331 else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
3332 udp_rss_requested = 0;
3333 else
3334 return -EINVAL;
3335 if ((info->flow_type == UDP_V4_FLOW) &&
3336 (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
3337 bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
3338 DP(BNX2X_MSG_ETHTOOL,
3339 "rss re-configured, UDP 4-tupple %s\n",
3340 udp_rss_requested ? "enabled" : "disabled");
Ariel Elior60cad4e2013-09-04 14:09:22 +03003341 return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003342 } else if ((info->flow_type == UDP_V6_FLOW) &&
3343 (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
3344 bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003345 DP(BNX2X_MSG_ETHTOOL,
3346 "rss re-configured, UDP 4-tupple %s\n",
3347 udp_rss_requested ? "enabled" : "disabled");
Ariel Elior60cad4e2013-09-04 14:09:22 +03003348 return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003349 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00003350 return 0;
3351
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003352 case IPV4_FLOW:
3353 case IPV6_FLOW:
3354 /* For IP only 2-tupple hash is supported */
3355 if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
3356 DP(BNX2X_MSG_ETHTOOL,
3357 "Command parameters not supported\n");
3358 return -EINVAL;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003359 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00003360 return 0;
3361
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003362 case SCTP_V4_FLOW:
3363 case AH_ESP_V4_FLOW:
3364 case AH_V4_FLOW:
3365 case ESP_V4_FLOW:
3366 case SCTP_V6_FLOW:
3367 case AH_ESP_V6_FLOW:
3368 case AH_V6_FLOW:
3369 case ESP_V6_FLOW:
3370 case IP_USER_FLOW:
3371 case ETHER_FLOW:
3372 /* RSS is not supported for these protocols */
3373 if (info->data) {
3374 DP(BNX2X_MSG_ETHTOOL,
3375 "Command parameters not supported\n");
3376 return -EINVAL;
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003377 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00003378 return 0;
3379
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003380 default:
3381 return -EINVAL;
3382 }
3383}
3384
3385static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
3386{
3387 struct bnx2x *bp = netdev_priv(dev);
3388
3389 switch (info->cmd) {
3390 case ETHTOOL_SRXFH:
3391 return bnx2x_set_rss_flags(bp, info);
Tom Herbertab532cf2011-02-16 10:27:02 +00003392 default:
Merav Sicron51c1a582012-03-18 10:33:38 +00003393 DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
Tom Herbertab532cf2011-02-16 10:27:02 +00003394 return -EOPNOTSUPP;
3395 }
3396}
3397
Ben Hutchings7850f632011-12-15 13:55:01 +00003398static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
Tom Herbertab532cf2011-02-16 10:27:02 +00003399{
Dmitry Kravkov96305232012-04-03 18:41:30 +00003400 return T_ETH_INDIRECTION_TABLE_SIZE;
Ben Hutchings7850f632011-12-15 13:55:01 +00003401}
3402
Eyal Perry892311f2014-12-02 18:12:10 +02003403static int bnx2x_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
3404 u8 *hfunc)
Ben Hutchings7850f632011-12-15 13:55:01 +00003405{
3406 struct bnx2x *bp = netdev_priv(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003407 u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
3408 size_t i;
Tom Herbertab532cf2011-02-16 10:27:02 +00003409
Eyal Perry892311f2014-12-02 18:12:10 +02003410 if (hfunc)
3411 *hfunc = ETH_RSS_HASH_TOP;
3412 if (!indir)
3413 return 0;
3414
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003415 /* Get the current configuration of the RSS indirection table */
3416 bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
3417
3418 /*
3419 * We can't use a memcpy() as an internal storage of an
3420 * indirection table is a u8 array while indir->ring_index
3421 * points to an array of u32.
3422 *
3423 * Indirection table contains the FW Client IDs, so we need to
3424 * align the returned table to the Client ID of the leading RSS
3425 * queue.
3426 */
Ben Hutchings7850f632011-12-15 13:55:01 +00003427 for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
3428 indir[i] = ind_table[i] - bp->fp->cl_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003429
Tom Herbertab532cf2011-02-16 10:27:02 +00003430 return 0;
3431}
3432
Ben Hutchingsfe62d002014-05-15 01:25:27 +01003433static int bnx2x_set_rxfh(struct net_device *dev, const u32 *indir,
Eyal Perry892311f2014-12-02 18:12:10 +02003434 const u8 *key, const u8 hfunc)
Tom Herbertab532cf2011-02-16 10:27:02 +00003435{
3436 struct bnx2x *bp = netdev_priv(dev);
3437 size_t i;
Tom Herbertab532cf2011-02-16 10:27:02 +00003438
Eyal Perry892311f2014-12-02 18:12:10 +02003439 /* We require at least one supported parameter to be changed and no
3440 * change in any of the unsupported parameters
3441 */
3442 if (key ||
3443 (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
3444 return -EOPNOTSUPP;
3445
3446 if (!indir)
3447 return 0;
3448
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003449 for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003450 /*
Ben Hutchingsfe62d002014-05-15 01:25:27 +01003451 * The same as in bnx2x_get_rxfh: we can't use a memcpy()
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003452 * as an internal storage of an indirection table is a u8 array
3453 * while indir->ring_index points to an array of u32.
3454 *
3455 * Indirection table contains the FW Client IDs, so we need to
3456 * align the received table to the Client ID of the leading RSS
3457 * queue
3458 */
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003459 bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003460 }
3461
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003462 return bnx2x_config_rss_eth(bp, false);
Tom Herbertab532cf2011-02-16 10:27:02 +00003463}
3464
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003465/**
3466 * bnx2x_get_channels - gets the number of RSS queues.
3467 *
3468 * @dev: net device
3469 * @channels: returns the number of max / current queues
3470 */
3471static void bnx2x_get_channels(struct net_device *dev,
3472 struct ethtool_channels *channels)
3473{
3474 struct bnx2x *bp = netdev_priv(dev);
3475
3476 channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
3477 channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
3478}
3479
3480/**
3481 * bnx2x_change_num_queues - change the number of RSS queues.
3482 *
3483 * @bp: bnx2x private structure
3484 *
3485 * Re-configure interrupt mode to get the new number of MSI-X
3486 * vectors and re-add NAPI objects.
3487 */
3488static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
3489{
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003490 bnx2x_disable_msi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00003491 bp->num_ethernet_queues = num_rss;
3492 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
3493 BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003494 bnx2x_set_int_mode(bp);
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003495}
3496
3497/**
3498 * bnx2x_set_channels - sets the number of RSS queues.
3499 *
3500 * @dev: net device
3501 * @channels: includes the number of queues requested
3502 */
3503static int bnx2x_set_channels(struct net_device *dev,
3504 struct ethtool_channels *channels)
3505{
3506 struct bnx2x *bp = netdev_priv(dev);
3507
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003508 DP(BNX2X_MSG_ETHTOOL,
3509 "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
3510 channels->rx_count, channels->tx_count, channels->other_count,
3511 channels->combined_count);
3512
Yuval Mintz909d9fa2015-04-22 12:47:32 +03003513 if (pci_num_vf(bp->pdev)) {
3514 DP(BNX2X_MSG_IOV, "VFs are enabled, can not set channels\n");
3515 return -EPERM;
3516 }
3517
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003518 /* We don't support separate rx / tx channels.
3519 * We don't allow setting 'other' channels.
3520 */
3521 if (channels->rx_count || channels->tx_count || channels->other_count
3522 || (channels->combined_count == 0) ||
3523 (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
3524 DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
3525 return -EINVAL;
3526 }
3527
3528 /* Check if there was a change in the active parameters */
3529 if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
3530 DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
3531 return 0;
3532 }
3533
3534 /* Set the requested number of queues in bp context.
3535 * Note that the actual number of queues created during load may be
3536 * less than requested if memory is low.
3537 */
3538 if (unlikely(!netif_running(dev))) {
3539 bnx2x_change_num_queues(bp, channels->combined_count);
3540 return 0;
3541 }
Yuval Mintz5d07d862012-09-13 02:56:21 +00003542 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003543 bnx2x_change_num_queues(bp, channels->combined_count);
3544 return bnx2x_nic_load(bp, LOAD_NORMAL);
3545}
3546
Michal Kalderoneeed0182014-08-17 16:47:44 +03003547static int bnx2x_get_ts_info(struct net_device *dev,
3548 struct ethtool_ts_info *info)
3549{
3550 struct bnx2x *bp = netdev_priv(dev);
3551
3552 if (bp->flags & PTP_SUPPORTED) {
3553 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
3554 SOF_TIMESTAMPING_RX_SOFTWARE |
3555 SOF_TIMESTAMPING_SOFTWARE |
3556 SOF_TIMESTAMPING_TX_HARDWARE |
3557 SOF_TIMESTAMPING_RX_HARDWARE |
3558 SOF_TIMESTAMPING_RAW_HARDWARE;
3559
3560 if (bp->ptp_clock)
3561 info->phc_index = ptp_clock_index(bp->ptp_clock);
3562 else
3563 info->phc_index = -1;
3564
3565 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
3566 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
Michal Kalderoneeed0182014-08-17 16:47:44 +03003567 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
Jacob Kellerdd3950c2015-04-22 14:40:32 -07003568 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
Michal Kalderoneeed0182014-08-17 16:47:44 +03003569
3570 info->tx_types = (1 << HWTSTAMP_TX_OFF)|(1 << HWTSTAMP_TX_ON);
3571
3572 return 0;
3573 }
3574
3575 return ethtool_op_get_ts_info(dev, info);
3576}
3577
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003578static const struct ethtool_ops bnx2x_ethtool_ops = {
3579 .get_settings = bnx2x_get_settings,
3580 .set_settings = bnx2x_set_settings,
3581 .get_drvinfo = bnx2x_get_drvinfo,
3582 .get_regs_len = bnx2x_get_regs_len,
3583 .get_regs = bnx2x_get_regs,
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00003584 .get_dump_flag = bnx2x_get_dump_flag,
3585 .get_dump_data = bnx2x_get_dump_data,
3586 .set_dump = bnx2x_set_dump,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003587 .get_wol = bnx2x_get_wol,
3588 .set_wol = bnx2x_set_wol,
3589 .get_msglevel = bnx2x_get_msglevel,
3590 .set_msglevel = bnx2x_set_msglevel,
3591 .nway_reset = bnx2x_nway_reset,
3592 .get_link = bnx2x_get_link,
3593 .get_eeprom_len = bnx2x_get_eeprom_len,
3594 .get_eeprom = bnx2x_get_eeprom,
3595 .set_eeprom = bnx2x_set_eeprom,
3596 .get_coalesce = bnx2x_get_coalesce,
3597 .set_coalesce = bnx2x_set_coalesce,
3598 .get_ringparam = bnx2x_get_ringparam,
3599 .set_ringparam = bnx2x_set_ringparam,
3600 .get_pauseparam = bnx2x_get_pauseparam,
3601 .set_pauseparam = bnx2x_set_pauseparam,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003602 .self_test = bnx2x_self_test,
3603 .get_sset_count = bnx2x_get_sset_count,
Yuval Mintz3521b412013-05-22 21:21:49 +00003604 .get_priv_flags = bnx2x_get_private_flags,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003605 .get_strings = bnx2x_get_strings,
stephen hemminger32d36132011-04-04 11:06:37 +00003606 .set_phys_id = bnx2x_set_phys_id,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003607 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Tom Herbertab532cf2011-02-16 10:27:02 +00003608 .get_rxnfc = bnx2x_get_rxnfc,
Merav Sicron5d317c6a2012-06-19 07:48:24 +00003609 .set_rxnfc = bnx2x_set_rxnfc,
Ben Hutchings7850f632011-12-15 13:55:01 +00003610 .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
Ben Hutchingsfe62d002014-05-15 01:25:27 +01003611 .get_rxfh = bnx2x_get_rxfh,
3612 .set_rxfh = bnx2x_set_rxfh,
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00003613 .get_channels = bnx2x_get_channels,
3614 .set_channels = bnx2x_set_channels,
Yuval Mintz24ea8182012-06-20 19:05:23 +00003615 .get_module_info = bnx2x_get_module_info,
3616 .get_module_eeprom = bnx2x_get_module_eeprom,
Yuval Mintze9939c82012-06-06 17:13:08 +00003617 .get_eee = bnx2x_get_eee,
3618 .set_eee = bnx2x_set_eee,
Michal Kalderoneeed0182014-08-17 16:47:44 +03003619 .get_ts_info = bnx2x_get_ts_info,
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003620};
3621
Ariel Elior005a07ba2013-03-11 05:17:42 +00003622static const struct ethtool_ops bnx2x_vf_ethtool_ops = {
Dmitry Kravkov6495d152014-06-26 14:31:04 +03003623 .get_settings = bnx2x_get_vf_settings,
Ariel Elior005a07ba2013-03-11 05:17:42 +00003624 .get_drvinfo = bnx2x_get_drvinfo,
3625 .get_msglevel = bnx2x_get_msglevel,
3626 .set_msglevel = bnx2x_set_msglevel,
3627 .get_link = bnx2x_get_link,
3628 .get_coalesce = bnx2x_get_coalesce,
3629 .get_ringparam = bnx2x_get_ringparam,
3630 .set_ringparam = bnx2x_set_ringparam,
3631 .get_sset_count = bnx2x_get_sset_count,
3632 .get_strings = bnx2x_get_strings,
3633 .get_ethtool_stats = bnx2x_get_ethtool_stats,
3634 .get_rxnfc = bnx2x_get_rxnfc,
3635 .set_rxnfc = bnx2x_set_rxnfc,
3636 .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
Ben Hutchingsfe62d002014-05-15 01:25:27 +01003637 .get_rxfh = bnx2x_get_rxfh,
3638 .set_rxfh = bnx2x_set_rxfh,
Ariel Elior005a07ba2013-03-11 05:17:42 +00003639 .get_channels = bnx2x_get_channels,
3640 .set_channels = bnx2x_set_channels,
3641};
3642
3643void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev)
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003644{
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003645 netdev->ethtool_ops = (IS_PF(bp)) ?
3646 &bnx2x_ethtool_ops : &bnx2x_vf_ethtool_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00003647}