blob: a3d4464895a0c782040677b5129bdf57b0f4ff86 [file] [log] [blame]
Nicolas Ferre467f1cf2012-01-26 11:59:20 +01001/*
2 * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
3 * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
4 * AT91SAM9X25, AT91SAM9X35 SoC
5 *
6 * Copyright (C) 2012 Atmel,
7 * 2012 Nicolas Ferre <nicolas.ferre@atmel.com>
8 *
9 * Licensed under GPLv2 or later.
10 */
11
12/include/ "skeleton.dtsi"
13
14/ {
15 model = "Atmel AT91SAM9x5 family SoC";
16 compatible = "atmel,at91sam9x5";
17 interrupt-parent = <&aic>;
18
19 aliases {
20 serial0 = &dbgu;
21 serial1 = &usart0;
22 serial2 = &usart1;
23 serial3 = &usart2;
24 gpio0 = &pioA;
25 gpio1 = &pioB;
26 gpio2 = &pioC;
27 gpio3 = &pioD;
28 tcb0 = &tcb0;
29 tcb1 = &tcb1;
Ludovic Desroches05dcd362012-09-12 08:42:16 +020030 i2c0 = &i2c0;
31 i2c1 = &i2c1;
32 i2c2 = &i2c2;
Bo Shen099343c2012-11-07 11:41:41 +080033 ssc0 = &ssc0;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010034 };
35 cpus {
36 cpu@0 {
37 compatible = "arm,arm926ejs";
38 };
39 };
40
Ludovic Desrochesdcce6ce2012-04-02 20:44:20 +020041 memory {
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010042 reg = <0x20000000 0x10000000>;
43 };
44
45 ahb {
46 compatible = "simple-bus";
47 #address-cells = <1>;
48 #size-cells = <1>;
49 ranges;
50
51 apb {
52 compatible = "simple-bus";
53 #address-cells = <1>;
54 #size-cells = <1>;
55 ranges;
56
57 aic: interrupt-controller@fffff000 {
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020058 #interrupt-cells = <3>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010059 compatible = "atmel,at91rm9200-aic";
60 interrupt-controller;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010061 reg = <0xfffff000 0x200>;
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +080062 atmel,external-irqs = <31>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010063 };
64
Jean-Christophe PLAGNIOL-VILLARDa7776ec2012-03-02 20:54:37 +080065 ramc0: ramc@ffffe800 {
66 compatible = "atmel,at91sam9g45-ddramc";
67 reg = <0xffffe800 0x200>;
68 };
69
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +080070 pmc: pmc@fffffc00 {
71 compatible = "atmel,at91rm9200-pmc";
72 reg = <0xfffffc00 0x100>;
73 };
74
Jean-Christophe PLAGNIOL-VILLARDc8082d32012-03-03 03:16:27 +080075 rstc@fffffe00 {
76 compatible = "atmel,at91sam9g45-rstc";
77 reg = <0xfffffe00 0x10>;
78 };
79
Jean-Christophe PLAGNIOL-VILLARD82015c42012-03-02 21:01:00 +080080 shdwc@fffffe10 {
81 compatible = "atmel,at91sam9x5-shdwc";
82 reg = <0xfffffe10 0x10>;
83 };
84
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010085 pit: timer@fffffe30 {
86 compatible = "atmel,at91sam9260-pit";
87 reg = <0xfffffe30 0xf>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020088 interrupts = <1 4 7>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010089 };
90
91 tcb0: timer@f8008000 {
92 compatible = "atmel,at91sam9x5-tcb";
93 reg = <0xf8008000 0x100>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020094 interrupts = <17 4 0>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010095 };
96
97 tcb1: timer@f800c000 {
98 compatible = "atmel,at91sam9x5-tcb";
99 reg = <0xf800c000 0x100>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200100 interrupts = <17 4 0>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100101 };
102
103 dma0: dma-controller@ffffec00 {
104 compatible = "atmel,at91sam9g45-dma";
105 reg = <0xffffec00 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200106 interrupts = <20 4 0>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100107 };
108
109 dma1: dma-controller@ffffee00 {
110 compatible = "atmel,at91sam9g45-dma";
111 reg = <0xffffee00 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200112 interrupts = <21 4 0>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100113 };
114
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800115 pinctrl@fffff400 {
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800116 #address-cells = <1>;
117 #size-cells = <1>;
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800118 compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800119 ranges = <0xfffff400 0xfffff400 0x800>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100120
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800121 /* shared pinctrl settings */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800122 dbgu {
123 pinctrl_dbgu: dbgu-0 {
124 atmel,pins =
125 <0 9 0x1 0x0 /* PA9 periph A */
126 0 10 0x1 0x1>; /* PA10 periph A with pullup */
127 };
128 };
129
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800130 usart0 {
131 pinctrl_usart0: usart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800132 atmel,pins =
133 <0 0 0x1 0x1 /* PA0 periph A with pullup */
134 0 1 0x1 0x0>; /* PA1 periph A */
135 };
136
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800137 pinctrl_usart0_rts: usart0_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800138 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800139 <0 2 0x1 0x0>; /* PA2 periph A */
140 };
141
142 pinctrl_usart0_cts: usart0_cts-0 {
143 atmel,pins =
144 <0 3 0x1 0x0>; /* PA3 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800145 };
Richard Genoud1bab02e2013-01-18 16:42:28 +0000146
147 pinctrl_usart0_sck: usart0_sck-0 {
148 atmel,pins =
149 <0 4 0x1 0x0>; /* PA4 periph A */
150 };
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800151 };
152
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800153 usart1 {
154 pinctrl_usart1: usart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800155 atmel,pins =
156 <0 5 0x1 0x1 /* PA5 periph A with pullup */
157 0 6 0x1 0x0>; /* PA6 periph A */
158 };
159
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800160 pinctrl_usart1_rts: usart1_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800161 atmel,pins =
Richard Genoudc89cec32013-01-18 16:41:21 +0000162 <2 27 0x3 0x0>; /* PC27 periph C */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800163 };
164
165 pinctrl_usart1_cts: usart1_cts-0 {
166 atmel,pins =
Richard Genoudc89cec32013-01-18 16:41:21 +0000167 <2 28 0x3 0x0>; /* PC28 periph C */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800168 };
Richard Genoud1bab02e2013-01-18 16:42:28 +0000169
170 pinctrl_usart1_sck: usart1_sck-0 {
171 atmel,pins =
172 <2 28 0x3 0x0>; /* PC29 periph C */
173 };
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800174 };
175
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800176 usart2 {
177 pinctrl_usart2: usart2-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800178 atmel,pins =
179 <0 7 0x1 0x1 /* PA7 periph A with pullup */
180 0 8 0x1 0x0>; /* PA8 periph A */
181 };
182
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800183 pinctrl_uart2_rts: uart2_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800184 atmel,pins =
Richard Genoudc89cec32013-01-18 16:41:21 +0000185 <1 0 0x2 0x0>; /* PB0 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800186 };
187
188 pinctrl_uart2_cts: uart2_cts-0 {
189 atmel,pins =
Richard Genoudc89cec32013-01-18 16:41:21 +0000190 <1 1 0x2 0x0>; /* PB1 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800191 };
Richard Genoud1bab02e2013-01-18 16:42:28 +0000192
193 pinctrl_usart2_sck: usart2_sck-0 {
194 atmel,pins =
195 <1 2 0x2 0x0>; /* PB2 periph B */
196 };
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800197 };
198
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800199 usart3 {
Robert Nelson65a0fe02013-01-28 09:43:36 -0600200 pinctrl_usart3: usart3-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800201 atmel,pins =
Douglas Gilbert7d4cfec2013-01-30 10:09:17 +0100202 <2 22 0x2 0x1 /* PC22 periph B with pullup */
Richard Genoudc89cec32013-01-18 16:41:21 +0000203 2 23 0x2 0x0>; /* PC23 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800204 };
205
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800206 pinctrl_usart3_rts: usart3_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800207 atmel,pins =
Richard Genoudc89cec32013-01-18 16:41:21 +0000208 <2 24 0x2 0x0>; /* PC24 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800209 };
210
211 pinctrl_usart3_cts: usart3_cts-0 {
212 atmel,pins =
Richard Genoudc89cec32013-01-18 16:41:21 +0000213 <2 25 0x2 0x0>; /* PC25 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800214 };
Richard Genoud1bab02e2013-01-18 16:42:28 +0000215
216 pinctrl_usart3_sck: usart3_sck-0 {
217 atmel,pins =
218 <2 26 0x2 0x0>; /* PC26 periph B */
219 };
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800220 };
221
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800222 uart0 {
223 pinctrl_uart0: uart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800224 atmel,pins =
Richard Genoudc89cec32013-01-18 16:41:21 +0000225 <2 8 0x3 0x0 /* PC8 periph C */
226 2 9 0x3 0x1>; /* PC9 periph C with pullup */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800227 };
228 };
229
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800230 uart1 {
231 pinctrl_uart1: uart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800232 atmel,pins =
Richard Genoudc89cec32013-01-18 16:41:21 +0000233 <2 16 0x3 0x0 /* PC16 periph C */
234 2 17 0x3 0x1>; /* PC17 periph C with pullup */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800235 };
236 };
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800237
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800238 nand {
239 pinctrl_nand: nand-0 {
240 atmel,pins =
241 <3 4 0x0 0x1 /* PD5 gpio RDY pin pull_up */
242 3 5 0x0 0x1>; /* PD4 gpio enable pin pull_up */
243 };
244 };
245
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800246 macb0 {
247 pinctrl_macb0_rmii: macb0_rmii-0 {
248 atmel,pins =
249 <1 0 0x1 0x0 /* PB0 periph A */
250 1 1 0x1 0x0 /* PB1 periph A */
251 1 2 0x1 0x0 /* PB2 periph A */
252 1 3 0x1 0x0 /* PB3 periph A */
253 1 4 0x1 0x0 /* PB4 periph A */
254 1 5 0x1 0x0 /* PB5 periph A */
255 1 6 0x1 0x0 /* PB6 periph A */
256 1 7 0x1 0x0 /* PB7 periph A */
257 1 9 0x1 0x0 /* PB9 periph A */
258 1 10 0x1 0x0>; /* PB10 periph A */
259 };
260
261 pinctrl_macb0_rmii_mii: macb0_rmii_mii-0 {
262 atmel,pins =
Douglas Gilbert8461c2f2013-01-23 09:50:02 +0100263 <1 8 0x1 0x0 /* PB8 periph A */
264 1 11 0x1 0x0 /* PB11 periph A */
265 1 12 0x1 0x0 /* PB12 periph A */
266 1 13 0x1 0x0 /* PB13 periph A */
267 1 14 0x1 0x0 /* PB14 periph A */
268 1 15 0x1 0x0 /* PB15 periph A */
269 1 16 0x1 0x0 /* PB16 periph A */
270 1 17 0x1 0x0>; /* PB17 periph A */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800271 };
272 };
273
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800274 mmc0 {
275 pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
276 atmel,pins =
277 <0 17 0x1 0x0 /* PA17 periph A */
278 0 16 0x1 0x1 /* PA16 periph A with pullup */
279 0 15 0x1 0x1>; /* PA15 periph A with pullup */
280 };
281
282 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
283 atmel,pins =
284 <0 18 0x1 0x1 /* PA18 periph A with pullup */
285 0 19 0x1 0x1 /* PA19 periph A with pullup */
286 0 20 0x1 0x1>; /* PA20 periph A with pullup */
287 };
288 };
289
290 mmc1 {
291 pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
292 atmel,pins =
293 <0 13 0x2 0x0 /* PA13 periph B */
294 0 12 0x2 0x1 /* PA12 periph B with pullup */
295 0 11 0x2 0x1>; /* PA11 periph B with pullup */
296 };
297
298 pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
299 atmel,pins =
300 <0 2 0x2 0x1 /* PA2 periph B with pullup */
301 0 3 0x2 0x1 /* PA3 periph B with pullup */
302 0 4 0x2 0x1>; /* PA4 periph B with pullup */
303 };
304 };
305
Bo Shen544ae6b2013-01-11 15:08:30 +0100306 ssc0 {
307 pinctrl_ssc0_tx: ssc0_tx-0 {
308 atmel,pins =
309 <0 24 0x2 0x0 /* PA24 periph B */
310 0 25 0x2 0x0 /* PA25 periph B */
311 0 26 0x2 0x0>; /* PA26 periph B */
312 };
313
314 pinctrl_ssc0_rx: ssc0_rx-0 {
315 atmel,pins =
316 <0 27 0x2 0x0 /* PA27 periph B */
317 0 28 0x2 0x0 /* PA28 periph B */
318 0 29 0x2 0x0>; /* PA29 periph B */
319 };
320 };
321
Richard Genoude9a72ee2013-03-12 17:54:45 +0100322 i2c0 {
323 pinctrl_i2c0: i2c0-0 {
324 atmel,pins =
325 <0 30 0x1 0x0 /* PA30 periph A I2C0 data */
326 0 31 0x1 0x0>; /* PA31 periph A I2C0 clock */
327 };
328 };
329
330 i2c1 {
331 pinctrl_i2c1: i2c1-0 {
332 atmel,pins =
333 <2 0 0x3 0x0 /* PC0 periph C I2C1 data */
334 2 1 0x3 0x0>; /* PC1 periph C I2C1 clock */
335 };
336 };
337
338 i2c2 {
339 pinctrl_i2c2: i2c2-0 {
340 atmel,pins =
341 <1 4 0x2 0x0 /* PB4 periph B I2C2 data */
342 1 5 0x2 0x0>; /* PB5 periph B I2C2 clock */
343 };
344 };
345
Richard Genoud463c9c72013-03-12 17:54:46 +0100346 i2c_gpio0 {
347 pinctrl_i2c_gpio0: i2c_gpio0-0 {
348 atmel,pins =
349 <0 30 0x0 0x2 /* PA30 gpio multidrive I2C0 data */
350 0 31 0x0 0x2>; /* PA31 gpio multidrive I2C0 clock */
351 };
352 };
353
354 i2c_gpio1 {
355 pinctrl_i2c_gpio1: i2c_gpio1-0 {
356 atmel,pins =
357 <2 0 0x0 0x2 /* PC0 gpio multidrive I2C1 data */
358 2 1 0x0 0x2>; /* PC1 gpio multidrive I2C1 clock */
359 };
360 };
361
362 i2c_gpio2 {
363 pinctrl_i2c_gpio2: i2c_gpio2-0 {
364 atmel,pins =
365 <1 4 0x0 0x2 /* PB4 gpio multidrive I2C2 data */
366 1 5 0x0 0x2>; /* PB5 gpio multidrive I2C2 clock */
367 };
368 };
369
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800370 pioA: gpio@fffff400 {
371 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
372 reg = <0xfffff400 0x200>;
373 interrupts = <2 4 1>;
374 #gpio-cells = <2>;
375 gpio-controller;
376 interrupt-controller;
377 #interrupt-cells = <2>;
378 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100379
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800380 pioB: gpio@fffff600 {
381 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
382 reg = <0xfffff600 0x200>;
383 interrupts = <2 4 1>;
384 #gpio-cells = <2>;
385 gpio-controller;
Jean-Christophe PLAGNIOL-VILLARDfc33ff42012-07-14 15:26:08 +0800386 #gpio-lines = <19>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800387 interrupt-controller;
388 #interrupt-cells = <2>;
389 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100390
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800391 pioC: gpio@fffff800 {
392 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
393 reg = <0xfffff800 0x200>;
394 interrupts = <3 4 1>;
395 #gpio-cells = <2>;
396 gpio-controller;
397 interrupt-controller;
398 #interrupt-cells = <2>;
399 };
400
401 pioD: gpio@fffffa00 {
402 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
403 reg = <0xfffffa00 0x200>;
404 interrupts = <3 4 1>;
405 #gpio-cells = <2>;
406 gpio-controller;
Jean-Christophe PLAGNIOL-VILLARDfc33ff42012-07-14 15:26:08 +0800407 #gpio-lines = <22>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800408 interrupt-controller;
409 #interrupt-cells = <2>;
410 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100411 };
412
Bo Shen544ae6b2013-01-11 15:08:30 +0100413 ssc0: ssc@f0010000 {
414 compatible = "atmel,at91sam9g45-ssc";
415 reg = <0xf0010000 0x4000>;
416 interrupts = <28 4 5>;
417 pinctrl-names = "default";
418 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
419 status = "disabled";
420 };
421
Ludovic Desroches98731372012-11-19 12:23:36 +0100422 mmc0: mmc@f0008000 {
423 compatible = "atmel,hsmci";
424 reg = <0xf0008000 0x600>;
425 interrupts = <12 4 0>;
426 #address-cells = <1>;
427 #size-cells = <0>;
428 status = "disabled";
429 };
430
431 mmc1: mmc@f000c000 {
432 compatible = "atmel,hsmci";
433 reg = <0xf000c000 0x600>;
434 interrupts = <26 4 0>;
435 #address-cells = <1>;
436 #size-cells = <0>;
437 status = "disabled";
438 };
439
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100440 dbgu: serial@fffff200 {
441 compatible = "atmel,at91sam9260-usart";
442 reg = <0xfffff200 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200443 interrupts = <1 4 7>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800444 pinctrl-names = "default";
445 pinctrl-0 = <&pinctrl_dbgu>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100446 status = "disabled";
447 };
448
449 usart0: serial@f801c000 {
450 compatible = "atmel,at91sam9260-usart";
451 reg = <0xf801c000 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200452 interrupts = <5 4 5>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800453 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800454 pinctrl-0 = <&pinctrl_usart0>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100455 status = "disabled";
456 };
457
458 usart1: serial@f8020000 {
459 compatible = "atmel,at91sam9260-usart";
460 reg = <0xf8020000 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200461 interrupts = <6 4 5>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800462 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800463 pinctrl-0 = <&pinctrl_usart1>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100464 status = "disabled";
465 };
466
467 usart2: serial@f8024000 {
468 compatible = "atmel,at91sam9260-usart";
469 reg = <0xf8024000 0x200>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200470 interrupts = <7 4 5>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800471 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800472 pinctrl-0 = <&pinctrl_usart2>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100473 status = "disabled";
474 };
475
476 macb0: ethernet@f802c000 {
477 compatible = "cdns,at32ap7000-macb", "cdns,macb";
478 reg = <0xf802c000 0x100>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200479 interrupts = <24 4 3>;
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800480 pinctrl-names = "default";
481 pinctrl-0 = <&pinctrl_macb0_rmii>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100482 status = "disabled";
483 };
484
485 macb1: ethernet@f8030000 {
486 compatible = "cdns,at32ap7000-macb", "cdns,macb";
487 reg = <0xf8030000 0x100>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200488 interrupts = <27 4 3>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100489 status = "disabled";
490 };
Maxime Ripardd029f372012-05-11 15:35:39 +0200491
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200492 i2c0: i2c@f8010000 {
493 compatible = "atmel,at91sam9x5-i2c";
494 reg = <0xf8010000 0x100>;
495 interrupts = <9 4 6>;
496 #address-cells = <1>;
497 #size-cells = <0>;
Richard Genoude9a72ee2013-03-12 17:54:45 +0100498 pinctrl-names = "default";
499 pinctrl-0 = <&pinctrl_i2c0>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200500 status = "disabled";
501 };
502
503 i2c1: i2c@f8014000 {
504 compatible = "atmel,at91sam9x5-i2c";
505 reg = <0xf8014000 0x100>;
506 interrupts = <10 4 6>;
507 #address-cells = <1>;
508 #size-cells = <0>;
Richard Genoude9a72ee2013-03-12 17:54:45 +0100509 pinctrl-names = "default";
510 pinctrl-0 = <&pinctrl_i2c1>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200511 status = "disabled";
512 };
513
514 i2c2: i2c@f8018000 {
515 compatible = "atmel,at91sam9x5-i2c";
516 reg = <0xf8018000 0x100>;
517 interrupts = <11 4 6>;
518 #address-cells = <1>;
519 #size-cells = <0>;
Richard Genoude9a72ee2013-03-12 17:54:45 +0100520 pinctrl-names = "default";
521 pinctrl-0 = <&pinctrl_i2c2>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200522 status = "disabled";
523 };
524
Maxime Ripardd029f372012-05-11 15:35:39 +0200525 adc0: adc@f804c000 {
526 compatible = "atmel,at91sam9260-adc";
527 reg = <0xf804c000 0x100>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200528 interrupts = <19 4 0>;
Maxime Ripardd029f372012-05-11 15:35:39 +0200529 atmel,adc-use-external;
530 atmel,adc-channels-used = <0xffff>;
531 atmel,adc-vref = <3300>;
532 atmel,adc-num-channels = <12>;
533 atmel,adc-startup-time = <40>;
534 atmel,adc-channel-base = <0x50>;
535 atmel,adc-drdy-mask = <0x1000000>;
536 atmel,adc-status-register = <0x30>;
537 atmel,adc-trigger-register = <0xc0>;
Ludovic Desroches4b50da652013-03-29 10:13:19 +0100538 atmel,adc-res = <8 10>;
539 atmel,adc-res-names = "lowres", "highres";
540 atmel,adc-use-res = "highres";
Maxime Ripardd029f372012-05-11 15:35:39 +0200541
542 trigger@0 {
543 trigger-name = "external-rising";
544 trigger-value = <0x1>;
545 trigger-external;
546 };
547
548 trigger@1 {
549 trigger-name = "external-falling";
550 trigger-value = <0x2>;
551 trigger-external;
552 };
553
554 trigger@2 {
555 trigger-name = "external-any";
556 trigger-value = <0x3>;
557 trigger-external;
558 };
559
560 trigger@3 {
561 trigger-name = "continuous";
562 trigger-value = <0x6>;
563 };
564 };
Nicolas Ferreb909c6c2013-03-22 10:16:56 +0100565
566 rtc@fffffeb0 {
567 compatible = "atmel,at91rm9200-rtc";
568 reg = <0xfffffeb0 0x40>;
569 interrupts = <1 4 7>;
570 status = "disabled";
571 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100572 };
Jean-Christophe PLAGNIOL-VILLARD86a89f42012-02-21 21:38:18 +0800573
574 nand0: nand@40000000 {
575 compatible = "atmel,at91rm9200-nand";
576 #address-cells = <1>;
577 #size-cells = <1>;
578 reg = <0x40000000 0x10000000
Josh Wu5314bc22013-01-23 20:47:09 +0800579 0xffffe000 0x600 /* PMECC Registers */
580 0xffffe600 0x200 /* PMECC Error Location Registers */
581 0x00108000 0x18000 /* PMECC looup table in ROM code */
Jean-Christophe PLAGNIOL-VILLARD86a89f42012-02-21 21:38:18 +0800582 >;
Josh Wu5314bc22013-01-23 20:47:09 +0800583 atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
Jean-Christophe PLAGNIOL-VILLARD86a89f42012-02-21 21:38:18 +0800584 atmel,nand-addr-offset = <21>;
585 atmel,nand-cmd-offset = <22>;
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800586 pinctrl-names = "default";
587 pinctrl-0 = <&pinctrl_nand>;
Nicolas Ferre43528082012-03-22 14:47:40 +0100588 gpios = <&pioD 5 0
589 &pioD 4 0
Jean-Christophe PLAGNIOL-VILLARD86a89f42012-02-21 21:38:18 +0800590 0
591 >;
592 status = "disabled";
593 };
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800594
595 usb0: ohci@00600000 {
596 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
597 reg = <0x00600000 0x100000>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200598 interrupts = <22 4 2>;
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800599 status = "disabled";
600 };
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +0800601
602 usb1: ehci@00700000 {
603 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
604 reg = <0x00700000 0x100000>;
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200605 interrupts = <22 4 2>;
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +0800606 status = "disabled";
607 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100608 };
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800609
610 i2c@0 {
611 compatible = "i2c-gpio";
612 gpios = <&pioA 30 0 /* sda */
613 &pioA 31 0 /* scl */
614 >;
615 i2c-gpio,sda-open-drain;
616 i2c-gpio,scl-open-drain;
617 i2c-gpio,delay-us = <2>; /* ~100 kHz */
618 #address-cells = <1>;
619 #size-cells = <0>;
Richard Genoud463c9c72013-03-12 17:54:46 +0100620 pinctrl-names = "default";
621 pinctrl-0 = <&pinctrl_i2c_gpio0>;
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800622 status = "disabled";
623 };
624
625 i2c@1 {
626 compatible = "i2c-gpio";
627 gpios = <&pioC 0 0 /* sda */
628 &pioC 1 0 /* scl */
629 >;
630 i2c-gpio,sda-open-drain;
631 i2c-gpio,scl-open-drain;
632 i2c-gpio,delay-us = <2>; /* ~100 kHz */
633 #address-cells = <1>;
634 #size-cells = <0>;
Richard Genoud463c9c72013-03-12 17:54:46 +0100635 pinctrl-names = "default";
636 pinctrl-0 = <&pinctrl_i2c_gpio1>;
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800637 status = "disabled";
638 };
639
640 i2c@2 {
641 compatible = "i2c-gpio";
642 gpios = <&pioB 4 0 /* sda */
643 &pioB 5 0 /* scl */
644 >;
645 i2c-gpio,sda-open-drain;
646 i2c-gpio,scl-open-drain;
647 i2c-gpio,delay-us = <2>; /* ~100 kHz */
648 #address-cells = <1>;
649 #size-cells = <0>;
Richard Genoud463c9c72013-03-12 17:54:46 +0100650 pinctrl-names = "default";
651 pinctrl-0 = <&pinctrl_i2c_gpio2>;
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800652 status = "disabled";
653 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100654};