blob: dcb8fc185df748d695b3a4617475dcb856bd16c5 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/types.h>
34#include <linux/bitops.h>
35#include <linux/dma-mapping.h>
36#include <linux/errno.h>
37#include <linux/kernel.h>
38#include <linux/list.h>
39#include <linux/log2.h>
40#include <linux/pci.h>
41#include <linux/slab.h>
42#include <linux/string.h>
43#include <linux/bitops.h>
44#include "qed.h"
45#include "qed_cxt.h"
46#include "qed_dev_api.h"
47#include "qed_hsi.h"
48#include "qed_hw.h"
49#include "qed_init_ops.h"
50#include "qed_reg_addr.h"
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030051#include "qed_sriov.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020052
53/* Max number of connection types in HW (DQ/CDU etc.) */
54#define MAX_CONN_TYPES PROTOCOLID_COMMON
55#define NUM_TASK_TYPES 2
56#define NUM_TASK_PF_SEGMENTS 4
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030057#define NUM_TASK_VF_SEGMENTS 1
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020058
59/* QM constants */
60#define QM_PQ_ELEMENT_SIZE 4 /* in bytes */
61
62/* Doorbell-Queue constants */
63#define DQ_RANGE_SHIFT 4
64#define DQ_RANGE_ALIGN BIT(DQ_RANGE_SHIFT)
65
Yuval Mintzdbb799c2016-06-03 14:35:35 +030066/* Searcher constants */
67#define SRC_MIN_NUM_ELEMS 256
68
69/* Timers constants */
70#define TM_SHIFT 7
71#define TM_ALIGN BIT(TM_SHIFT)
72#define TM_ELEM_SIZE 4
73
Ram Amrani51ff1722016-10-01 21:59:57 +030074/* For RoCE we configure to 64K to cover for RoCE max tasks 256K purpose. */
Yuval Mintz0189efb2016-10-13 22:57:02 +030075#define ILT_DEFAULT_HW_P_SIZE (IS_ENABLED(CONFIG_QED_RDMA) ? 4 : 3)
Ram Amrani51ff1722016-10-01 21:59:57 +030076
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020077#define ILT_PAGE_IN_BYTES(hw_p_size) (1U << ((hw_p_size) + 12))
78#define ILT_CFG_REG(cli, reg) PSWRQ2_REG_ ## cli ## _ ## reg ## _RT_OFFSET
79
80/* ILT entry structure */
81#define ILT_ENTRY_PHY_ADDR_MASK 0x000FFFFFFFFFFFULL
82#define ILT_ENTRY_PHY_ADDR_SHIFT 0
83#define ILT_ENTRY_VALID_MASK 0x1ULL
84#define ILT_ENTRY_VALID_SHIFT 52
85#define ILT_ENTRY_IN_REGS 2
86#define ILT_REG_SIZE_IN_BYTES 4
87
88/* connection context union */
89union conn_context {
90 struct core_conn_context core_ctx;
91 struct eth_conn_context eth_ctx;
Yuval Mintzdbb799c2016-06-03 14:35:35 +030092 struct iscsi_conn_context iscsi_ctx;
93 struct roce_conn_context roce_ctx;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020094};
95
Yuval Mintzdbb799c2016-06-03 14:35:35 +030096/* TYPE-0 task context - iSCSI */
97union type0_task_context {
98 struct iscsi_task_context iscsi_ctx;
99};
100
101/* TYPE-1 task context - ROCE */
102union type1_task_context {
103 struct rdma_task_context roce_ctx;
104};
105
106struct src_ent {
107 u8 opaque[56];
108 u64 next;
109};
110
111#define CDUT_SEG_ALIGNMET 3 /* in 4k chunks */
112#define CDUT_SEG_ALIGNMET_IN_BYTES (1 << (CDUT_SEG_ALIGNMET + 12))
113
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200114#define CONN_CXT_SIZE(p_hwfn) \
115 ALIGNED_TYPE_SIZE(union conn_context, p_hwfn)
116
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300117#define SRQ_CXT_SIZE (sizeof(struct rdma_srq_context))
118
119#define TYPE0_TASK_CXT_SIZE(p_hwfn) \
120 ALIGNED_TYPE_SIZE(union type0_task_context, p_hwfn)
121
122/* Alignment is inherent to the type1_task_context structure */
123#define TYPE1_TASK_CXT_SIZE(p_hwfn) sizeof(union type1_task_context)
124
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200125/* PF per protocl configuration object */
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300126#define TASK_SEGMENTS (NUM_TASK_PF_SEGMENTS + NUM_TASK_VF_SEGMENTS)
127#define TASK_SEGMENT_VF (NUM_TASK_PF_SEGMENTS)
128
129struct qed_tid_seg {
130 u32 count;
131 u8 type;
132 bool has_fl_mem;
133};
134
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200135struct qed_conn_type_cfg {
136 u32 cid_count;
137 u32 cid_start;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300138 u32 cids_per_vf;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300139 struct qed_tid_seg tid_seg[TASK_SEGMENTS];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200140};
141
142/* ILT Client configuration, Per connection type (protocol) resources. */
143#define ILT_CLI_PF_BLOCKS (1 + NUM_TASK_PF_SEGMENTS * 2)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300144#define ILT_CLI_VF_BLOCKS (1 + NUM_TASK_VF_SEGMENTS * 2)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200145#define CDUC_BLK (0)
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300146#define SRQ_BLK (0)
147#define CDUT_SEG_BLK(n) (1 + (u8)(n))
148#define CDUT_FL_SEG_BLK(n, X) (1 + (n) + NUM_TASK_ ## X ## _SEGMENTS)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200149
150enum ilt_clients {
151 ILT_CLI_CDUC,
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300152 ILT_CLI_CDUT,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200153 ILT_CLI_QM,
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300154 ILT_CLI_TM,
155 ILT_CLI_SRC,
156 ILT_CLI_TSDM,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200157 ILT_CLI_MAX
158};
159
160struct ilt_cfg_pair {
161 u32 reg;
162 u32 val;
163};
164
165struct qed_ilt_cli_blk {
166 u32 total_size; /* 0 means not active */
167 u32 real_size_in_page;
168 u32 start_line;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300169 u32 dynamic_line_cnt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200170};
171
172struct qed_ilt_client_cfg {
173 bool active;
174
175 /* ILT boundaries */
176 struct ilt_cfg_pair first;
177 struct ilt_cfg_pair last;
178 struct ilt_cfg_pair p_size;
179
180 /* ILT client blocks for PF */
181 struct qed_ilt_cli_blk pf_blks[ILT_CLI_PF_BLOCKS];
182 u32 pf_total_lines;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300183
184 /* ILT client blocks for VFs */
185 struct qed_ilt_cli_blk vf_blks[ILT_CLI_VF_BLOCKS];
186 u32 vf_total_lines;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200187};
188
189/* Per Path -
190 * ILT shadow table
191 * Protocol acquired CID lists
192 * PF start line in ILT
193 */
194struct qed_dma_mem {
195 dma_addr_t p_phys;
196 void *p_virt;
197 size_t size;
198};
199
200struct qed_cid_acquired_map {
201 u32 start_cid;
202 u32 max_count;
203 unsigned long *cid_map;
204};
205
206struct qed_cxt_mngr {
207 /* Per protocl configuration */
208 struct qed_conn_type_cfg conn_cfg[MAX_CONN_TYPES];
209
210 /* computed ILT structure */
211 struct qed_ilt_client_cfg clients[ILT_CLI_MAX];
212
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300213 /* Task type sizes */
214 u32 task_type_size[NUM_TASK_TYPES];
215
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300216 /* total number of VFs for this hwfn -
217 * ALL VFs are symmetric in terms of HW resources
218 */
219 u32 vf_count;
220
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300221 /* total number of SRQ's for this hwfn */
222 u32 srq_count;
223
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200224 /* Acquired CIDs */
225 struct qed_cid_acquired_map acquired[MAX_CONN_TYPES];
226
227 /* ILT shadow table */
228 struct qed_dma_mem *ilt_shadow;
229 u32 pf_start_line;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300230
231 /* Mutex for a dynamic ILT allocation */
232 struct mutex mutex;
233
234 /* SRC T2 */
235 struct qed_dma_mem *t2;
236 u32 t2_num_pages;
237 u64 first_free;
238 u64 last_free;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200239};
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300240static bool src_proto(enum protocol_type type)
241{
242 return type == PROTOCOLID_ISCSI ||
243 type == PROTOCOLID_ROCE;
244}
245
246static bool tm_cid_proto(enum protocol_type type)
247{
248 return type == PROTOCOLID_ISCSI ||
249 type == PROTOCOLID_ROCE;
250}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200251
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300252/* counts the iids for the CDU/CDUC ILT client configuration */
253struct qed_cdu_iids {
254 u32 pf_cids;
255 u32 per_vf_cids;
256};
257
258static void qed_cxt_cdu_iids(struct qed_cxt_mngr *p_mngr,
259 struct qed_cdu_iids *iids)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200260{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300261 u32 type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200262
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300263 for (type = 0; type < MAX_CONN_TYPES; type++) {
264 iids->pf_cids += p_mngr->conn_cfg[type].cid_count;
265 iids->per_vf_cids += p_mngr->conn_cfg[type].cids_per_vf;
266 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200267}
268
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300269/* counts the iids for the Searcher block configuration */
270struct qed_src_iids {
271 u32 pf_cids;
272 u32 per_vf_cids;
273};
274
275static void qed_cxt_src_iids(struct qed_cxt_mngr *p_mngr,
276 struct qed_src_iids *iids)
277{
278 u32 i;
279
280 for (i = 0; i < MAX_CONN_TYPES; i++) {
281 if (!src_proto(i))
282 continue;
283
284 iids->pf_cids += p_mngr->conn_cfg[i].cid_count;
285 iids->per_vf_cids += p_mngr->conn_cfg[i].cids_per_vf;
286 }
287}
288
289/* counts the iids for the Timers block configuration */
290struct qed_tm_iids {
291 u32 pf_cids;
292 u32 pf_tids[NUM_TASK_PF_SEGMENTS]; /* per segment */
293 u32 pf_tids_total;
294 u32 per_vf_cids;
295 u32 per_vf_tids;
296};
297
298static void qed_cxt_tm_iids(struct qed_cxt_mngr *p_mngr,
299 struct qed_tm_iids *iids)
300{
301 u32 i, j;
302
303 for (i = 0; i < MAX_CONN_TYPES; i++) {
304 struct qed_conn_type_cfg *p_cfg = &p_mngr->conn_cfg[i];
305
306 if (tm_cid_proto(i)) {
307 iids->pf_cids += p_cfg->cid_count;
308 iids->per_vf_cids += p_cfg->cids_per_vf;
309 }
310 }
311
312 iids->pf_cids = roundup(iids->pf_cids, TM_ALIGN);
313 iids->per_vf_cids = roundup(iids->per_vf_cids, TM_ALIGN);
314 iids->per_vf_tids = roundup(iids->per_vf_tids, TM_ALIGN);
315
316 for (iids->pf_tids_total = 0, j = 0; j < NUM_TASK_PF_SEGMENTS; j++) {
317 iids->pf_tids[j] = roundup(iids->pf_tids[j], TM_ALIGN);
318 iids->pf_tids_total += iids->pf_tids[j];
319 }
320}
321
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200322static void qed_cxt_qm_iids(struct qed_hwfn *p_hwfn,
323 struct qed_qm_iids *iids)
324{
325 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300326 struct qed_tid_seg *segs;
327 u32 vf_cids = 0, type, j;
328 u32 vf_tids = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200329
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300330 for (type = 0; type < MAX_CONN_TYPES; type++) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200331 iids->cids += p_mngr->conn_cfg[type].cid_count;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300332 vf_cids += p_mngr->conn_cfg[type].cids_per_vf;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300333
334 segs = p_mngr->conn_cfg[type].tid_seg;
335 /* for each segment there is at most one
336 * protocol for which count is not 0.
337 */
338 for (j = 0; j < NUM_TASK_PF_SEGMENTS; j++)
339 iids->tids += segs[j].count;
340
341 /* The last array elelment is for the VFs. As for PF
342 * segments there can be only one protocol for
343 * which this value is not 0.
344 */
345 vf_tids += segs[NUM_TASK_PF_SEGMENTS].count;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300346 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200347
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300348 iids->vf_cids += vf_cids * p_mngr->vf_count;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300349 iids->tids += vf_tids * p_mngr->vf_count;
350
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300351 DP_VERBOSE(p_hwfn, QED_MSG_ILT,
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300352 "iids: CIDS %08x vf_cids %08x tids %08x vf_tids %08x\n",
353 iids->cids, iids->vf_cids, iids->tids, vf_tids);
354}
355
356static struct qed_tid_seg *qed_cxt_tid_seg_info(struct qed_hwfn *p_hwfn,
357 u32 seg)
358{
359 struct qed_cxt_mngr *p_cfg = p_hwfn->p_cxt_mngr;
360 u32 i;
361
362 /* Find the protocol with tid count > 0 for this segment.
363 * Note: there can only be one and this is already validated.
364 */
365 for (i = 0; i < MAX_CONN_TYPES; i++)
366 if (p_cfg->conn_cfg[i].tid_seg[seg].count)
367 return &p_cfg->conn_cfg[i].tid_seg[seg];
368 return NULL;
369}
370
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300371static void qed_cxt_set_srq_count(struct qed_hwfn *p_hwfn, u32 num_srqs)
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300372{
373 struct qed_cxt_mngr *p_mgr = p_hwfn->p_cxt_mngr;
374
375 p_mgr->srq_count = num_srqs;
376}
377
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300378static u32 qed_cxt_get_srq_count(struct qed_hwfn *p_hwfn)
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300379{
380 struct qed_cxt_mngr *p_mgr = p_hwfn->p_cxt_mngr;
381
382 return p_mgr->srq_count;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200383}
384
385/* set the iids count per protocol */
386static void qed_cxt_set_proto_cid_count(struct qed_hwfn *p_hwfn,
387 enum protocol_type type,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300388 u32 cid_count, u32 vf_cid_cnt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200389{
390 struct qed_cxt_mngr *p_mgr = p_hwfn->p_cxt_mngr;
391 struct qed_conn_type_cfg *p_conn = &p_mgr->conn_cfg[type];
392
393 p_conn->cid_count = roundup(cid_count, DQ_RANGE_ALIGN);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300394 p_conn->cids_per_vf = roundup(vf_cid_cnt, DQ_RANGE_ALIGN);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300395
396 if (type == PROTOCOLID_ROCE) {
397 u32 page_sz = p_mgr->clients[ILT_CLI_CDUC].p_size.val;
398 u32 cxt_size = CONN_CXT_SIZE(p_hwfn);
399 u32 elems_per_page = ILT_PAGE_IN_BYTES(page_sz) / cxt_size;
400
401 p_conn->cid_count = roundup(p_conn->cid_count, elems_per_page);
402 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300403}
404
Yuval Mintz1a635e42016-08-15 10:42:43 +0300405u32 qed_cxt_get_proto_cid_count(struct qed_hwfn *p_hwfn,
406 enum protocol_type type, u32 *vf_cid)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300407{
408 if (vf_cid)
409 *vf_cid = p_hwfn->p_cxt_mngr->conn_cfg[type].cids_per_vf;
410
411 return p_hwfn->p_cxt_mngr->conn_cfg[type].cid_count;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200412}
413
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300414u32 qed_cxt_get_proto_cid_start(struct qed_hwfn *p_hwfn,
415 enum protocol_type type)
416{
417 return p_hwfn->p_cxt_mngr->acquired[type].start_cid;
418}
419
420u32 qed_cxt_get_proto_tid_count(struct qed_hwfn *p_hwfn,
421 enum protocol_type type)
422{
423 u32 cnt = 0;
424 int i;
425
426 for (i = 0; i < TASK_SEGMENTS; i++)
427 cnt += p_hwfn->p_cxt_mngr->conn_cfg[type].tid_seg[i].count;
428
429 return cnt;
430}
431
Yuval Mintz1a635e42016-08-15 10:42:43 +0300432static void qed_cxt_set_proto_tid_count(struct qed_hwfn *p_hwfn,
433 enum protocol_type proto,
434 u8 seg,
435 u8 seg_type, u32 count, bool has_fl)
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300436{
437 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
438 struct qed_tid_seg *p_seg = &p_mngr->conn_cfg[proto].tid_seg[seg];
439
440 p_seg->count = count;
441 p_seg->has_fl_mem = has_fl;
442 p_seg->type = seg_type;
443}
444
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200445static void qed_ilt_cli_blk_fill(struct qed_ilt_client_cfg *p_cli,
446 struct qed_ilt_cli_blk *p_blk,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300447 u32 start_line, u32 total_size, u32 elem_size)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200448{
449 u32 ilt_size = ILT_PAGE_IN_BYTES(p_cli->p_size.val);
450
451 /* verify thatits called only once for each block */
452 if (p_blk->total_size)
453 return;
454
455 p_blk->total_size = total_size;
456 p_blk->real_size_in_page = 0;
457 if (elem_size)
458 p_blk->real_size_in_page = (ilt_size / elem_size) * elem_size;
459 p_blk->start_line = start_line;
460}
461
462static void qed_ilt_cli_adv_line(struct qed_hwfn *p_hwfn,
463 struct qed_ilt_client_cfg *p_cli,
464 struct qed_ilt_cli_blk *p_blk,
465 u32 *p_line, enum ilt_clients client_id)
466{
467 if (!p_blk->total_size)
468 return;
469
470 if (!p_cli->active)
471 p_cli->first.val = *p_line;
472
473 p_cli->active = true;
Yuval Mintz1a635e42016-08-15 10:42:43 +0300474 *p_line += DIV_ROUND_UP(p_blk->total_size, p_blk->real_size_in_page);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200475 p_cli->last.val = *p_line - 1;
476
477 DP_VERBOSE(p_hwfn, QED_MSG_ILT,
478 "ILT[Client %d] - Lines: [%08x - %08x]. Block - Size %08x [Real %08x] Start line %d\n",
479 client_id, p_cli->first.val,
480 p_cli->last.val, p_blk->total_size,
481 p_blk->real_size_in_page, p_blk->start_line);
482}
483
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300484static u32 qed_ilt_get_dynamic_line_cnt(struct qed_hwfn *p_hwfn,
485 enum ilt_clients ilt_client)
486{
487 u32 cid_count = p_hwfn->p_cxt_mngr->conn_cfg[PROTOCOLID_ROCE].cid_count;
488 struct qed_ilt_client_cfg *p_cli;
489 u32 lines_to_skip = 0;
490 u32 cxts_per_p;
491
492 if (ilt_client == ILT_CLI_CDUC) {
493 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUC];
494
495 cxts_per_p = ILT_PAGE_IN_BYTES(p_cli->p_size.val) /
496 (u32) CONN_CXT_SIZE(p_hwfn);
497
498 lines_to_skip = cid_count / cxts_per_p;
499 }
500
501 return lines_to_skip;
502}
503
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200504int qed_cxt_cfg_ilt_compute(struct qed_hwfn *p_hwfn)
505{
506 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300507 u32 curr_line, total, i, task_size, line;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200508 struct qed_ilt_client_cfg *p_cli;
509 struct qed_ilt_cli_blk *p_blk;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300510 struct qed_cdu_iids cdu_iids;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300511 struct qed_src_iids src_iids;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200512 struct qed_qm_iids qm_iids;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300513 struct qed_tm_iids tm_iids;
514 struct qed_tid_seg *p_seg;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200515
516 memset(&qm_iids, 0, sizeof(qm_iids));
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300517 memset(&cdu_iids, 0, sizeof(cdu_iids));
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300518 memset(&src_iids, 0, sizeof(src_iids));
519 memset(&tm_iids, 0, sizeof(tm_iids));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200520
521 p_mngr->pf_start_line = RESC_START(p_hwfn, QED_ILT);
522
523 DP_VERBOSE(p_hwfn, QED_MSG_ILT,
524 "hwfn [%d] - Set context manager starting line to be 0x%08x\n",
525 p_hwfn->my_id, p_hwfn->p_cxt_mngr->pf_start_line);
526
527 /* CDUC */
528 p_cli = &p_mngr->clients[ILT_CLI_CDUC];
529 curr_line = p_mngr->pf_start_line;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300530
531 /* CDUC PF */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200532 p_cli->pf_total_lines = 0;
533
534 /* get the counters for the CDUC and QM clients */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300535 qed_cxt_cdu_iids(p_mngr, &cdu_iids);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200536
537 p_blk = &p_cli->pf_blks[CDUC_BLK];
538
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300539 total = cdu_iids.pf_cids * CONN_CXT_SIZE(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200540
541 qed_ilt_cli_blk_fill(p_cli, p_blk, curr_line,
542 total, CONN_CXT_SIZE(p_hwfn));
543
544 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line, ILT_CLI_CDUC);
545 p_cli->pf_total_lines = curr_line - p_blk->start_line;
546
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300547 p_blk->dynamic_line_cnt = qed_ilt_get_dynamic_line_cnt(p_hwfn,
548 ILT_CLI_CDUC);
549
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300550 /* CDUC VF */
551 p_blk = &p_cli->vf_blks[CDUC_BLK];
552 total = cdu_iids.per_vf_cids * CONN_CXT_SIZE(p_hwfn);
553
554 qed_ilt_cli_blk_fill(p_cli, p_blk, curr_line,
555 total, CONN_CXT_SIZE(p_hwfn));
556
557 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line, ILT_CLI_CDUC);
558 p_cli->vf_total_lines = curr_line - p_blk->start_line;
559
560 for (i = 1; i < p_mngr->vf_count; i++)
561 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
562 ILT_CLI_CDUC);
563
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300564 /* CDUT PF */
565 p_cli = &p_mngr->clients[ILT_CLI_CDUT];
566 p_cli->first.val = curr_line;
567
568 /* first the 'working' task memory */
569 for (i = 0; i < NUM_TASK_PF_SEGMENTS; i++) {
570 p_seg = qed_cxt_tid_seg_info(p_hwfn, i);
571 if (!p_seg || p_seg->count == 0)
572 continue;
573
574 p_blk = &p_cli->pf_blks[CDUT_SEG_BLK(i)];
575 total = p_seg->count * p_mngr->task_type_size[p_seg->type];
576 qed_ilt_cli_blk_fill(p_cli, p_blk, curr_line, total,
577 p_mngr->task_type_size[p_seg->type]);
578
579 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
580 ILT_CLI_CDUT);
581 }
582
583 /* next the 'init' task memory (forced load memory) */
584 for (i = 0; i < NUM_TASK_PF_SEGMENTS; i++) {
585 p_seg = qed_cxt_tid_seg_info(p_hwfn, i);
586 if (!p_seg || p_seg->count == 0)
587 continue;
588
589 p_blk = &p_cli->pf_blks[CDUT_FL_SEG_BLK(i, PF)];
590
591 if (!p_seg->has_fl_mem) {
592 /* The segment is active (total size pf 'working'
593 * memory is > 0) but has no FL (forced-load, Init)
594 * memory. Thus:
595 *
596 * 1. The total-size in the corrsponding FL block of
597 * the ILT client is set to 0 - No ILT line are
598 * provisioned and no ILT memory allocated.
599 *
600 * 2. The start-line of said block is set to the
601 * start line of the matching working memory
602 * block in the ILT client. This is later used to
603 * configure the CDU segment offset registers and
604 * results in an FL command for TIDs of this
605 * segement behaves as regular load commands
606 * (loading TIDs from the working memory).
607 */
608 line = p_cli->pf_blks[CDUT_SEG_BLK(i)].start_line;
609
610 qed_ilt_cli_blk_fill(p_cli, p_blk, line, 0, 0);
611 continue;
612 }
613 total = p_seg->count * p_mngr->task_type_size[p_seg->type];
614
615 qed_ilt_cli_blk_fill(p_cli, p_blk,
616 curr_line, total,
617 p_mngr->task_type_size[p_seg->type]);
618
619 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
620 ILT_CLI_CDUT);
621 }
622 p_cli->pf_total_lines = curr_line - p_cli->pf_blks[0].start_line;
623
624 /* CDUT VF */
625 p_seg = qed_cxt_tid_seg_info(p_hwfn, TASK_SEGMENT_VF);
626 if (p_seg && p_seg->count) {
627 /* Stricly speaking we need to iterate over all VF
628 * task segment types, but a VF has only 1 segment
629 */
630
631 /* 'working' memory */
632 total = p_seg->count * p_mngr->task_type_size[p_seg->type];
633
634 p_blk = &p_cli->vf_blks[CDUT_SEG_BLK(0)];
635 qed_ilt_cli_blk_fill(p_cli, p_blk,
636 curr_line, total,
637 p_mngr->task_type_size[p_seg->type]);
638
639 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
640 ILT_CLI_CDUT);
641
642 /* 'init' memory */
643 p_blk = &p_cli->vf_blks[CDUT_FL_SEG_BLK(0, VF)];
644 if (!p_seg->has_fl_mem) {
645 /* see comment above */
646 line = p_cli->vf_blks[CDUT_SEG_BLK(0)].start_line;
647 qed_ilt_cli_blk_fill(p_cli, p_blk, line, 0, 0);
648 } else {
649 task_size = p_mngr->task_type_size[p_seg->type];
650 qed_ilt_cli_blk_fill(p_cli, p_blk,
651 curr_line, total, task_size);
652 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
653 ILT_CLI_CDUT);
654 }
655 p_cli->vf_total_lines = curr_line -
656 p_cli->vf_blks[0].start_line;
657
658 /* Now for the rest of the VFs */
659 for (i = 1; i < p_mngr->vf_count; i++) {
660 p_blk = &p_cli->vf_blks[CDUT_SEG_BLK(0)];
661 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
662 ILT_CLI_CDUT);
663
664 p_blk = &p_cli->vf_blks[CDUT_FL_SEG_BLK(0, VF)];
665 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
666 ILT_CLI_CDUT);
667 }
668 }
669
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200670 /* QM */
671 p_cli = &p_mngr->clients[ILT_CLI_QM];
672 p_blk = &p_cli->pf_blks[0];
673
674 qed_cxt_qm_iids(p_hwfn, &qm_iids);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300675 total = qed_qm_pf_mem_size(p_hwfn->rel_pf_id, qm_iids.cids,
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300676 qm_iids.vf_cids, qm_iids.tids,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300677 p_hwfn->qm_info.num_pqs,
678 p_hwfn->qm_info.num_vf_pqs);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200679
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300680 DP_VERBOSE(p_hwfn,
681 QED_MSG_ILT,
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300682 "QM ILT Info, (cids=%d, vf_cids=%d, tids=%d, num_pqs=%d, num_vf_pqs=%d, memory_size=%d)\n",
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300683 qm_iids.cids,
684 qm_iids.vf_cids,
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300685 qm_iids.tids,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300686 p_hwfn->qm_info.num_pqs, p_hwfn->qm_info.num_vf_pqs, total);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200687
688 qed_ilt_cli_blk_fill(p_cli, p_blk,
689 curr_line, total * 0x1000,
690 QM_PQ_ELEMENT_SIZE);
691
692 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line, ILT_CLI_QM);
693 p_cli->pf_total_lines = curr_line - p_blk->start_line;
694
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300695 /* SRC */
696 p_cli = &p_mngr->clients[ILT_CLI_SRC];
697 qed_cxt_src_iids(p_mngr, &src_iids);
698
699 /* Both the PF and VFs searcher connections are stored in the per PF
700 * database. Thus sum the PF searcher cids and all the VFs searcher
701 * cids.
702 */
703 total = src_iids.pf_cids + src_iids.per_vf_cids * p_mngr->vf_count;
704 if (total) {
705 u32 local_max = max_t(u32, total,
706 SRC_MIN_NUM_ELEMS);
707
708 total = roundup_pow_of_two(local_max);
709
710 p_blk = &p_cli->pf_blks[0];
711 qed_ilt_cli_blk_fill(p_cli, p_blk, curr_line,
712 total * sizeof(struct src_ent),
713 sizeof(struct src_ent));
714
715 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
716 ILT_CLI_SRC);
717 p_cli->pf_total_lines = curr_line - p_blk->start_line;
718 }
719
720 /* TM PF */
721 p_cli = &p_mngr->clients[ILT_CLI_TM];
722 qed_cxt_tm_iids(p_mngr, &tm_iids);
723 total = tm_iids.pf_cids + tm_iids.pf_tids_total;
724 if (total) {
725 p_blk = &p_cli->pf_blks[0];
726 qed_ilt_cli_blk_fill(p_cli, p_blk, curr_line,
727 total * TM_ELEM_SIZE, TM_ELEM_SIZE);
728
729 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
730 ILT_CLI_TM);
731 p_cli->pf_total_lines = curr_line - p_blk->start_line;
732 }
733
734 /* TM VF */
735 total = tm_iids.per_vf_cids + tm_iids.per_vf_tids;
736 if (total) {
737 p_blk = &p_cli->vf_blks[0];
738 qed_ilt_cli_blk_fill(p_cli, p_blk, curr_line,
739 total * TM_ELEM_SIZE, TM_ELEM_SIZE);
740
741 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
742 ILT_CLI_TM);
743 p_cli->pf_total_lines = curr_line - p_blk->start_line;
744
745 for (i = 1; i < p_mngr->vf_count; i++)
746 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
747 ILT_CLI_TM);
748 }
749
750 /* TSDM (SRQ CONTEXT) */
751 total = qed_cxt_get_srq_count(p_hwfn);
752
753 if (total) {
754 p_cli = &p_mngr->clients[ILT_CLI_TSDM];
755 p_blk = &p_cli->pf_blks[SRQ_BLK];
756 qed_ilt_cli_blk_fill(p_cli, p_blk, curr_line,
757 total * SRQ_CXT_SIZE, SRQ_CXT_SIZE);
758
759 qed_ilt_cli_adv_line(p_hwfn, p_cli, p_blk, &curr_line,
760 ILT_CLI_TSDM);
761 p_cli->pf_total_lines = curr_line - p_blk->start_line;
762 }
763
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200764 if (curr_line - p_hwfn->p_cxt_mngr->pf_start_line >
765 RESC_NUM(p_hwfn, QED_ILT)) {
766 DP_ERR(p_hwfn, "too many ilt lines...#lines=%d\n",
767 curr_line - p_hwfn->p_cxt_mngr->pf_start_line);
768 return -EINVAL;
769 }
770
771 return 0;
772}
773
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300774static void qed_cxt_src_t2_free(struct qed_hwfn *p_hwfn)
775{
776 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
777 u32 i;
778
779 if (!p_mngr->t2)
780 return;
781
782 for (i = 0; i < p_mngr->t2_num_pages; i++)
783 if (p_mngr->t2[i].p_virt)
784 dma_free_coherent(&p_hwfn->cdev->pdev->dev,
785 p_mngr->t2[i].size,
786 p_mngr->t2[i].p_virt,
787 p_mngr->t2[i].p_phys);
788
789 kfree(p_mngr->t2);
790 p_mngr->t2 = NULL;
791}
792
793static int qed_cxt_src_t2_alloc(struct qed_hwfn *p_hwfn)
794{
795 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
796 u32 conn_num, total_size, ent_per_page, psz, i;
797 struct qed_ilt_client_cfg *p_src;
798 struct qed_src_iids src_iids;
799 struct qed_dma_mem *p_t2;
800 int rc;
801
802 memset(&src_iids, 0, sizeof(src_iids));
803
804 /* if the SRC ILT client is inactive - there are no connection
805 * requiring the searcer, leave.
806 */
807 p_src = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_SRC];
808 if (!p_src->active)
809 return 0;
810
811 qed_cxt_src_iids(p_mngr, &src_iids);
812 conn_num = src_iids.pf_cids + src_iids.per_vf_cids * p_mngr->vf_count;
813 total_size = conn_num * sizeof(struct src_ent);
814
815 /* use the same page size as the SRC ILT client */
816 psz = ILT_PAGE_IN_BYTES(p_src->p_size.val);
817 p_mngr->t2_num_pages = DIV_ROUND_UP(total_size, psz);
818
819 /* allocate t2 */
Joe Perches2591c282016-09-04 14:24:03 -0700820 p_mngr->t2 = kcalloc(p_mngr->t2_num_pages, sizeof(struct qed_dma_mem),
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300821 GFP_KERNEL);
822 if (!p_mngr->t2) {
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300823 rc = -ENOMEM;
824 goto t2_fail;
825 }
826
827 /* allocate t2 pages */
828 for (i = 0; i < p_mngr->t2_num_pages; i++) {
829 u32 size = min_t(u32, total_size, psz);
830 void **p_virt = &p_mngr->t2[i].p_virt;
831
832 *p_virt = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
833 size,
834 &p_mngr->t2[i].p_phys, GFP_KERNEL);
835 if (!p_mngr->t2[i].p_virt) {
836 rc = -ENOMEM;
837 goto t2_fail;
838 }
839 memset(*p_virt, 0, size);
840 p_mngr->t2[i].size = size;
841 total_size -= size;
842 }
843
844 /* Set the t2 pointers */
845
846 /* entries per page - must be a power of two */
847 ent_per_page = psz / sizeof(struct src_ent);
848
849 p_mngr->first_free = (u64) p_mngr->t2[0].p_phys;
850
851 p_t2 = &p_mngr->t2[(conn_num - 1) / ent_per_page];
852 p_mngr->last_free = (u64) p_t2->p_phys +
853 ((conn_num - 1) & (ent_per_page - 1)) * sizeof(struct src_ent);
854
855 for (i = 0; i < p_mngr->t2_num_pages; i++) {
856 u32 ent_num = min_t(u32,
857 ent_per_page,
858 conn_num);
859 struct src_ent *entries = p_mngr->t2[i].p_virt;
860 u64 p_ent_phys = (u64) p_mngr->t2[i].p_phys, val;
861 u32 j;
862
863 for (j = 0; j < ent_num - 1; j++) {
864 val = p_ent_phys + (j + 1) * sizeof(struct src_ent);
865 entries[j].next = cpu_to_be64(val);
866 }
867
868 if (i < p_mngr->t2_num_pages - 1)
869 val = (u64) p_mngr->t2[i + 1].p_phys;
870 else
871 val = 0;
872 entries[j].next = cpu_to_be64(val);
873
Dan Carpenter01e517f2016-06-07 15:04:16 +0300874 conn_num -= ent_num;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300875 }
876
877 return 0;
878
879t2_fail:
880 qed_cxt_src_t2_free(p_hwfn);
881 return rc;
882}
883
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200884#define for_each_ilt_valid_client(pos, clients) \
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300885 for (pos = 0; pos < ILT_CLI_MAX; pos++) \
886 if (!clients[pos].active) { \
887 continue; \
888 } else \
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200889
890/* Total number of ILT lines used by this PF */
891static u32 qed_cxt_ilt_shadow_size(struct qed_ilt_client_cfg *ilt_clients)
892{
893 u32 size = 0;
894 u32 i;
895
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300896 for_each_ilt_valid_client(i, ilt_clients)
897 size += (ilt_clients[i].last.val - ilt_clients[i].first.val + 1);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200898
899 return size;
900}
901
902static void qed_ilt_shadow_free(struct qed_hwfn *p_hwfn)
903{
904 struct qed_ilt_client_cfg *p_cli = p_hwfn->p_cxt_mngr->clients;
905 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
906 u32 ilt_size, i;
907
908 ilt_size = qed_cxt_ilt_shadow_size(p_cli);
909
910 for (i = 0; p_mngr->ilt_shadow && i < ilt_size; i++) {
911 struct qed_dma_mem *p_dma = &p_mngr->ilt_shadow[i];
912
913 if (p_dma->p_virt)
914 dma_free_coherent(&p_hwfn->cdev->pdev->dev,
915 p_dma->size, p_dma->p_virt,
916 p_dma->p_phys);
917 p_dma->p_virt = NULL;
918 }
919 kfree(p_mngr->ilt_shadow);
920}
921
922static int qed_ilt_blk_alloc(struct qed_hwfn *p_hwfn,
923 struct qed_ilt_cli_blk *p_blk,
924 enum ilt_clients ilt_client,
925 u32 start_line_offset)
926{
927 struct qed_dma_mem *ilt_shadow = p_hwfn->p_cxt_mngr->ilt_shadow;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300928 u32 lines, line, sz_left, lines_to_skip = 0;
929
930 /* Special handling for RoCE that supports dynamic allocation */
931 if ((p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) &&
932 ((ilt_client == ILT_CLI_CDUT) || ilt_client == ILT_CLI_TSDM))
933 return 0;
934
935 lines_to_skip = p_blk->dynamic_line_cnt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200936
937 if (!p_blk->total_size)
938 return 0;
939
940 sz_left = p_blk->total_size;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300941 lines = DIV_ROUND_UP(sz_left, p_blk->real_size_in_page) - lines_to_skip;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200942 line = p_blk->start_line + start_line_offset -
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300943 p_hwfn->p_cxt_mngr->pf_start_line + lines_to_skip;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200944
945 for (; lines; lines--) {
946 dma_addr_t p_phys;
947 void *p_virt;
948 u32 size;
949
Yuval Mintz1a635e42016-08-15 10:42:43 +0300950 size = min_t(u32, sz_left, p_blk->real_size_in_page);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200951 p_virt = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300952 size, &p_phys, GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200953 if (!p_virt)
954 return -ENOMEM;
955 memset(p_virt, 0, size);
956
957 ilt_shadow[line].p_phys = p_phys;
958 ilt_shadow[line].p_virt = p_virt;
959 ilt_shadow[line].size = size;
960
961 DP_VERBOSE(p_hwfn, QED_MSG_ILT,
962 "ILT shadow: Line [%d] Physical 0x%llx Virtual %p Size %d\n",
963 line, (u64)p_phys, p_virt, size);
964
965 sz_left -= size;
966 line++;
967 }
968
969 return 0;
970}
971
972static int qed_ilt_shadow_alloc(struct qed_hwfn *p_hwfn)
973{
974 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
975 struct qed_ilt_client_cfg *clients = p_mngr->clients;
976 struct qed_ilt_cli_blk *p_blk;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300977 u32 size, i, j, k;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200978 int rc;
979
980 size = qed_cxt_ilt_shadow_size(clients);
981 p_mngr->ilt_shadow = kcalloc(size, sizeof(struct qed_dma_mem),
982 GFP_KERNEL);
983 if (!p_mngr->ilt_shadow) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200984 rc = -ENOMEM;
985 goto ilt_shadow_fail;
986 }
987
988 DP_VERBOSE(p_hwfn, QED_MSG_ILT,
989 "Allocated 0x%x bytes for ilt shadow\n",
990 (u32)(size * sizeof(struct qed_dma_mem)));
991
992 for_each_ilt_valid_client(i, clients) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200993 for (j = 0; j < ILT_CLI_PF_BLOCKS; j++) {
994 p_blk = &clients[i].pf_blks[j];
995 rc = qed_ilt_blk_alloc(p_hwfn, p_blk, i, 0);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300996 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200997 goto ilt_shadow_fail;
998 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300999 for (k = 0; k < p_mngr->vf_count; k++) {
1000 for (j = 0; j < ILT_CLI_VF_BLOCKS; j++) {
1001 u32 lines = clients[i].vf_total_lines * k;
1002
1003 p_blk = &clients[i].vf_blks[j];
1004 rc = qed_ilt_blk_alloc(p_hwfn, p_blk, i, lines);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001005 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001006 goto ilt_shadow_fail;
1007 }
1008 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001009 }
1010
1011 return 0;
1012
1013ilt_shadow_fail:
1014 qed_ilt_shadow_free(p_hwfn);
1015 return rc;
1016}
1017
1018static void qed_cid_map_free(struct qed_hwfn *p_hwfn)
1019{
1020 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
1021 u32 type;
1022
1023 for (type = 0; type < MAX_CONN_TYPES; type++) {
1024 kfree(p_mngr->acquired[type].cid_map);
1025 p_mngr->acquired[type].max_count = 0;
1026 p_mngr->acquired[type].start_cid = 0;
1027 }
1028}
1029
1030static int qed_cid_map_alloc(struct qed_hwfn *p_hwfn)
1031{
1032 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
1033 u32 start_cid = 0;
1034 u32 type;
1035
1036 for (type = 0; type < MAX_CONN_TYPES; type++) {
1037 u32 cid_cnt = p_hwfn->p_cxt_mngr->conn_cfg[type].cid_count;
1038 u32 size;
1039
1040 if (cid_cnt == 0)
1041 continue;
1042
1043 size = DIV_ROUND_UP(cid_cnt,
1044 sizeof(unsigned long) * BITS_PER_BYTE) *
1045 sizeof(unsigned long);
1046 p_mngr->acquired[type].cid_map = kzalloc(size, GFP_KERNEL);
1047 if (!p_mngr->acquired[type].cid_map)
1048 goto cid_map_fail;
1049
1050 p_mngr->acquired[type].max_count = cid_cnt;
1051 p_mngr->acquired[type].start_cid = start_cid;
1052
1053 p_hwfn->p_cxt_mngr->conn_cfg[type].cid_start = start_cid;
1054
1055 DP_VERBOSE(p_hwfn, QED_MSG_CXT,
1056 "Type %08x start: %08x count %08x\n",
1057 type, p_mngr->acquired[type].start_cid,
1058 p_mngr->acquired[type].max_count);
1059 start_cid += cid_cnt;
1060 }
1061
1062 return 0;
1063
1064cid_map_fail:
1065 qed_cid_map_free(p_hwfn);
1066 return -ENOMEM;
1067}
1068
1069int qed_cxt_mngr_alloc(struct qed_hwfn *p_hwfn)
1070{
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001071 struct qed_ilt_client_cfg *clients;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001072 struct qed_cxt_mngr *p_mngr;
1073 u32 i;
1074
Yuval Mintz60fffb32016-02-21 11:40:07 +02001075 p_mngr = kzalloc(sizeof(*p_mngr), GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07001076 if (!p_mngr)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001077 return -ENOMEM;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001078
1079 /* Initialize ILT client registers */
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001080 clients = p_mngr->clients;
1081 clients[ILT_CLI_CDUC].first.reg = ILT_CFG_REG(CDUC, FIRST_ILT);
1082 clients[ILT_CLI_CDUC].last.reg = ILT_CFG_REG(CDUC, LAST_ILT);
1083 clients[ILT_CLI_CDUC].p_size.reg = ILT_CFG_REG(CDUC, P_SIZE);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001084
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001085 clients[ILT_CLI_QM].first.reg = ILT_CFG_REG(QM, FIRST_ILT);
1086 clients[ILT_CLI_QM].last.reg = ILT_CFG_REG(QM, LAST_ILT);
1087 clients[ILT_CLI_QM].p_size.reg = ILT_CFG_REG(QM, P_SIZE);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001088
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001089 clients[ILT_CLI_TM].first.reg = ILT_CFG_REG(TM, FIRST_ILT);
1090 clients[ILT_CLI_TM].last.reg = ILT_CFG_REG(TM, LAST_ILT);
1091 clients[ILT_CLI_TM].p_size.reg = ILT_CFG_REG(TM, P_SIZE);
1092
1093 clients[ILT_CLI_SRC].first.reg = ILT_CFG_REG(SRC, FIRST_ILT);
1094 clients[ILT_CLI_SRC].last.reg = ILT_CFG_REG(SRC, LAST_ILT);
1095 clients[ILT_CLI_SRC].p_size.reg = ILT_CFG_REG(SRC, P_SIZE);
1096
1097 clients[ILT_CLI_CDUT].first.reg = ILT_CFG_REG(CDUT, FIRST_ILT);
1098 clients[ILT_CLI_CDUT].last.reg = ILT_CFG_REG(CDUT, LAST_ILT);
1099 clients[ILT_CLI_CDUT].p_size.reg = ILT_CFG_REG(CDUT, P_SIZE);
1100
1101 clients[ILT_CLI_TSDM].first.reg = ILT_CFG_REG(TSDM, FIRST_ILT);
1102 clients[ILT_CLI_TSDM].last.reg = ILT_CFG_REG(TSDM, LAST_ILT);
1103 clients[ILT_CLI_TSDM].p_size.reg = ILT_CFG_REG(TSDM, P_SIZE);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001104 /* default ILT page size for all clients is 32K */
1105 for (i = 0; i < ILT_CLI_MAX; i++)
1106 p_mngr->clients[i].p_size.val = ILT_DEFAULT_HW_P_SIZE;
1107
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001108 /* Initialize task sizes */
1109 p_mngr->task_type_size[0] = TYPE0_TASK_CXT_SIZE(p_hwfn);
1110 p_mngr->task_type_size[1] = TYPE1_TASK_CXT_SIZE(p_hwfn);
1111
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001112 if (p_hwfn->cdev->p_iov_info)
1113 p_mngr->vf_count = p_hwfn->cdev->p_iov_info->total_vfs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001114 /* Initialize the dynamic ILT allocation mutex */
1115 mutex_init(&p_mngr->mutex);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001116
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001117 /* Set the cxt mangr pointer priori to further allocations */
1118 p_hwfn->p_cxt_mngr = p_mngr;
1119
1120 return 0;
1121}
1122
1123int qed_cxt_tables_alloc(struct qed_hwfn *p_hwfn)
1124{
1125 int rc;
1126
1127 /* Allocate the ILT shadow table */
1128 rc = qed_ilt_shadow_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07001129 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001130 goto tables_alloc_fail;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001131
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001132 /* Allocate the T2 table */
1133 rc = qed_cxt_src_t2_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07001134 if (rc)
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001135 goto tables_alloc_fail;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001136
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001137 /* Allocate and initialize the acquired cids bitmaps */
1138 rc = qed_cid_map_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07001139 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001140 goto tables_alloc_fail;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001141
1142 return 0;
1143
1144tables_alloc_fail:
1145 qed_cxt_mngr_free(p_hwfn);
1146 return rc;
1147}
1148
1149void qed_cxt_mngr_free(struct qed_hwfn *p_hwfn)
1150{
1151 if (!p_hwfn->p_cxt_mngr)
1152 return;
1153
1154 qed_cid_map_free(p_hwfn);
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001155 qed_cxt_src_t2_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001156 qed_ilt_shadow_free(p_hwfn);
1157 kfree(p_hwfn->p_cxt_mngr);
1158
1159 p_hwfn->p_cxt_mngr = NULL;
1160}
1161
1162void qed_cxt_mngr_setup(struct qed_hwfn *p_hwfn)
1163{
1164 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
1165 int type;
1166
1167 /* Reset acquired cids */
1168 for (type = 0; type < MAX_CONN_TYPES; type++) {
1169 u32 cid_cnt = p_hwfn->p_cxt_mngr->conn_cfg[type].cid_count;
1170
1171 if (cid_cnt == 0)
1172 continue;
1173
1174 memset(p_mngr->acquired[type].cid_map, 0,
1175 DIV_ROUND_UP(cid_cnt,
1176 sizeof(unsigned long) * BITS_PER_BYTE) *
1177 sizeof(unsigned long));
1178 }
1179}
1180
1181/* CDU Common */
1182#define CDUC_CXT_SIZE_SHIFT \
1183 CDU_REG_CID_ADDR_PARAMS_CONTEXT_SIZE_SHIFT
1184
1185#define CDUC_CXT_SIZE_MASK \
1186 (CDU_REG_CID_ADDR_PARAMS_CONTEXT_SIZE >> CDUC_CXT_SIZE_SHIFT)
1187
1188#define CDUC_BLOCK_WASTE_SHIFT \
1189 CDU_REG_CID_ADDR_PARAMS_BLOCK_WASTE_SHIFT
1190
1191#define CDUC_BLOCK_WASTE_MASK \
1192 (CDU_REG_CID_ADDR_PARAMS_BLOCK_WASTE >> CDUC_BLOCK_WASTE_SHIFT)
1193
1194#define CDUC_NCIB_SHIFT \
1195 CDU_REG_CID_ADDR_PARAMS_NCIB_SHIFT
1196
1197#define CDUC_NCIB_MASK \
1198 (CDU_REG_CID_ADDR_PARAMS_NCIB >> CDUC_NCIB_SHIFT)
1199
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001200#define CDUT_TYPE0_CXT_SIZE_SHIFT \
1201 CDU_REG_SEGMENT0_PARAMS_T0_TID_SIZE_SHIFT
1202
1203#define CDUT_TYPE0_CXT_SIZE_MASK \
1204 (CDU_REG_SEGMENT0_PARAMS_T0_TID_SIZE >> \
1205 CDUT_TYPE0_CXT_SIZE_SHIFT)
1206
1207#define CDUT_TYPE0_BLOCK_WASTE_SHIFT \
1208 CDU_REG_SEGMENT0_PARAMS_T0_TID_BLOCK_WASTE_SHIFT
1209
1210#define CDUT_TYPE0_BLOCK_WASTE_MASK \
1211 (CDU_REG_SEGMENT0_PARAMS_T0_TID_BLOCK_WASTE >> \
1212 CDUT_TYPE0_BLOCK_WASTE_SHIFT)
1213
1214#define CDUT_TYPE0_NCIB_SHIFT \
1215 CDU_REG_SEGMENT0_PARAMS_T0_NUM_TIDS_IN_BLOCK_SHIFT
1216
1217#define CDUT_TYPE0_NCIB_MASK \
1218 (CDU_REG_SEGMENT0_PARAMS_T0_NUM_TIDS_IN_BLOCK >> \
1219 CDUT_TYPE0_NCIB_SHIFT)
1220
1221#define CDUT_TYPE1_CXT_SIZE_SHIFT \
1222 CDU_REG_SEGMENT1_PARAMS_T1_TID_SIZE_SHIFT
1223
1224#define CDUT_TYPE1_CXT_SIZE_MASK \
1225 (CDU_REG_SEGMENT1_PARAMS_T1_TID_SIZE >> \
1226 CDUT_TYPE1_CXT_SIZE_SHIFT)
1227
1228#define CDUT_TYPE1_BLOCK_WASTE_SHIFT \
1229 CDU_REG_SEGMENT1_PARAMS_T1_TID_BLOCK_WASTE_SHIFT
1230
1231#define CDUT_TYPE1_BLOCK_WASTE_MASK \
1232 (CDU_REG_SEGMENT1_PARAMS_T1_TID_BLOCK_WASTE >> \
1233 CDUT_TYPE1_BLOCK_WASTE_SHIFT)
1234
1235#define CDUT_TYPE1_NCIB_SHIFT \
1236 CDU_REG_SEGMENT1_PARAMS_T1_NUM_TIDS_IN_BLOCK_SHIFT
1237
1238#define CDUT_TYPE1_NCIB_MASK \
1239 (CDU_REG_SEGMENT1_PARAMS_T1_NUM_TIDS_IN_BLOCK >> \
1240 CDUT_TYPE1_NCIB_SHIFT)
1241
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001242static void qed_cdu_init_common(struct qed_hwfn *p_hwfn)
1243{
1244 u32 page_sz, elems_per_page, block_waste, cxt_size, cdu_params = 0;
1245
1246 /* CDUC - connection configuration */
1247 page_sz = p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUC].p_size.val;
1248 cxt_size = CONN_CXT_SIZE(p_hwfn);
1249 elems_per_page = ILT_PAGE_IN_BYTES(page_sz) / cxt_size;
1250 block_waste = ILT_PAGE_IN_BYTES(page_sz) - elems_per_page * cxt_size;
1251
1252 SET_FIELD(cdu_params, CDUC_CXT_SIZE, cxt_size);
1253 SET_FIELD(cdu_params, CDUC_BLOCK_WASTE, block_waste);
1254 SET_FIELD(cdu_params, CDUC_NCIB, elems_per_page);
1255 STORE_RT_REG(p_hwfn, CDU_REG_CID_ADDR_PARAMS_RT_OFFSET, cdu_params);
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001256
1257 /* CDUT - type-0 tasks configuration */
1258 page_sz = p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUT].p_size.val;
1259 cxt_size = p_hwfn->p_cxt_mngr->task_type_size[0];
1260 elems_per_page = ILT_PAGE_IN_BYTES(page_sz) / cxt_size;
1261 block_waste = ILT_PAGE_IN_BYTES(page_sz) - elems_per_page * cxt_size;
1262
1263 /* cxt size and block-waste are multipes of 8 */
1264 cdu_params = 0;
1265 SET_FIELD(cdu_params, CDUT_TYPE0_CXT_SIZE, (cxt_size >> 3));
1266 SET_FIELD(cdu_params, CDUT_TYPE0_BLOCK_WASTE, (block_waste >> 3));
1267 SET_FIELD(cdu_params, CDUT_TYPE0_NCIB, elems_per_page);
1268 STORE_RT_REG(p_hwfn, CDU_REG_SEGMENT0_PARAMS_RT_OFFSET, cdu_params);
1269
1270 /* CDUT - type-1 tasks configuration */
1271 cxt_size = p_hwfn->p_cxt_mngr->task_type_size[1];
1272 elems_per_page = ILT_PAGE_IN_BYTES(page_sz) / cxt_size;
1273 block_waste = ILT_PAGE_IN_BYTES(page_sz) - elems_per_page * cxt_size;
1274
1275 /* cxt size and block-waste are multipes of 8 */
1276 cdu_params = 0;
1277 SET_FIELD(cdu_params, CDUT_TYPE1_CXT_SIZE, (cxt_size >> 3));
1278 SET_FIELD(cdu_params, CDUT_TYPE1_BLOCK_WASTE, (block_waste >> 3));
1279 SET_FIELD(cdu_params, CDUT_TYPE1_NCIB, elems_per_page);
1280 STORE_RT_REG(p_hwfn, CDU_REG_SEGMENT1_PARAMS_RT_OFFSET, cdu_params);
1281}
1282
1283/* CDU PF */
1284#define CDU_SEG_REG_TYPE_SHIFT CDU_SEG_TYPE_OFFSET_REG_TYPE_SHIFT
1285#define CDU_SEG_REG_TYPE_MASK 0x1
1286#define CDU_SEG_REG_OFFSET_SHIFT 0
1287#define CDU_SEG_REG_OFFSET_MASK CDU_SEG_TYPE_OFFSET_REG_OFFSET_MASK
1288
1289static void qed_cdu_init_pf(struct qed_hwfn *p_hwfn)
1290{
1291 struct qed_ilt_client_cfg *p_cli;
1292 struct qed_tid_seg *p_seg;
1293 u32 cdu_seg_params, offset;
1294 int i;
1295
1296 static const u32 rt_type_offset_arr[] = {
1297 CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET,
1298 CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET,
1299 CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET,
1300 CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET
1301 };
1302
1303 static const u32 rt_type_offset_fl_arr[] = {
1304 CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET,
1305 CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET,
1306 CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET,
1307 CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET
1308 };
1309
1310 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUT];
1311
1312 /* There are initializations only for CDUT during pf Phase */
1313 for (i = 0; i < NUM_TASK_PF_SEGMENTS; i++) {
1314 /* Segment 0 */
1315 p_seg = qed_cxt_tid_seg_info(p_hwfn, i);
1316 if (!p_seg)
1317 continue;
1318
1319 /* Note: start_line is already adjusted for the CDU
1320 * segment register granularity, so we just need to
1321 * divide. Adjustment is implicit as we assume ILT
1322 * Page size is larger than 32K!
1323 */
1324 offset = (ILT_PAGE_IN_BYTES(p_cli->p_size.val) *
1325 (p_cli->pf_blks[CDUT_SEG_BLK(i)].start_line -
1326 p_cli->first.val)) / CDUT_SEG_ALIGNMET_IN_BYTES;
1327
1328 cdu_seg_params = 0;
1329 SET_FIELD(cdu_seg_params, CDU_SEG_REG_TYPE, p_seg->type);
1330 SET_FIELD(cdu_seg_params, CDU_SEG_REG_OFFSET, offset);
1331 STORE_RT_REG(p_hwfn, rt_type_offset_arr[i], cdu_seg_params);
1332
1333 offset = (ILT_PAGE_IN_BYTES(p_cli->p_size.val) *
1334 (p_cli->pf_blks[CDUT_FL_SEG_BLK(i, PF)].start_line -
1335 p_cli->first.val)) / CDUT_SEG_ALIGNMET_IN_BYTES;
1336
1337 cdu_seg_params = 0;
1338 SET_FIELD(cdu_seg_params, CDU_SEG_REG_TYPE, p_seg->type);
1339 SET_FIELD(cdu_seg_params, CDU_SEG_REG_OFFSET, offset);
1340 STORE_RT_REG(p_hwfn, rt_type_offset_fl_arr[i], cdu_seg_params);
1341 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001342}
1343
1344void qed_qm_init_pf(struct qed_hwfn *p_hwfn)
1345{
1346 struct qed_qm_pf_rt_init_params params;
1347 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
1348 struct qed_qm_iids iids;
1349
1350 memset(&iids, 0, sizeof(iids));
1351 qed_cxt_qm_iids(p_hwfn, &iids);
1352
1353 memset(&params, 0, sizeof(params));
1354 params.port_id = p_hwfn->port_id;
1355 params.pf_id = p_hwfn->rel_pf_id;
1356 params.max_phys_tcs_per_port = qm_info->max_phys_tcs_per_port;
1357 params.is_first_pf = p_hwfn->first_on_engine;
1358 params.num_pf_cids = iids.cids;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001359 params.num_vf_cids = iids.vf_cids;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001360 params.start_pq = qm_info->start_pq;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001361 params.num_pf_pqs = qm_info->num_pqs - qm_info->num_vf_pqs;
1362 params.num_vf_pqs = qm_info->num_vf_pqs;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001363 params.start_vport = qm_info->start_vport;
1364 params.num_vports = qm_info->num_vports;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001365 params.pf_wfq = qm_info->pf_wfq;
1366 params.pf_rl = qm_info->pf_rl;
1367 params.pq_params = qm_info->qm_pq_params;
1368 params.vport_params = qm_info->qm_vport_params;
1369
1370 qed_qm_pf_rt_init(p_hwfn, p_hwfn->p_main_ptt, &params);
1371}
1372
1373/* CM PF */
1374static int qed_cm_init_pf(struct qed_hwfn *p_hwfn)
1375{
1376 union qed_qm_pq_params pq_params;
1377 u16 pq;
1378
1379 /* XCM pure-LB queue */
1380 memset(&pq_params, 0, sizeof(pq_params));
1381 pq_params.core.tc = LB_TC;
1382 pq = qed_get_qm_pq(p_hwfn, PROTOCOLID_CORE, &pq_params);
1383 STORE_RT_REG(p_hwfn, XCM_REG_CON_PHY_Q3_RT_OFFSET, pq);
1384
1385 return 0;
1386}
1387
1388/* DQ PF */
1389static void qed_dq_init_pf(struct qed_hwfn *p_hwfn)
1390{
1391 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001392 u32 dq_pf_max_cid = 0, dq_vf_max_cid = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001393
1394 dq_pf_max_cid += (p_mngr->conn_cfg[0].cid_count >> DQ_RANGE_SHIFT);
1395 STORE_RT_REG(p_hwfn, DORQ_REG_PF_MAX_ICID_0_RT_OFFSET, dq_pf_max_cid);
1396
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001397 dq_vf_max_cid += (p_mngr->conn_cfg[0].cids_per_vf >> DQ_RANGE_SHIFT);
1398 STORE_RT_REG(p_hwfn, DORQ_REG_VF_MAX_ICID_0_RT_OFFSET, dq_vf_max_cid);
1399
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001400 dq_pf_max_cid += (p_mngr->conn_cfg[1].cid_count >> DQ_RANGE_SHIFT);
1401 STORE_RT_REG(p_hwfn, DORQ_REG_PF_MAX_ICID_1_RT_OFFSET, dq_pf_max_cid);
1402
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001403 dq_vf_max_cid += (p_mngr->conn_cfg[1].cids_per_vf >> DQ_RANGE_SHIFT);
1404 STORE_RT_REG(p_hwfn, DORQ_REG_VF_MAX_ICID_1_RT_OFFSET, dq_vf_max_cid);
1405
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001406 dq_pf_max_cid += (p_mngr->conn_cfg[2].cid_count >> DQ_RANGE_SHIFT);
1407 STORE_RT_REG(p_hwfn, DORQ_REG_PF_MAX_ICID_2_RT_OFFSET, dq_pf_max_cid);
1408
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001409 dq_vf_max_cid += (p_mngr->conn_cfg[2].cids_per_vf >> DQ_RANGE_SHIFT);
1410 STORE_RT_REG(p_hwfn, DORQ_REG_VF_MAX_ICID_2_RT_OFFSET, dq_vf_max_cid);
1411
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001412 dq_pf_max_cid += (p_mngr->conn_cfg[3].cid_count >> DQ_RANGE_SHIFT);
1413 STORE_RT_REG(p_hwfn, DORQ_REG_PF_MAX_ICID_3_RT_OFFSET, dq_pf_max_cid);
1414
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001415 dq_vf_max_cid += (p_mngr->conn_cfg[3].cids_per_vf >> DQ_RANGE_SHIFT);
1416 STORE_RT_REG(p_hwfn, DORQ_REG_VF_MAX_ICID_3_RT_OFFSET, dq_vf_max_cid);
1417
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001418 dq_pf_max_cid += (p_mngr->conn_cfg[4].cid_count >> DQ_RANGE_SHIFT);
1419 STORE_RT_REG(p_hwfn, DORQ_REG_PF_MAX_ICID_4_RT_OFFSET, dq_pf_max_cid);
1420
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001421 dq_vf_max_cid += (p_mngr->conn_cfg[4].cids_per_vf >> DQ_RANGE_SHIFT);
1422 STORE_RT_REG(p_hwfn, DORQ_REG_VF_MAX_ICID_4_RT_OFFSET, dq_vf_max_cid);
1423
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001424 dq_pf_max_cid += (p_mngr->conn_cfg[5].cid_count >> DQ_RANGE_SHIFT);
1425 STORE_RT_REG(p_hwfn, DORQ_REG_PF_MAX_ICID_5_RT_OFFSET, dq_pf_max_cid);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001426
1427 dq_vf_max_cid += (p_mngr->conn_cfg[5].cids_per_vf >> DQ_RANGE_SHIFT);
1428 STORE_RT_REG(p_hwfn, DORQ_REG_VF_MAX_ICID_5_RT_OFFSET, dq_vf_max_cid);
1429
1430 /* Connection types 6 & 7 are not in use, yet they must be configured
1431 * as the highest possible connection. Not configuring them means the
1432 * defaults will be used, and with a large number of cids a bug may
1433 * occur, if the defaults will be smaller than dq_pf_max_cid /
1434 * dq_vf_max_cid.
1435 */
1436 STORE_RT_REG(p_hwfn, DORQ_REG_PF_MAX_ICID_6_RT_OFFSET, dq_pf_max_cid);
1437 STORE_RT_REG(p_hwfn, DORQ_REG_VF_MAX_ICID_6_RT_OFFSET, dq_vf_max_cid);
1438
1439 STORE_RT_REG(p_hwfn, DORQ_REG_PF_MAX_ICID_7_RT_OFFSET, dq_pf_max_cid);
1440 STORE_RT_REG(p_hwfn, DORQ_REG_VF_MAX_ICID_7_RT_OFFSET, dq_vf_max_cid);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001441}
1442
1443static void qed_ilt_bounds_init(struct qed_hwfn *p_hwfn)
1444{
1445 struct qed_ilt_client_cfg *ilt_clients;
1446 int i;
1447
1448 ilt_clients = p_hwfn->p_cxt_mngr->clients;
1449 for_each_ilt_valid_client(i, ilt_clients) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001450 STORE_RT_REG(p_hwfn,
1451 ilt_clients[i].first.reg,
1452 ilt_clients[i].first.val);
1453 STORE_RT_REG(p_hwfn,
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001454 ilt_clients[i].last.reg, ilt_clients[i].last.val);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001455 STORE_RT_REG(p_hwfn,
1456 ilt_clients[i].p_size.reg,
1457 ilt_clients[i].p_size.val);
1458 }
1459}
1460
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001461static void qed_ilt_vf_bounds_init(struct qed_hwfn *p_hwfn)
1462{
1463 struct qed_ilt_client_cfg *p_cli;
1464 u32 blk_factor;
1465
1466 /* For simplicty we set the 'block' to be an ILT page */
1467 if (p_hwfn->cdev->p_iov_info) {
1468 struct qed_hw_sriov_info *p_iov = p_hwfn->cdev->p_iov_info;
1469
1470 STORE_RT_REG(p_hwfn,
1471 PSWRQ2_REG_VF_BASE_RT_OFFSET,
1472 p_iov->first_vf_in_pf);
1473 STORE_RT_REG(p_hwfn,
1474 PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET,
1475 p_iov->first_vf_in_pf + p_iov->total_vfs);
1476 }
1477
1478 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUC];
1479 blk_factor = ilog2(ILT_PAGE_IN_BYTES(p_cli->p_size.val) >> 10);
1480 if (p_cli->active) {
1481 STORE_RT_REG(p_hwfn,
1482 PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET,
1483 blk_factor);
1484 STORE_RT_REG(p_hwfn,
1485 PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET,
1486 p_cli->pf_total_lines);
1487 STORE_RT_REG(p_hwfn,
1488 PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET,
1489 p_cli->vf_total_lines);
1490 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001491
1492 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUT];
1493 blk_factor = ilog2(ILT_PAGE_IN_BYTES(p_cli->p_size.val) >> 10);
1494 if (p_cli->active) {
1495 STORE_RT_REG(p_hwfn,
1496 PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET,
1497 blk_factor);
1498 STORE_RT_REG(p_hwfn,
1499 PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET,
1500 p_cli->pf_total_lines);
1501 STORE_RT_REG(p_hwfn,
1502 PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET,
1503 p_cli->vf_total_lines);
1504 }
1505
1506 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_TM];
1507 blk_factor = ilog2(ILT_PAGE_IN_BYTES(p_cli->p_size.val) >> 10);
1508 if (p_cli->active) {
1509 STORE_RT_REG(p_hwfn,
1510 PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET, blk_factor);
1511 STORE_RT_REG(p_hwfn,
1512 PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET,
1513 p_cli->pf_total_lines);
1514 STORE_RT_REG(p_hwfn,
1515 PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET,
1516 p_cli->vf_total_lines);
1517 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001518}
1519
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001520/* ILT (PSWRQ2) PF */
1521static void qed_ilt_init_pf(struct qed_hwfn *p_hwfn)
1522{
1523 struct qed_ilt_client_cfg *clients;
1524 struct qed_cxt_mngr *p_mngr;
1525 struct qed_dma_mem *p_shdw;
1526 u32 line, rt_offst, i;
1527
1528 qed_ilt_bounds_init(p_hwfn);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001529 qed_ilt_vf_bounds_init(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001530
1531 p_mngr = p_hwfn->p_cxt_mngr;
1532 p_shdw = p_mngr->ilt_shadow;
1533 clients = p_hwfn->p_cxt_mngr->clients;
1534
1535 for_each_ilt_valid_client(i, clients) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001536 /** Client's 1st val and RT array are absolute, ILT shadows'
1537 * lines are relative.
1538 */
1539 line = clients[i].first.val - p_mngr->pf_start_line;
1540 rt_offst = PSWRQ2_REG_ILT_MEMORY_RT_OFFSET +
1541 clients[i].first.val * ILT_ENTRY_IN_REGS;
1542
1543 for (; line <= clients[i].last.val - p_mngr->pf_start_line;
1544 line++, rt_offst += ILT_ENTRY_IN_REGS) {
1545 u64 ilt_hw_entry = 0;
1546
1547 /** p_virt could be NULL incase of dynamic
1548 * allocation
1549 */
1550 if (p_shdw[line].p_virt) {
1551 SET_FIELD(ilt_hw_entry, ILT_ENTRY_VALID, 1ULL);
1552 SET_FIELD(ilt_hw_entry, ILT_ENTRY_PHY_ADDR,
1553 (p_shdw[line].p_phys >> 12));
1554
1555 DP_VERBOSE(p_hwfn, QED_MSG_ILT,
1556 "Setting RT[0x%08x] from ILT[0x%08x] [Client is %d] to Physical addr: 0x%llx\n",
1557 rt_offst, line, i,
1558 (u64)(p_shdw[line].p_phys >> 12));
1559 }
1560
1561 STORE_RT_REG_AGG(p_hwfn, rt_offst, ilt_hw_entry);
1562 }
1563 }
1564}
1565
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001566/* SRC (Searcher) PF */
1567static void qed_src_init_pf(struct qed_hwfn *p_hwfn)
1568{
1569 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
1570 u32 rounded_conn_num, conn_num, conn_max;
1571 struct qed_src_iids src_iids;
1572
1573 memset(&src_iids, 0, sizeof(src_iids));
1574 qed_cxt_src_iids(p_mngr, &src_iids);
1575 conn_num = src_iids.pf_cids + src_iids.per_vf_cids * p_mngr->vf_count;
1576 if (!conn_num)
1577 return;
1578
1579 conn_max = max_t(u32, conn_num, SRC_MIN_NUM_ELEMS);
1580 rounded_conn_num = roundup_pow_of_two(conn_max);
1581
1582 STORE_RT_REG(p_hwfn, SRC_REG_COUNTFREE_RT_OFFSET, conn_num);
1583 STORE_RT_REG(p_hwfn, SRC_REG_NUMBER_HASH_BITS_RT_OFFSET,
1584 ilog2(rounded_conn_num));
1585
1586 STORE_RT_REG_AGG(p_hwfn, SRC_REG_FIRSTFREE_RT_OFFSET,
1587 p_hwfn->p_cxt_mngr->first_free);
1588 STORE_RT_REG_AGG(p_hwfn, SRC_REG_LASTFREE_RT_OFFSET,
1589 p_hwfn->p_cxt_mngr->last_free);
1590}
1591
1592/* Timers PF */
1593#define TM_CFG_NUM_IDS_SHIFT 0
1594#define TM_CFG_NUM_IDS_MASK 0xFFFFULL
1595#define TM_CFG_PRE_SCAN_OFFSET_SHIFT 16
1596#define TM_CFG_PRE_SCAN_OFFSET_MASK 0x1FFULL
1597#define TM_CFG_PARENT_PF_SHIFT 25
1598#define TM_CFG_PARENT_PF_MASK 0x7ULL
1599
1600#define TM_CFG_CID_PRE_SCAN_ROWS_SHIFT 30
1601#define TM_CFG_CID_PRE_SCAN_ROWS_MASK 0x1FFULL
1602
1603#define TM_CFG_TID_OFFSET_SHIFT 30
1604#define TM_CFG_TID_OFFSET_MASK 0x7FFFFULL
1605#define TM_CFG_TID_PRE_SCAN_ROWS_SHIFT 49
1606#define TM_CFG_TID_PRE_SCAN_ROWS_MASK 0x1FFULL
1607
1608static void qed_tm_init_pf(struct qed_hwfn *p_hwfn)
1609{
1610 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
1611 u32 active_seg_mask = 0, tm_offset, rt_reg;
1612 struct qed_tm_iids tm_iids;
1613 u64 cfg_word;
1614 u8 i;
1615
1616 memset(&tm_iids, 0, sizeof(tm_iids));
1617 qed_cxt_tm_iids(p_mngr, &tm_iids);
1618
1619 /* @@@TBD No pre-scan for now */
1620
1621 /* Note: We assume consecutive VFs for a PF */
1622 for (i = 0; i < p_mngr->vf_count; i++) {
1623 cfg_word = 0;
1624 SET_FIELD(cfg_word, TM_CFG_NUM_IDS, tm_iids.per_vf_cids);
1625 SET_FIELD(cfg_word, TM_CFG_PRE_SCAN_OFFSET, 0);
1626 SET_FIELD(cfg_word, TM_CFG_PARENT_PF, p_hwfn->rel_pf_id);
1627 SET_FIELD(cfg_word, TM_CFG_CID_PRE_SCAN_ROWS, 0);
1628 rt_reg = TM_REG_CONFIG_CONN_MEM_RT_OFFSET +
1629 (sizeof(cfg_word) / sizeof(u32)) *
1630 (p_hwfn->cdev->p_iov_info->first_vf_in_pf + i);
1631 STORE_RT_REG_AGG(p_hwfn, rt_reg, cfg_word);
1632 }
1633
1634 cfg_word = 0;
1635 SET_FIELD(cfg_word, TM_CFG_NUM_IDS, tm_iids.pf_cids);
1636 SET_FIELD(cfg_word, TM_CFG_PRE_SCAN_OFFSET, 0);
1637 SET_FIELD(cfg_word, TM_CFG_PARENT_PF, 0); /* n/a for PF */
1638 SET_FIELD(cfg_word, TM_CFG_CID_PRE_SCAN_ROWS, 0); /* scan all */
1639
1640 rt_reg = TM_REG_CONFIG_CONN_MEM_RT_OFFSET +
1641 (sizeof(cfg_word) / sizeof(u32)) *
1642 (NUM_OF_VFS(p_hwfn->cdev) + p_hwfn->rel_pf_id);
1643 STORE_RT_REG_AGG(p_hwfn, rt_reg, cfg_word);
1644
1645 /* enale scan */
1646 STORE_RT_REG(p_hwfn, TM_REG_PF_ENABLE_CONN_RT_OFFSET,
1647 tm_iids.pf_cids ? 0x1 : 0x0);
1648
1649 /* @@@TBD how to enable the scan for the VFs */
1650
1651 tm_offset = tm_iids.per_vf_cids;
1652
1653 /* Note: We assume consecutive VFs for a PF */
1654 for (i = 0; i < p_mngr->vf_count; i++) {
1655 cfg_word = 0;
1656 SET_FIELD(cfg_word, TM_CFG_NUM_IDS, tm_iids.per_vf_tids);
1657 SET_FIELD(cfg_word, TM_CFG_PRE_SCAN_OFFSET, 0);
1658 SET_FIELD(cfg_word, TM_CFG_PARENT_PF, p_hwfn->rel_pf_id);
1659 SET_FIELD(cfg_word, TM_CFG_TID_OFFSET, tm_offset);
1660 SET_FIELD(cfg_word, TM_CFG_TID_PRE_SCAN_ROWS, (u64) 0);
1661
1662 rt_reg = TM_REG_CONFIG_TASK_MEM_RT_OFFSET +
1663 (sizeof(cfg_word) / sizeof(u32)) *
1664 (p_hwfn->cdev->p_iov_info->first_vf_in_pf + i);
1665
1666 STORE_RT_REG_AGG(p_hwfn, rt_reg, cfg_word);
1667 }
1668
1669 tm_offset = tm_iids.pf_cids;
1670 for (i = 0; i < NUM_TASK_PF_SEGMENTS; i++) {
1671 cfg_word = 0;
1672 SET_FIELD(cfg_word, TM_CFG_NUM_IDS, tm_iids.pf_tids[i]);
1673 SET_FIELD(cfg_word, TM_CFG_PRE_SCAN_OFFSET, 0);
1674 SET_FIELD(cfg_word, TM_CFG_PARENT_PF, 0);
1675 SET_FIELD(cfg_word, TM_CFG_TID_OFFSET, tm_offset);
1676 SET_FIELD(cfg_word, TM_CFG_TID_PRE_SCAN_ROWS, (u64) 0);
1677
1678 rt_reg = TM_REG_CONFIG_TASK_MEM_RT_OFFSET +
1679 (sizeof(cfg_word) / sizeof(u32)) *
1680 (NUM_OF_VFS(p_hwfn->cdev) +
1681 p_hwfn->rel_pf_id * NUM_TASK_PF_SEGMENTS + i);
1682
1683 STORE_RT_REG_AGG(p_hwfn, rt_reg, cfg_word);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001684 active_seg_mask |= (tm_iids.pf_tids[i] ? BIT(i) : 0);
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001685
1686 tm_offset += tm_iids.pf_tids[i];
1687 }
1688
1689 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE)
1690 active_seg_mask = 0;
1691
1692 STORE_RT_REG(p_hwfn, TM_REG_PF_ENABLE_TASK_RT_OFFSET, active_seg_mask);
1693
1694 /* @@@TBD how to enable the scan for the VFs */
1695}
1696
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001697void qed_cxt_hw_init_common(struct qed_hwfn *p_hwfn)
1698{
1699 qed_cdu_init_common(p_hwfn);
1700}
1701
1702void qed_cxt_hw_init_pf(struct qed_hwfn *p_hwfn)
1703{
1704 qed_qm_init_pf(p_hwfn);
1705 qed_cm_init_pf(p_hwfn);
1706 qed_dq_init_pf(p_hwfn);
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001707 qed_cdu_init_pf(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001708 qed_ilt_init_pf(p_hwfn);
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001709 qed_src_init_pf(p_hwfn);
1710 qed_tm_init_pf(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001711}
1712
1713int qed_cxt_acquire_cid(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001714 enum protocol_type type, u32 *p_cid)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001715{
1716 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
1717 u32 rel_cid;
1718
1719 if (type >= MAX_CONN_TYPES || !p_mngr->acquired[type].cid_map) {
1720 DP_NOTICE(p_hwfn, "Invalid protocol type %d", type);
1721 return -EINVAL;
1722 }
1723
1724 rel_cid = find_first_zero_bit(p_mngr->acquired[type].cid_map,
1725 p_mngr->acquired[type].max_count);
1726
1727 if (rel_cid >= p_mngr->acquired[type].max_count) {
Yuval Mintz1a635e42016-08-15 10:42:43 +03001728 DP_NOTICE(p_hwfn, "no CID available for protocol %d\n", type);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001729 return -EINVAL;
1730 }
1731
1732 __set_bit(rel_cid, p_mngr->acquired[type].cid_map);
1733
1734 *p_cid = rel_cid + p_mngr->acquired[type].start_cid;
1735
1736 return 0;
1737}
1738
1739static bool qed_cxt_test_cid_acquired(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001740 u32 cid, enum protocol_type *p_type)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001741{
1742 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
1743 struct qed_cid_acquired_map *p_map;
1744 enum protocol_type p;
1745 u32 rel_cid;
1746
1747 /* Iterate over protocols and find matching cid range */
1748 for (p = 0; p < MAX_CONN_TYPES; p++) {
1749 p_map = &p_mngr->acquired[p];
1750
1751 if (!p_map->cid_map)
1752 continue;
1753 if (cid >= p_map->start_cid &&
1754 cid < p_map->start_cid + p_map->max_count)
1755 break;
1756 }
1757 *p_type = p;
1758
1759 if (p == MAX_CONN_TYPES) {
1760 DP_NOTICE(p_hwfn, "Invalid CID %d", cid);
1761 return false;
1762 }
1763
1764 rel_cid = cid - p_map->start_cid;
1765 if (!test_bit(rel_cid, p_map->cid_map)) {
1766 DP_NOTICE(p_hwfn, "CID %d not acquired", cid);
1767 return false;
1768 }
1769 return true;
1770}
1771
Yuval Mintz1a635e42016-08-15 10:42:43 +03001772void qed_cxt_release_cid(struct qed_hwfn *p_hwfn, u32 cid)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001773{
1774 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
1775 enum protocol_type type;
1776 bool b_acquired;
1777 u32 rel_cid;
1778
1779 /* Test acquired and find matching per-protocol map */
1780 b_acquired = qed_cxt_test_cid_acquired(p_hwfn, cid, &type);
1781
1782 if (!b_acquired)
1783 return;
1784
1785 rel_cid = cid - p_mngr->acquired[type].start_cid;
1786 __clear_bit(rel_cid, p_mngr->acquired[type].cid_map);
1787}
1788
Yuval Mintz1a635e42016-08-15 10:42:43 +03001789int qed_cxt_get_cid_info(struct qed_hwfn *p_hwfn, struct qed_cxt_info *p_info)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001790{
1791 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
1792 u32 conn_cxt_size, hw_p_size, cxts_per_p, line;
1793 enum protocol_type type;
1794 bool b_acquired;
1795
1796 /* Test acquired and find matching per-protocol map */
1797 b_acquired = qed_cxt_test_cid_acquired(p_hwfn, p_info->iid, &type);
1798
1799 if (!b_acquired)
1800 return -EINVAL;
1801
1802 /* set the protocl type */
1803 p_info->type = type;
1804
1805 /* compute context virtual pointer */
1806 hw_p_size = p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUC].p_size.val;
1807
1808 conn_cxt_size = CONN_CXT_SIZE(p_hwfn);
1809 cxts_per_p = ILT_PAGE_IN_BYTES(hw_p_size) / conn_cxt_size;
1810 line = p_info->iid / cxts_per_p;
1811
1812 /* Make sure context is allocated (dynamic allocation) */
1813 if (!p_mngr->ilt_shadow[line].p_virt)
1814 return -EINVAL;
1815
1816 p_info->p_cxt = p_mngr->ilt_shadow[line].p_virt +
1817 p_info->iid % cxts_per_p * conn_cxt_size;
1818
1819 DP_VERBOSE(p_hwfn, (QED_MSG_ILT | QED_MSG_CXT),
1820 "Accessing ILT shadow[%d]: CXT pointer is at %p (for iid %d)\n",
1821 p_info->iid / cxts_per_p, p_info->p_cxt, p_info->iid);
1822
1823 return 0;
1824}
1825
Yuval Mintz8c93bea2016-10-13 22:57:03 +03001826static void qed_rdma_set_pf_params(struct qed_hwfn *p_hwfn,
1827 struct qed_rdma_pf_params *p_params)
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001828{
1829 u32 num_cons, num_tasks, num_qps, num_mrs, num_srqs;
1830 enum protocol_type proto;
1831
1832 num_mrs = min_t(u32, RDMA_MAX_TIDS, p_params->num_mrs);
1833 num_tasks = num_mrs; /* each mr uses a single task id */
1834 num_srqs = min_t(u32, 32 * 1024, p_params->num_srqs);
1835
1836 switch (p_hwfn->hw_info.personality) {
1837 case QED_PCI_ETH_ROCE:
1838 num_qps = min_t(u32, ROCE_MAX_QPS, p_params->num_qps);
1839 num_cons = num_qps * 2; /* each QP requires two connections */
1840 proto = PROTOCOLID_ROCE;
1841 break;
1842 default:
1843 return;
1844 }
1845
1846 if (num_cons && num_tasks) {
1847 qed_cxt_set_proto_cid_count(p_hwfn, proto, num_cons, 0);
1848
1849 /* Deliberatly passing ROCE for tasks id. This is because
1850 * iWARP / RoCE share the task id.
1851 */
1852 qed_cxt_set_proto_tid_count(p_hwfn, PROTOCOLID_ROCE,
1853 QED_CXT_ROCE_TID_SEG, 1,
1854 num_tasks, false);
1855 qed_cxt_set_srq_count(p_hwfn, num_srqs);
1856 } else {
1857 DP_INFO(p_hwfn->cdev,
1858 "RDMA personality used without setting params!\n");
1859 }
1860}
1861
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001862int qed_cxt_set_pf_params(struct qed_hwfn *p_hwfn)
1863{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001864 /* Set the number of required CORE connections */
1865 u32 core_cids = 1; /* SPQ */
1866
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001867 if (p_hwfn->using_ll2)
1868 core_cids += 4;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001869 qed_cxt_set_proto_cid_count(p_hwfn, PROTOCOLID_CORE, core_cids, 0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001870
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001871 switch (p_hwfn->hw_info.personality) {
1872 case QED_PCI_ETH_ROCE:
1873 {
1874 qed_rdma_set_pf_params(p_hwfn,
1875 &p_hwfn->
1876 pf_params.rdma_pf_params);
1877 /* no need for break since RoCE coexist with Ethernet */
1878 }
1879 case QED_PCI_ETH:
1880 {
1881 struct qed_eth_pf_params *p_params =
1882 &p_hwfn->pf_params.eth_pf_params;
1883
1884 qed_cxt_set_proto_cid_count(p_hwfn, PROTOCOLID_ETH,
1885 p_params->num_cons, 1);
1886 break;
1887 }
1888 case QED_PCI_ISCSI:
1889 {
1890 struct qed_iscsi_pf_params *p_params;
1891
1892 p_params = &p_hwfn->pf_params.iscsi_pf_params;
1893
1894 if (p_params->num_cons && p_params->num_tasks) {
1895 qed_cxt_set_proto_cid_count(p_hwfn,
1896 PROTOCOLID_ISCSI,
1897 p_params->num_cons,
1898 0);
1899
1900 qed_cxt_set_proto_tid_count(p_hwfn,
1901 PROTOCOLID_ISCSI,
1902 QED_CXT_ISCSI_TID_SEG,
1903 0,
1904 p_params->num_tasks,
1905 true);
1906 } else {
1907 DP_INFO(p_hwfn->cdev,
1908 "Iscsi personality used without setting params!\n");
1909 }
1910 break;
1911 }
1912 default:
1913 return -EINVAL;
1914 }
1915
1916 return 0;
1917}
1918
1919int qed_cxt_get_tid_mem_info(struct qed_hwfn *p_hwfn,
1920 struct qed_tid_mem *p_info)
1921{
1922 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
1923 u32 proto, seg, total_lines, i, shadow_line;
1924 struct qed_ilt_client_cfg *p_cli;
1925 struct qed_ilt_cli_blk *p_fl_seg;
1926 struct qed_tid_seg *p_seg_info;
1927
1928 /* Verify the personality */
1929 switch (p_hwfn->hw_info.personality) {
1930 case QED_PCI_ISCSI:
1931 proto = PROTOCOLID_ISCSI;
1932 seg = QED_CXT_ISCSI_TID_SEG;
1933 break;
1934 default:
1935 return -EINVAL;
1936 }
1937
1938 p_cli = &p_mngr->clients[ILT_CLI_CDUT];
1939 if (!p_cli->active)
1940 return -EINVAL;
1941
1942 p_seg_info = &p_mngr->conn_cfg[proto].tid_seg[seg];
1943 if (!p_seg_info->has_fl_mem)
1944 return -EINVAL;
1945
1946 p_fl_seg = &p_cli->pf_blks[CDUT_FL_SEG_BLK(seg, PF)];
1947 total_lines = DIV_ROUND_UP(p_fl_seg->total_size,
1948 p_fl_seg->real_size_in_page);
1949
1950 for (i = 0; i < total_lines; i++) {
1951 shadow_line = i + p_fl_seg->start_line -
1952 p_hwfn->p_cxt_mngr->pf_start_line;
1953 p_info->blocks[i] = p_mngr->ilt_shadow[shadow_line].p_virt;
1954 }
1955 p_info->waste = ILT_PAGE_IN_BYTES(p_cli->p_size.val) -
1956 p_fl_seg->real_size_in_page;
1957 p_info->tid_size = p_mngr->task_type_size[p_seg_info->type];
1958 p_info->num_tids_per_block = p_fl_seg->real_size_in_page /
1959 p_info->tid_size;
1960
1961 return 0;
1962}
1963
1964/* This function is very RoCE oriented, if another protocol in the future
1965 * will want this feature we'll need to modify the function to be more generic
1966 */
1967int
1968qed_cxt_dynamic_ilt_alloc(struct qed_hwfn *p_hwfn,
1969 enum qed_cxt_elem_type elem_type, u32 iid)
1970{
1971 u32 reg_offset, shadow_line, elem_size, hw_p_size, elems_per_p, line;
1972 struct qed_ilt_client_cfg *p_cli;
1973 struct qed_ilt_cli_blk *p_blk;
1974 struct qed_ptt *p_ptt;
1975 dma_addr_t p_phys;
1976 u64 ilt_hw_entry;
1977 void *p_virt;
1978 int rc = 0;
1979
1980 switch (elem_type) {
1981 case QED_ELEM_CXT:
1982 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUC];
1983 elem_size = CONN_CXT_SIZE(p_hwfn);
1984 p_blk = &p_cli->pf_blks[CDUC_BLK];
1985 break;
1986 case QED_ELEM_SRQ:
1987 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_TSDM];
1988 elem_size = SRQ_CXT_SIZE;
1989 p_blk = &p_cli->pf_blks[SRQ_BLK];
1990 break;
1991 case QED_ELEM_TASK:
1992 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUT];
1993 elem_size = TYPE1_TASK_CXT_SIZE(p_hwfn);
1994 p_blk = &p_cli->pf_blks[CDUT_SEG_BLK(QED_CXT_ROCE_TID_SEG)];
1995 break;
1996 default:
1997 DP_NOTICE(p_hwfn, "-EINVALID elem type = %d", elem_type);
1998 return -EINVAL;
1999 }
2000
2001 /* Calculate line in ilt */
2002 hw_p_size = p_cli->p_size.val;
2003 elems_per_p = ILT_PAGE_IN_BYTES(hw_p_size) / elem_size;
2004 line = p_blk->start_line + (iid / elems_per_p);
2005 shadow_line = line - p_hwfn->p_cxt_mngr->pf_start_line;
2006
2007 /* If line is already allocated, do nothing, otherwise allocate it and
2008 * write it to the PSWRQ2 registers.
2009 * This section can be run in parallel from different contexts and thus
2010 * a mutex protection is needed.
2011 */
2012
2013 mutex_lock(&p_hwfn->p_cxt_mngr->mutex);
2014
2015 if (p_hwfn->p_cxt_mngr->ilt_shadow[shadow_line].p_virt)
2016 goto out0;
2017
2018 p_ptt = qed_ptt_acquire(p_hwfn);
2019 if (!p_ptt) {
2020 DP_NOTICE(p_hwfn,
2021 "QED_TIME_OUT on ptt acquire - dynamic allocation");
2022 rc = -EBUSY;
2023 goto out0;
2024 }
2025
2026 p_virt = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
2027 p_blk->real_size_in_page,
2028 &p_phys, GFP_KERNEL);
2029 if (!p_virt) {
2030 rc = -ENOMEM;
2031 goto out1;
2032 }
2033 memset(p_virt, 0, p_blk->real_size_in_page);
2034
2035 /* configuration of refTagMask to 0xF is required for RoCE DIF MR only,
2036 * to compensate for a HW bug, but it is configured even if DIF is not
2037 * enabled. This is harmless and allows us to avoid a dedicated API. We
2038 * configure the field for all of the contexts on the newly allocated
2039 * page.
2040 */
2041 if (elem_type == QED_ELEM_TASK) {
2042 u32 elem_i;
2043 u8 *elem_start = (u8 *)p_virt;
2044 union type1_task_context *elem;
2045
2046 for (elem_i = 0; elem_i < elems_per_p; elem_i++) {
2047 elem = (union type1_task_context *)elem_start;
2048 SET_FIELD(elem->roce_ctx.tdif_context.flags1,
2049 TDIF_TASK_CONTEXT_REFTAGMASK, 0xf);
2050 elem_start += TYPE1_TASK_CXT_SIZE(p_hwfn);
2051 }
2052 }
2053
2054 p_hwfn->p_cxt_mngr->ilt_shadow[shadow_line].p_virt = p_virt;
2055 p_hwfn->p_cxt_mngr->ilt_shadow[shadow_line].p_phys = p_phys;
2056 p_hwfn->p_cxt_mngr->ilt_shadow[shadow_line].size =
2057 p_blk->real_size_in_page;
2058
2059 /* compute absolute offset */
2060 reg_offset = PSWRQ2_REG_ILT_MEMORY +
2061 (line * ILT_REG_SIZE_IN_BYTES * ILT_ENTRY_IN_REGS);
2062
2063 ilt_hw_entry = 0;
2064 SET_FIELD(ilt_hw_entry, ILT_ENTRY_VALID, 1ULL);
2065 SET_FIELD(ilt_hw_entry,
2066 ILT_ENTRY_PHY_ADDR,
2067 (p_hwfn->p_cxt_mngr->ilt_shadow[shadow_line].p_phys >> 12));
2068
2069 /* Write via DMAE since the PSWRQ2_REG_ILT_MEMORY line is a wide-bus */
2070 qed_dmae_host2grc(p_hwfn, p_ptt, (u64) (uintptr_t)&ilt_hw_entry,
2071 reg_offset, sizeof(ilt_hw_entry) / sizeof(u32), 0);
2072
2073 if (elem_type == QED_ELEM_CXT) {
2074 u32 last_cid_allocated = (1 + (iid / elems_per_p)) *
2075 elems_per_p;
2076
2077 /* Update the relevant register in the parser */
2078 qed_wr(p_hwfn, p_ptt, PRS_REG_ROCE_DEST_QP_MAX_PF,
2079 last_cid_allocated - 1);
2080
2081 if (!p_hwfn->b_rdma_enabled_in_prs) {
2082 /* Enable RoCE search */
2083 qed_wr(p_hwfn, p_ptt, p_hwfn->rdma_prs_search_reg, 1);
2084 p_hwfn->b_rdma_enabled_in_prs = true;
2085 }
2086 }
2087
2088out1:
2089 qed_ptt_release(p_hwfn, p_ptt);
2090out0:
2091 mutex_unlock(&p_hwfn->p_cxt_mngr->mutex);
2092
2093 return rc;
2094}
2095
2096/* This function is very RoCE oriented, if another protocol in the future
2097 * will want this feature we'll need to modify the function to be more generic
2098 */
2099static int
2100qed_cxt_free_ilt_range(struct qed_hwfn *p_hwfn,
2101 enum qed_cxt_elem_type elem_type,
2102 u32 start_iid, u32 count)
2103{
2104 u32 start_line, end_line, shadow_start_line, shadow_end_line;
2105 u32 reg_offset, elem_size, hw_p_size, elems_per_p;
2106 struct qed_ilt_client_cfg *p_cli;
2107 struct qed_ilt_cli_blk *p_blk;
2108 u32 end_iid = start_iid + count;
2109 struct qed_ptt *p_ptt;
2110 u64 ilt_hw_entry = 0;
2111 u32 i;
2112
2113 switch (elem_type) {
2114 case QED_ELEM_CXT:
2115 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUC];
2116 elem_size = CONN_CXT_SIZE(p_hwfn);
2117 p_blk = &p_cli->pf_blks[CDUC_BLK];
2118 break;
2119 case QED_ELEM_SRQ:
2120 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_TSDM];
2121 elem_size = SRQ_CXT_SIZE;
2122 p_blk = &p_cli->pf_blks[SRQ_BLK];
2123 break;
2124 case QED_ELEM_TASK:
2125 p_cli = &p_hwfn->p_cxt_mngr->clients[ILT_CLI_CDUT];
2126 elem_size = TYPE1_TASK_CXT_SIZE(p_hwfn);
2127 p_blk = &p_cli->pf_blks[CDUT_SEG_BLK(QED_CXT_ROCE_TID_SEG)];
2128 break;
2129 default:
2130 DP_NOTICE(p_hwfn, "-EINVALID elem type = %d", elem_type);
2131 return -EINVAL;
2132 }
2133
2134 /* Calculate line in ilt */
2135 hw_p_size = p_cli->p_size.val;
2136 elems_per_p = ILT_PAGE_IN_BYTES(hw_p_size) / elem_size;
2137 start_line = p_blk->start_line + (start_iid / elems_per_p);
2138 end_line = p_blk->start_line + (end_iid / elems_per_p);
2139 if (((end_iid + 1) / elems_per_p) != (end_iid / elems_per_p))
2140 end_line--;
2141
2142 shadow_start_line = start_line - p_hwfn->p_cxt_mngr->pf_start_line;
2143 shadow_end_line = end_line - p_hwfn->p_cxt_mngr->pf_start_line;
2144
2145 p_ptt = qed_ptt_acquire(p_hwfn);
2146 if (!p_ptt) {
2147 DP_NOTICE(p_hwfn,
2148 "QED_TIME_OUT on ptt acquire - dynamic allocation");
2149 return -EBUSY;
2150 }
2151
2152 for (i = shadow_start_line; i < shadow_end_line; i++) {
2153 if (!p_hwfn->p_cxt_mngr->ilt_shadow[i].p_virt)
2154 continue;
2155
2156 dma_free_coherent(&p_hwfn->cdev->pdev->dev,
2157 p_hwfn->p_cxt_mngr->ilt_shadow[i].size,
2158 p_hwfn->p_cxt_mngr->ilt_shadow[i].p_virt,
2159 p_hwfn->p_cxt_mngr->ilt_shadow[i].p_phys);
2160
2161 p_hwfn->p_cxt_mngr->ilt_shadow[i].p_virt = NULL;
2162 p_hwfn->p_cxt_mngr->ilt_shadow[i].p_phys = 0;
2163 p_hwfn->p_cxt_mngr->ilt_shadow[i].size = 0;
2164
2165 /* compute absolute offset */
2166 reg_offset = PSWRQ2_REG_ILT_MEMORY +
2167 ((start_line++) * ILT_REG_SIZE_IN_BYTES *
2168 ILT_ENTRY_IN_REGS);
2169
2170 /* Write via DMAE since the PSWRQ2_REG_ILT_MEMORY line is a
2171 * wide-bus.
2172 */
2173 qed_dmae_host2grc(p_hwfn, p_ptt,
2174 (u64) (uintptr_t) &ilt_hw_entry,
2175 reg_offset,
2176 sizeof(ilt_hw_entry) / sizeof(u32),
2177 0);
2178 }
2179
2180 qed_ptt_release(p_hwfn, p_ptt);
2181
2182 return 0;
2183}
2184
2185int qed_cxt_free_proto_ilt(struct qed_hwfn *p_hwfn, enum protocol_type proto)
2186{
2187 int rc;
2188 u32 cid;
2189
2190 /* Free Connection CXT */
2191 rc = qed_cxt_free_ilt_range(p_hwfn, QED_ELEM_CXT,
2192 qed_cxt_get_proto_cid_start(p_hwfn,
2193 proto),
2194 qed_cxt_get_proto_cid_count(p_hwfn,
2195 proto, &cid));
2196
2197 if (rc)
2198 return rc;
2199
2200 /* Free Task CXT */
2201 rc = qed_cxt_free_ilt_range(p_hwfn, QED_ELEM_TASK, 0,
2202 qed_cxt_get_proto_tid_count(p_hwfn, proto));
2203 if (rc)
2204 return rc;
2205
2206 /* Free TSDM CXT */
2207 rc = qed_cxt_free_ilt_range(p_hwfn, QED_ELEM_SRQ, 0,
2208 qed_cxt_get_srq_count(p_hwfn));
2209
2210 return rc;
2211}
2212
2213int qed_cxt_get_task_ctx(struct qed_hwfn *p_hwfn,
2214 u32 tid, u8 ctx_type, void **pp_task_ctx)
2215{
2216 struct qed_cxt_mngr *p_mngr = p_hwfn->p_cxt_mngr;
2217 struct qed_ilt_client_cfg *p_cli;
2218 struct qed_ilt_cli_blk *p_seg;
2219 struct qed_tid_seg *p_seg_info;
2220 u32 proto, seg;
2221 u32 total_lines;
2222 u32 tid_size, ilt_idx;
2223 u32 num_tids_per_block;
2224
2225 /* Verify the personality */
2226 switch (p_hwfn->hw_info.personality) {
2227 case QED_PCI_ISCSI:
2228 proto = PROTOCOLID_ISCSI;
2229 seg = QED_CXT_ISCSI_TID_SEG;
2230 break;
2231 default:
2232 return -EINVAL;
2233 }
2234
2235 p_cli = &p_mngr->clients[ILT_CLI_CDUT];
2236 if (!p_cli->active)
2237 return -EINVAL;
2238
2239 p_seg_info = &p_mngr->conn_cfg[proto].tid_seg[seg];
2240
2241 if (ctx_type == QED_CTX_WORKING_MEM) {
2242 p_seg = &p_cli->pf_blks[CDUT_SEG_BLK(seg)];
2243 } else if (ctx_type == QED_CTX_FL_MEM) {
2244 if (!p_seg_info->has_fl_mem)
2245 return -EINVAL;
2246 p_seg = &p_cli->pf_blks[CDUT_FL_SEG_BLK(seg, PF)];
2247 } else {
2248 return -EINVAL;
2249 }
2250 total_lines = DIV_ROUND_UP(p_seg->total_size, p_seg->real_size_in_page);
2251 tid_size = p_mngr->task_type_size[p_seg_info->type];
2252 num_tids_per_block = p_seg->real_size_in_page / tid_size;
2253
2254 if (total_lines < tid / num_tids_per_block)
2255 return -EINVAL;
2256
2257 ilt_idx = tid / num_tids_per_block + p_seg->start_line -
2258 p_mngr->pf_start_line;
2259 *pp_task_ctx = (u8 *)p_mngr->ilt_shadow[ilt_idx].p_virt +
2260 (tid % num_tids_per_block) * tid_size;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002261
2262 return 0;
2263}