blob: 06022e3b9c3bdc0a0660a60c448e25038659e41d [file] [log] [blame]
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Christian König.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Christian König
25 */
Thierry Redinge3b2e032013-01-14 13:36:30 +010026#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/radeon_drm.h>
Christian Koenigdafc3bd2009-10-11 23:49:13 +020029#include "radeon.h"
Daniel Vetter3574dda2011-02-18 17:59:19 +010030#include "radeon_asic.h"
Rafał Miłeckic6543a62012-04-28 23:35:24 +020031#include "r600d.h"
Christian Koenigdafc3bd2009-10-11 23:49:13 +020032#include "atom.h"
33
34/*
35 * HDMI color format
36 */
37enum r600_hdmi_color_format {
38 RGB = 0,
39 YCC_422 = 1,
40 YCC_444 = 2
41};
42
43/*
44 * IEC60958 status bits
45 */
46enum r600_hdmi_iec_status_bits {
47 AUDIO_STATUS_DIG_ENABLE = 0x01,
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000048 AUDIO_STATUS_V = 0x02,
49 AUDIO_STATUS_VCFG = 0x04,
Christian Koenigdafc3bd2009-10-11 23:49:13 +020050 AUDIO_STATUS_EMPHASIS = 0x08,
51 AUDIO_STATUS_COPYRIGHT = 0x10,
52 AUDIO_STATUS_NONAUDIO = 0x20,
53 AUDIO_STATUS_PROFESSIONAL = 0x40,
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000054 AUDIO_STATUS_LEVEL = 0x80
Christian Koenigdafc3bd2009-10-11 23:49:13 +020055};
56
Lauri Kasanen1109ca02012-08-31 13:43:50 -040057static const struct radeon_hdmi_acr r600_hdmi_predefined_acr[] = {
Christian Koenigdafc3bd2009-10-11 23:49:13 +020058 /* 32kHz 44.1kHz 48kHz */
59 /* Clock N CTS N CTS N CTS */
Alex Deuchere7d12c22013-09-27 18:19:42 -040060 { 25175, 4576, 28125, 7007, 31250, 6864, 28125 }, /* 25,20/1.001 MHz */
Christian Koenigdafc3bd2009-10-11 23:49:13 +020061 { 25200, 4096, 25200, 6272, 28000, 6144, 25200 }, /* 25.20 MHz */
62 { 27000, 4096, 27000, 6272, 30000, 6144, 27000 }, /* 27.00 MHz */
63 { 27027, 4096, 27027, 6272, 30030, 6144, 27027 }, /* 27.00*1.001 MHz */
64 { 54000, 4096, 54000, 6272, 60000, 6144, 54000 }, /* 54.00 MHz */
65 { 54054, 4096, 54054, 6272, 60060, 6144, 54054 }, /* 54.00*1.001 MHz */
Alex Deuchere7d12c22013-09-27 18:19:42 -040066 { 74176, 11648, 210937, 17836, 234375, 11648, 140625 }, /* 74.25/1.001 MHz */
Christian Koenigdafc3bd2009-10-11 23:49:13 +020067 { 74250, 4096, 74250, 6272, 82500, 6144, 74250 }, /* 74.25 MHz */
Alex Deuchere7d12c22013-09-27 18:19:42 -040068 { 148352, 11648, 421875, 8918, 234375, 5824, 140625 }, /* 148.50/1.001 MHz */
Christian Koenigdafc3bd2009-10-11 23:49:13 +020069 { 148500, 4096, 148500, 6272, 165000, 6144, 148500 }, /* 148.50 MHz */
70 { 0, 4096, 0, 6272, 0, 6144, 0 } /* Other */
71};
72
73/*
74 * calculate CTS value if it's not found in the table
75 */
Rafał Miłecki1b688d02012-04-30 15:44:54 +020076static void r600_hdmi_calc_cts(uint32_t clock, int *CTS, int N, int freq)
Christian Koenigdafc3bd2009-10-11 23:49:13 +020077{
Alex Deucher062c2e42013-09-27 18:09:54 -040078 u64 n;
79 u32 d;
80
81 if (*CTS == 0) {
82 n = (u64)clock * (u64)N * 1000ULL;
83 d = 128 * freq;
84 do_div(n, d);
85 *CTS = n;
86 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +020087 DRM_DEBUG("Using ACR timing N=%d CTS=%d for frequency %d\n",
88 N, *CTS, freq);
89}
90
Rafał Miłecki1b688d02012-04-30 15:44:54 +020091struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock)
92{
93 struct radeon_hdmi_acr res;
94 u8 i;
95
96 for (i = 0; r600_hdmi_predefined_acr[i].clock != clock &&
97 r600_hdmi_predefined_acr[i].clock != 0; i++)
98 ;
99 res = r600_hdmi_predefined_acr[i];
100
101 /* In case some CTS are missing */
102 r600_hdmi_calc_cts(clock, &res.cts_32khz, res.n_32khz, 32000);
103 r600_hdmi_calc_cts(clock, &res.cts_44_1khz, res.n_44_1khz, 44100);
104 r600_hdmi_calc_cts(clock, &res.cts_48khz, res.n_48khz, 48000);
105
106 return res;
107}
108
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200109/*
110 * update the N and CTS parameters for a given pixel clock rate
111 */
112static void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
113{
114 struct drm_device *dev = encoder->dev;
115 struct radeon_device *rdev = dev->dev_private;
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200116 struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200117 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
118 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
119 uint32_t offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200120
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200121 WREG32(HDMI0_ACR_32_0 + offset, HDMI0_ACR_CTS_32(acr.cts_32khz));
122 WREG32(HDMI0_ACR_32_1 + offset, acr.n_32khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200123
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200124 WREG32(HDMI0_ACR_44_0 + offset, HDMI0_ACR_CTS_44(acr.cts_44_1khz));
125 WREG32(HDMI0_ACR_44_1 + offset, acr.n_44_1khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200126
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200127 WREG32(HDMI0_ACR_48_0 + offset, HDMI0_ACR_CTS_48(acr.cts_48khz));
128 WREG32(HDMI0_ACR_48_1 + offset, acr.n_48khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200129}
130
131/*
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200132 * build a HDMI Video Info Frame
133 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100134static void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
135 void *buffer, size_t size)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200136{
137 struct drm_device *dev = encoder->dev;
138 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200139 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
140 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
141 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100142 uint8_t *frame = buffer + 3;
Alex Deucherf1003802013-06-07 10:41:03 -0400143 uint8_t *header = buffer;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200144
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200145 WREG32(HDMI0_AVI_INFO0 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200146 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200147 WREG32(HDMI0_AVI_INFO1 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200148 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200149 WREG32(HDMI0_AVI_INFO2 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200150 frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200151 WREG32(HDMI0_AVI_INFO3 + offset,
Alex Deucherf1003802013-06-07 10:41:03 -0400152 frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200153}
154
155/*
156 * build a Audio Info Frame
157 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100158static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
159 const void *buffer, size_t size)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200160{
161 struct drm_device *dev = encoder->dev;
162 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200163 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
164 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
165 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100166 const u8 *frame = buffer + 3;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200167
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200168 WREG32(HDMI0_AUDIO_INFO0 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200169 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200170 WREG32(HDMI0_AUDIO_INFO1 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200171 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
172}
173
174/*
175 * test if audio buffer is filled enough to start playing
176 */
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200177static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200178{
179 struct drm_device *dev = encoder->dev;
180 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200181 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
182 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
183 uint32_t offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200184
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200185 return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200186}
187
188/*
189 * have buffer status changed since last call?
190 */
191int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
192{
193 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200194 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200195 int status, result;
196
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200197 if (!dig->afmt || !dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200198 return 0;
199
200 status = r600_hdmi_is_audio_buffer_filled(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200201 result = dig->afmt->last_buffer_filled_status != status;
202 dig->afmt->last_buffer_filled_status = status;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200203
204 return result;
205}
206
207/*
208 * write the audio workaround status to the hardware
209 */
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200210static void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200211{
212 struct drm_device *dev = encoder->dev;
213 struct radeon_device *rdev = dev->dev_private;
214 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200215 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
216 uint32_t offset = dig->afmt->offset;
217 bool hdmi_audio_workaround = false; /* FIXME */
218 u32 value;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200219
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200220 if (!hdmi_audio_workaround ||
221 r600_hdmi_is_audio_buffer_filled(encoder))
222 value = 0; /* disable workaround */
223 else
224 value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
225 WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
226 value, ~HDMI0_AUDIO_TEST_EN);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200227}
228
Alex Deucherb1f6f472013-04-18 10:50:55 -0400229void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock)
230{
231 struct drm_device *dev = encoder->dev;
232 struct radeon_device *rdev = dev->dev_private;
233 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
234 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher731da212013-05-13 11:35:26 -0400235 u32 base_rate = 24000;
Alex Deucher1518dd82013-07-30 17:31:07 -0400236 u32 max_ratio = clock / base_rate;
237 u32 dto_phase;
238 u32 dto_modulo = clock;
239 u32 wallclock_ratio;
240 u32 dto_cntl;
Alex Deucherb1f6f472013-04-18 10:50:55 -0400241
242 if (!dig || !dig->afmt)
243 return;
244
Alex Deucher1518dd82013-07-30 17:31:07 -0400245 if (max_ratio >= 8) {
246 dto_phase = 192 * 1000;
247 wallclock_ratio = 3;
248 } else if (max_ratio >= 4) {
249 dto_phase = 96 * 1000;
250 wallclock_ratio = 2;
251 } else if (max_ratio >= 2) {
252 dto_phase = 48 * 1000;
253 wallclock_ratio = 1;
254 } else {
255 dto_phase = 24 * 1000;
256 wallclock_ratio = 0;
257 }
258
Alex Deucherb1f6f472013-04-18 10:50:55 -0400259 /* there are two DTOs selected by DCCG_AUDIO_DTO_SELECT.
260 * doesn't matter which one you use. Just use the first one.
261 */
Alex Deucherb1f6f472013-04-18 10:50:55 -0400262 /* XXX two dtos; generally use dto0 for hdmi */
263 /* Express [24MHz / target pixel clock] as an exact rational
264 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
265 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
266 */
Alex Deucher58d327d2013-09-25 12:04:37 -0400267 if (ASIC_IS_DCE32(rdev)) {
Alex Deuchere1accbf2013-07-29 18:56:13 -0400268 if (dig->dig_encoder == 0) {
Alex Deucher1518dd82013-07-30 17:31:07 -0400269 dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
270 dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
271 WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
272 WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
273 WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
Alex Deuchere1accbf2013-07-29 18:56:13 -0400274 WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
275 } else {
Alex Deucher1518dd82013-07-30 17:31:07 -0400276 dto_cntl = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
277 dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
278 WREG32(DCCG_AUDIO_DTO1_CNTL, dto_cntl);
279 WREG32(DCCG_AUDIO_DTO1_PHASE, dto_phase);
280 WREG32(DCCG_AUDIO_DTO1_MODULE, dto_modulo);
Alex Deuchere1accbf2013-07-29 18:56:13 -0400281 WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
282 }
Alex Deucher58d327d2013-09-25 12:04:37 -0400283 } else if (ASIC_IS_DCE3(rdev)) {
284 /* according to the reg specs, this should DCE3.2 only, but in
285 * practice it seems to cover DCE3.0/3.1 as well.
286 */
287 if (dig->dig_encoder == 0) {
288 WREG32(DCCG_AUDIO_DTO0_PHASE, base_rate * 100);
289 WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
290 WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
291 } else {
292 WREG32(DCCG_AUDIO_DTO1_PHASE, base_rate * 100);
293 WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100);
294 WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
295 }
Alex Deucher15865052013-04-22 09:42:07 -0400296 } else {
Alex Deucher58d327d2013-09-25 12:04:37 -0400297 /* according to the reg specs, this should be DCE2.0 and DCE3.0/3.1 */
Alex Deucher731da212013-05-13 11:35:26 -0400298 WREG32(AUDIO_DTO, AUDIO_DTO_PHASE(base_rate / 10) |
299 AUDIO_DTO_MODULE(clock / 10));
Alex Deucher15865052013-04-22 09:42:07 -0400300 }
Alex Deucherb1f6f472013-04-18 10:50:55 -0400301}
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200302
Alex Deucher0ffae602013-08-15 12:03:37 -0400303static void dce3_2_afmt_write_speaker_allocation(struct drm_encoder *encoder)
304{
305 struct radeon_device *rdev = encoder->dev->dev_private;
306 struct drm_connector *connector;
307 struct radeon_connector *radeon_connector = NULL;
308 u32 tmp;
309 u8 *sadb;
310 int sad_count;
311
Alex Deucher4b749572013-10-17 16:11:27 -0400312 /* XXX: setting this register causes hangs on some asics */
313 return;
314
Alex Deucher0ffae602013-08-15 12:03:37 -0400315 list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
316 if (connector->encoder == encoder)
317 radeon_connector = to_radeon_connector(connector);
318 }
319
320 if (!radeon_connector) {
321 DRM_ERROR("Couldn't find encoder's connector\n");
322 return;
323 }
324
325 sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
326 if (sad_count < 0) {
327 DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
328 return;
329 }
330
331 /* program the speaker allocation */
332 tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
333 tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
334 /* set HDMI mode */
335 tmp |= HDMI_CONNECTION;
336 if (sad_count)
337 tmp |= SPEAKER_ALLOCATION(sadb[0]);
338 else
339 tmp |= SPEAKER_ALLOCATION(5); /* stereo */
340 WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
341
342 kfree(sadb);
343}
344
Alex Deucherc1cbee02013-08-29 10:51:04 -0400345static void dce3_2_afmt_write_sad_regs(struct drm_encoder *encoder)
346{
347 struct radeon_device *rdev = encoder->dev->dev_private;
348 struct drm_connector *connector;
349 struct radeon_connector *radeon_connector = NULL;
350 struct cea_sad *sads;
351 int i, sad_count;
352
353 static const u16 eld_reg_to_type[][2] = {
354 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
355 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
356 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
357 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
358 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
359 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
360 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
361 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
362 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
363 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
364 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
365 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
366 };
367
368 list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
369 if (connector->encoder == encoder)
370 radeon_connector = to_radeon_connector(connector);
371 }
372
373 if (!radeon_connector) {
374 DRM_ERROR("Couldn't find encoder's connector\n");
375 return;
376 }
377
378 sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
379 if (sad_count < 0) {
380 DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
381 return;
382 }
383 BUG_ON(!sads);
384
385 for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
386 u32 value = 0;
387 int j;
388
389 for (j = 0; j < sad_count; j++) {
390 struct cea_sad *sad = &sads[j];
391
392 if (sad->format == eld_reg_to_type[i][1]) {
393 value = MAX_CHANNELS(sad->channels) |
394 DESCRIPTOR_BYTE_2(sad->byte2) |
395 SUPPORTED_FREQUENCIES(sad->freq);
396 if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
397 value |= SUPPORTED_FREQUENCIES_STEREO(sad->freq);
398 break;
399 }
400 }
401 WREG32(eld_reg_to_type[i][0], value);
402 }
403
404 kfree(sads);
405}
406
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200407/*
408 * update the info frames with the data from the current display mode
409 */
410void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
411{
412 struct drm_device *dev = encoder->dev;
413 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200414 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
415 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100416 u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
417 struct hdmi_avi_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200418 uint32_t offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100419 ssize_t err;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200420
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400421 if (!dig || !dig->afmt)
422 return;
423
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200424 /* Silent, r600_hdmi_enable will raise WARN for us */
425 if (!dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200426 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200427 offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200428
Alex Deucherb1f6f472013-04-18 10:50:55 -0400429 r600_audio_set_dto(encoder, mode->clock);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200430
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200431 WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
432 HDMI0_NULL_SEND); /* send null packets when required */
433
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200434 WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000);
Rafał Miłeckia273a902012-04-30 15:44:52 +0200435
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200436 if (ASIC_IS_DCE32(rdev)) {
437 WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
438 HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
439 HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
440 WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
441 AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
442 AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
443 } else {
444 WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
445 HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
446 HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200447 HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
448 HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
449 }
Rafał Miłeckia273a902012-04-30 15:44:52 +0200450
Alex Deucherc1cbee02013-08-29 10:51:04 -0400451 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher0ffae602013-08-15 12:03:37 -0400452 dce3_2_afmt_write_speaker_allocation(encoder);
Alex Deucherc1cbee02013-08-29 10:51:04 -0400453 dce3_2_afmt_write_sad_regs(encoder);
454 }
Alex Deucher0ffae602013-08-15 12:03:37 -0400455
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200456 WREG32(HDMI0_ACR_PACKET_CONTROL + offset,
Alex Deucherb852c982013-10-10 11:47:01 -0400457 HDMI0_ACR_SOURCE | /* select SW CTS value - XXX verify that hw CTS works on all families */
Alex Deucheree0fec32013-09-27 18:22:15 -0400458 HDMI0_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200459
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200460 WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
461 HDMI0_NULL_SEND | /* send null packets when required */
462 HDMI0_GC_SEND | /* send general control packets */
463 HDMI0_GC_CONT); /* send general control packets every frame */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200464
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200465 /* TODO: HDMI0_AUDIO_INFO_UPDATE */
466 WREG32(HDMI0_INFOFRAME_CONTROL0 + offset,
467 HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
468 HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */
469 HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
470 HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200471
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200472 WREG32(HDMI0_INFOFRAME_CONTROL1 + offset,
473 HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */
474 HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
475
476 WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200477
Thierry Redinge3b2e032013-01-14 13:36:30 +0100478 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
479 if (err < 0) {
480 DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
481 return;
482 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200483
Thierry Redinge3b2e032013-01-14 13:36:30 +0100484 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
485 if (err < 0) {
486 DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
487 return;
488 }
489
490 r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200491 r600_hdmi_update_ACR(encoder, mode->clock);
492
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300493 /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200494 WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
495 WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
496 WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
497 WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200498
499 r600_hdmi_audio_workaround(encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200500}
501
502/*
503 * update settings with current parameters from audio engine
504 */
Christian König58bd0862010-04-05 22:14:55 +0200505void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200506{
507 struct drm_device *dev = encoder->dev;
508 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200509 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
510 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb5306022013-07-31 16:51:33 -0400511 struct r600_audio_pin audio = r600_audio_status(rdev);
Thierry Redinge3b2e032013-01-14 13:36:30 +0100512 uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
513 struct hdmi_audio_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200514 uint32_t offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200515 uint32_t iec;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100516 ssize_t err;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200517
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200518 if (!dig->afmt || !dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200519 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200520 offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200521
522 DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
523 r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
Rafał Miłecki3299de92012-05-14 21:25:57 +0200524 audio.channels, audio.rate, audio.bits_per_sample);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200525 DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
Rafał Miłecki3299de92012-05-14 21:25:57 +0200526 (int)audio.status_bits, (int)audio.category_code);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200527
528 iec = 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200529 if (audio.status_bits & AUDIO_STATUS_PROFESSIONAL)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200530 iec |= 1 << 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200531 if (audio.status_bits & AUDIO_STATUS_NONAUDIO)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200532 iec |= 1 << 1;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200533 if (audio.status_bits & AUDIO_STATUS_COPYRIGHT)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200534 iec |= 1 << 2;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200535 if (audio.status_bits & AUDIO_STATUS_EMPHASIS)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200536 iec |= 1 << 3;
537
Rafał Miłecki3299de92012-05-14 21:25:57 +0200538 iec |= HDMI0_60958_CS_CATEGORY_CODE(audio.category_code);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200539
Rafał Miłecki3299de92012-05-14 21:25:57 +0200540 switch (audio.rate) {
Rafał Miłeckia366e392012-05-06 17:29:46 +0200541 case 32000:
542 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x3);
543 break;
544 case 44100:
545 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x0);
546 break;
547 case 48000:
548 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x2);
549 break;
550 case 88200:
551 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x8);
552 break;
553 case 96000:
554 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xa);
555 break;
556 case 176400:
557 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xc);
558 break;
559 case 192000:
560 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xe);
561 break;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200562 }
563
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200564 WREG32(HDMI0_60958_0 + offset, iec);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200565
566 iec = 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200567 switch (audio.bits_per_sample) {
Rafał Miłeckia366e392012-05-06 17:29:46 +0200568 case 16:
569 iec |= HDMI0_60958_CS_WORD_LENGTH(0x2);
570 break;
571 case 20:
572 iec |= HDMI0_60958_CS_WORD_LENGTH(0x3);
573 break;
574 case 24:
575 iec |= HDMI0_60958_CS_WORD_LENGTH(0xb);
576 break;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200577 }
Rafał Miłecki3299de92012-05-14 21:25:57 +0200578 if (audio.status_bits & AUDIO_STATUS_V)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200579 iec |= 0x5 << 16;
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200580 WREG32_P(HDMI0_60958_1 + offset, iec, ~0x5000f);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200581
Thierry Redinge3b2e032013-01-14 13:36:30 +0100582 err = hdmi_audio_infoframe_init(&frame);
583 if (err < 0) {
584 DRM_ERROR("failed to setup audio infoframe\n");
585 return;
586 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200587
Thierry Redinge3b2e032013-01-14 13:36:30 +0100588 frame.channels = audio.channels;
589
590 err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
591 if (err < 0) {
592 DRM_ERROR("failed to pack audio infoframe\n");
593 return;
594 }
595
596 r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200597 r600_hdmi_audio_workaround(encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200598}
599
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200600/*
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000601 * enable the HDMI engine
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200602 */
Alex Deuchera973bea2013-04-18 11:32:16 -0400603void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200604{
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000605 struct drm_device *dev = encoder->dev;
606 struct radeon_device *rdev = dev->dev_private;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200607 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200608 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deuchera973bea2013-04-18 11:32:16 -0400609 u32 hdmi = HDMI0_ERROR_ACK;
Alex Deucher16823d12010-04-16 11:35:30 -0400610
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400611 if (!dig || !dig->afmt)
612 return;
613
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200614 /* Silent, r600_hdmi_enable will raise WARN for us */
Alex Deuchera973bea2013-04-18 11:32:16 -0400615 if (enable && dig->afmt->enabled)
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200616 return;
Alex Deuchera973bea2013-04-18 11:32:16 -0400617 if (!enable && !dig->afmt->enabled)
618 return;
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200619
Alex Deucherb5306022013-07-31 16:51:33 -0400620 if (enable)
621 dig->afmt->pin = r600_audio_get_pin(rdev);
622 else
623 dig->afmt->pin = NULL;
624
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200625 /* Older chipsets require setting HDMI and routing manually */
Alex Deuchera973bea2013-04-18 11:32:16 -0400626 if (!ASIC_IS_DCE3(rdev)) {
627 if (enable)
628 hdmi |= HDMI0_ENABLE;
Rafał Miłecki5715f672010-03-06 13:03:35 +0000629 switch (radeon_encoder->encoder_id) {
630 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400631 if (enable) {
632 WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
633 hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
634 } else {
635 WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
636 }
Rafał Miłecki5715f672010-03-06 13:03:35 +0000637 break;
638 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400639 if (enable) {
640 WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
641 hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
642 } else {
643 WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
644 }
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200645 break;
646 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Alex Deuchera973bea2013-04-18 11:32:16 -0400647 if (enable) {
648 WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
649 hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
650 } else {
651 WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
652 }
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200653 break;
654 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400655 if (enable)
656 hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000657 break;
658 default:
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200659 dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
660 radeon_encoder->encoder_id);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000661 break;
662 }
Alex Deuchera973bea2013-04-18 11:32:16 -0400663 WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000664 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200665
Alex Deucherf122c612012-03-30 08:59:57 -0400666 if (rdev->irq.installed) {
Christian Koenigf2594932010-04-10 03:13:16 +0200667 /* if irq is available use it */
Alex Deucher9054ae12013-04-18 09:42:13 -0400668 /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
Alex Deuchera973bea2013-04-18 11:32:16 -0400669 if (enable)
Alex Deucher9054ae12013-04-18 09:42:13 -0400670 radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
Alex Deuchera973bea2013-04-18 11:32:16 -0400671 else
672 radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
Christian Koenigf2594932010-04-10 03:13:16 +0200673 }
Christian König58bd0862010-04-05 22:14:55 +0200674
Alex Deuchera973bea2013-04-18 11:32:16 -0400675 dig->afmt->enabled = enable;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200676
Alex Deuchera973bea2013-04-18 11:32:16 -0400677 DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
678 enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000679}
680