blob: 7517c2fcba5602fac84116f407eb3f88868956ff [file] [log] [blame]
Jamie Iles7779b3452014-02-25 17:01:01 -06001/*
2 * Copyright (c) 2011 Jamie Iles
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * All enquiries to support@picochip.com
9 */
Linus Walleij0f4630f2015-12-04 14:02:58 +010010#include <linux/gpio/driver.h>
11/* FIXME: for gpio_get_value(), replace this with direct register read */
12#include <linux/gpio.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060013#include <linux/err.h>
14#include <linux/init.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
17#include <linux/ioport.h>
18#include <linux/irq.h>
19#include <linux/irqdomain.h>
20#include <linux/module.h>
21#include <linux/of.h>
22#include <linux/of_address.h>
23#include <linux/of_irq.h>
24#include <linux/platform_device.h>
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +080025#include <linux/property.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060026#include <linux/spinlock.h>
Weike Chen3d2613c2014-09-17 09:18:39 -070027#include <linux/platform_data/gpio-dwapb.h>
28#include <linux/slab.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060029
30#define GPIO_SWPORTA_DR 0x00
31#define GPIO_SWPORTA_DDR 0x04
32#define GPIO_SWPORTB_DR 0x0c
33#define GPIO_SWPORTB_DDR 0x10
34#define GPIO_SWPORTC_DR 0x18
35#define GPIO_SWPORTC_DDR 0x1c
36#define GPIO_SWPORTD_DR 0x24
37#define GPIO_SWPORTD_DDR 0x28
38#define GPIO_INTEN 0x30
39#define GPIO_INTMASK 0x34
40#define GPIO_INTTYPE_LEVEL 0x38
41#define GPIO_INT_POLARITY 0x3c
42#define GPIO_INTSTATUS 0x40
Weike Chen5d60d9e2014-09-17 09:18:41 -070043#define GPIO_PORTA_DEBOUNCE 0x48
Jamie Iles7779b3452014-02-25 17:01:01 -060044#define GPIO_PORTA_EOI 0x4c
45#define GPIO_EXT_PORTA 0x50
46#define GPIO_EXT_PORTB 0x54
47#define GPIO_EXT_PORTC 0x58
48#define GPIO_EXT_PORTD 0x5c
49
50#define DWAPB_MAX_PORTS 4
51#define GPIO_EXT_PORT_SIZE (GPIO_EXT_PORTB - GPIO_EXT_PORTA)
52#define GPIO_SWPORT_DR_SIZE (GPIO_SWPORTB_DR - GPIO_SWPORTA_DR)
53#define GPIO_SWPORT_DDR_SIZE (GPIO_SWPORTB_DDR - GPIO_SWPORTA_DDR)
54
55struct dwapb_gpio;
56
Weike Chen1e960db2014-09-17 09:18:42 -070057#ifdef CONFIG_PM_SLEEP
58/* Store GPIO context across system-wide suspend/resume transitions */
59struct dwapb_context {
60 u32 data;
61 u32 dir;
62 u32 ext;
63 u32 int_en;
64 u32 int_mask;
65 u32 int_type;
66 u32 int_pol;
67 u32 int_deb;
68};
69#endif
70
Jamie Iles7779b3452014-02-25 17:01:01 -060071struct dwapb_gpio_port {
Linus Walleij0f4630f2015-12-04 14:02:58 +010072 struct gpio_chip gc;
Jamie Iles7779b3452014-02-25 17:01:01 -060073 bool is_registered;
74 struct dwapb_gpio *gpio;
Weike Chen1e960db2014-09-17 09:18:42 -070075#ifdef CONFIG_PM_SLEEP
76 struct dwapb_context *ctx;
77#endif
78 unsigned int idx;
Jamie Iles7779b3452014-02-25 17:01:01 -060079};
80
81struct dwapb_gpio {
82 struct device *dev;
83 void __iomem *regs;
84 struct dwapb_gpio_port *ports;
85 unsigned int nr_ports;
86 struct irq_domain *domain;
87};
88
Weike Chen67809b92014-09-17 09:18:40 -070089static inline u32 dwapb_read(struct dwapb_gpio *gpio, unsigned int offset)
90{
Linus Walleij0f4630f2015-12-04 14:02:58 +010091 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen67809b92014-09-17 09:18:40 -070092 void __iomem *reg_base = gpio->regs;
93
Linus Walleij0f4630f2015-12-04 14:02:58 +010094 return gc->read_reg(reg_base + offset);
Weike Chen67809b92014-09-17 09:18:40 -070095}
96
97static inline void dwapb_write(struct dwapb_gpio *gpio, unsigned int offset,
98 u32 val)
99{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100100 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen67809b92014-09-17 09:18:40 -0700101 void __iomem *reg_base = gpio->regs;
102
Linus Walleij0f4630f2015-12-04 14:02:58 +0100103 gc->write_reg(reg_base + offset, val);
Weike Chen67809b92014-09-17 09:18:40 -0700104}
105
Jamie Iles7779b3452014-02-25 17:01:01 -0600106static int dwapb_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
107{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100108 struct dwapb_gpio_port *port = gpiochip_get_data(gc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600109 struct dwapb_gpio *gpio = port->gpio;
110
111 return irq_find_mapping(gpio->domain, offset);
112}
113
114static void dwapb_toggle_trigger(struct dwapb_gpio *gpio, unsigned int offs)
115{
Weike Chen67809b92014-09-17 09:18:40 -0700116 u32 v = dwapb_read(gpio, GPIO_INT_POLARITY);
Jamie Iles7779b3452014-02-25 17:01:01 -0600117
Linus Walleij0f4630f2015-12-04 14:02:58 +0100118 if (gpio_get_value(gpio->ports[0].gc.base + offs))
Jamie Iles7779b3452014-02-25 17:01:01 -0600119 v &= ~BIT(offs);
120 else
121 v |= BIT(offs);
122
Weike Chen67809b92014-09-17 09:18:40 -0700123 dwapb_write(gpio, GPIO_INT_POLARITY, v);
Jamie Iles7779b3452014-02-25 17:01:01 -0600124}
125
Weike Chen3d2613c2014-09-17 09:18:39 -0700126static u32 dwapb_do_irq(struct dwapb_gpio *gpio)
Jamie Iles7779b3452014-02-25 17:01:01 -0600127{
Jamie Iles7779b3452014-02-25 17:01:01 -0600128 u32 irq_status = readl_relaxed(gpio->regs + GPIO_INTSTATUS);
Weike Chen3d2613c2014-09-17 09:18:39 -0700129 u32 ret = irq_status;
Jamie Iles7779b3452014-02-25 17:01:01 -0600130
131 while (irq_status) {
132 int hwirq = fls(irq_status) - 1;
133 int gpio_irq = irq_find_mapping(gpio->domain, hwirq);
134
135 generic_handle_irq(gpio_irq);
136 irq_status &= ~BIT(hwirq);
137
138 if ((irq_get_trigger_type(gpio_irq) & IRQ_TYPE_SENSE_MASK)
139 == IRQ_TYPE_EDGE_BOTH)
140 dwapb_toggle_trigger(gpio, hwirq);
141 }
142
Weike Chen3d2613c2014-09-17 09:18:39 -0700143 return ret;
144}
145
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200146static void dwapb_irq_handler(struct irq_desc *desc)
Weike Chen3d2613c2014-09-17 09:18:39 -0700147{
Jiang Liu476f8b42015-06-04 12:13:15 +0800148 struct dwapb_gpio *gpio = irq_desc_get_handler_data(desc);
Weike Chen3d2613c2014-09-17 09:18:39 -0700149 struct irq_chip *chip = irq_desc_get_chip(desc);
150
151 dwapb_do_irq(gpio);
152
Jamie Iles7779b3452014-02-25 17:01:01 -0600153 if (chip->irq_eoi)
154 chip->irq_eoi(irq_desc_get_irq_data(desc));
155}
156
157static void dwapb_irq_enable(struct irq_data *d)
158{
159 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
160 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100161 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600162 unsigned long flags;
163 u32 val;
164
Linus Walleij0f4630f2015-12-04 14:02:58 +0100165 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700166 val = dwapb_read(gpio, GPIO_INTEN);
Jamie Iles7779b3452014-02-25 17:01:01 -0600167 val |= BIT(d->hwirq);
Weike Chen67809b92014-09-17 09:18:40 -0700168 dwapb_write(gpio, GPIO_INTEN, val);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100169 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600170}
171
172static void dwapb_irq_disable(struct irq_data *d)
173{
174 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
175 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100176 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600177 unsigned long flags;
178 u32 val;
179
Linus Walleij0f4630f2015-12-04 14:02:58 +0100180 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700181 val = dwapb_read(gpio, GPIO_INTEN);
Jamie Iles7779b3452014-02-25 17:01:01 -0600182 val &= ~BIT(d->hwirq);
Weike Chen67809b92014-09-17 09:18:40 -0700183 dwapb_write(gpio, GPIO_INTEN, val);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100184 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600185}
186
Linus Walleij57ef0422014-03-14 18:16:20 +0100187static int dwapb_irq_reqres(struct irq_data *d)
Jamie Iles7779b3452014-02-25 17:01:01 -0600188{
189 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
190 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100191 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600192
Linus Walleij0f4630f2015-12-04 14:02:58 +0100193 if (gpiochip_lock_as_irq(gc, irqd_to_hwirq(d))) {
Jamie Iles7779b3452014-02-25 17:01:01 -0600194 dev_err(gpio->dev, "unable to lock HW IRQ %lu for IRQ\n",
195 irqd_to_hwirq(d));
Linus Walleij57ef0422014-03-14 18:16:20 +0100196 return -EINVAL;
197 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600198 return 0;
199}
200
Linus Walleij57ef0422014-03-14 18:16:20 +0100201static void dwapb_irq_relres(struct irq_data *d)
Jamie Iles7779b3452014-02-25 17:01:01 -0600202{
203 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
204 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100205 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600206
Linus Walleij0f4630f2015-12-04 14:02:58 +0100207 gpiochip_unlock_as_irq(gc, irqd_to_hwirq(d));
Jamie Iles7779b3452014-02-25 17:01:01 -0600208}
209
210static int dwapb_irq_set_type(struct irq_data *d, u32 type)
211{
212 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
213 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100214 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600215 int bit = d->hwirq;
216 unsigned long level, polarity, flags;
217
218 if (type & ~(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
219 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
220 return -EINVAL;
221
Linus Walleij0f4630f2015-12-04 14:02:58 +0100222 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700223 level = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
224 polarity = dwapb_read(gpio, GPIO_INT_POLARITY);
Jamie Iles7779b3452014-02-25 17:01:01 -0600225
226 switch (type) {
227 case IRQ_TYPE_EDGE_BOTH:
228 level |= BIT(bit);
229 dwapb_toggle_trigger(gpio, bit);
230 break;
231 case IRQ_TYPE_EDGE_RISING:
232 level |= BIT(bit);
233 polarity |= BIT(bit);
234 break;
235 case IRQ_TYPE_EDGE_FALLING:
236 level |= BIT(bit);
237 polarity &= ~BIT(bit);
238 break;
239 case IRQ_TYPE_LEVEL_HIGH:
240 level &= ~BIT(bit);
241 polarity |= BIT(bit);
242 break;
243 case IRQ_TYPE_LEVEL_LOW:
244 level &= ~BIT(bit);
245 polarity &= ~BIT(bit);
246 break;
247 }
248
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200249 irq_setup_alt_chip(d, type);
250
Weike Chen67809b92014-09-17 09:18:40 -0700251 dwapb_write(gpio, GPIO_INTTYPE_LEVEL, level);
252 dwapb_write(gpio, GPIO_INT_POLARITY, polarity);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100253 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600254
255 return 0;
256}
257
Weike Chen5d60d9e2014-09-17 09:18:41 -0700258static int dwapb_gpio_set_debounce(struct gpio_chip *gc,
259 unsigned offset, unsigned debounce)
260{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100261 struct dwapb_gpio_port *port = gpiochip_get_data(gc);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700262 struct dwapb_gpio *gpio = port->gpio;
263 unsigned long flags, val_deb;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100264 unsigned long mask = gc->pin2mask(gc, offset);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700265
Linus Walleij0f4630f2015-12-04 14:02:58 +0100266 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700267
268 val_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
269 if (debounce)
270 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb | mask);
271 else
272 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb & ~mask);
273
Linus Walleij0f4630f2015-12-04 14:02:58 +0100274 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700275
276 return 0;
277}
278
Weike Chen3d2613c2014-09-17 09:18:39 -0700279static irqreturn_t dwapb_irq_handler_mfd(int irq, void *dev_id)
280{
281 u32 worked;
282 struct dwapb_gpio *gpio = dev_id;
283
284 worked = dwapb_do_irq(gpio);
285
286 return worked ? IRQ_HANDLED : IRQ_NONE;
287}
288
Jamie Iles7779b3452014-02-25 17:01:01 -0600289static void dwapb_configure_irqs(struct dwapb_gpio *gpio,
Weike Chen3d2613c2014-09-17 09:18:39 -0700290 struct dwapb_gpio_port *port,
291 struct dwapb_port_property *pp)
Jamie Iles7779b3452014-02-25 17:01:01 -0600292{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100293 struct gpio_chip *gc = &port->gc;
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800294 struct fwnode_handle *fwnode = pp->fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700295 struct irq_chip_generic *irq_gc = NULL;
Jamie Iles7779b3452014-02-25 17:01:01 -0600296 unsigned int hwirq, ngpio = gc->ngpio;
297 struct irq_chip_type *ct;
Weike Chen3d2613c2014-09-17 09:18:39 -0700298 int err, i;
Jamie Iles7779b3452014-02-25 17:01:01 -0600299
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800300 gpio->domain = irq_domain_create_linear(fwnode, ngpio,
301 &irq_generic_chip_ops, gpio);
Jamie Iles7779b3452014-02-25 17:01:01 -0600302 if (!gpio->domain)
303 return;
304
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200305 err = irq_alloc_domain_generic_chips(gpio->domain, ngpio, 2,
Jamie Iles7779b3452014-02-25 17:01:01 -0600306 "gpio-dwapb", handle_level_irq,
307 IRQ_NOREQUEST, 0,
308 IRQ_GC_INIT_NESTED_LOCK);
309 if (err) {
310 dev_info(gpio->dev, "irq_alloc_domain_generic_chips failed\n");
311 irq_domain_remove(gpio->domain);
312 gpio->domain = NULL;
313 return;
314 }
315
316 irq_gc = irq_get_domain_generic_chip(gpio->domain, 0);
317 if (!irq_gc) {
318 irq_domain_remove(gpio->domain);
319 gpio->domain = NULL;
320 return;
321 }
322
323 irq_gc->reg_base = gpio->regs;
324 irq_gc->private = gpio;
325
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200326 for (i = 0; i < 2; i++) {
327 ct = &irq_gc->chip_types[i];
328 ct->chip.irq_ack = irq_gc_ack_set_bit;
329 ct->chip.irq_mask = irq_gc_mask_set_bit;
330 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
331 ct->chip.irq_set_type = dwapb_irq_set_type;
332 ct->chip.irq_enable = dwapb_irq_enable;
333 ct->chip.irq_disable = dwapb_irq_disable;
334 ct->chip.irq_request_resources = dwapb_irq_reqres;
335 ct->chip.irq_release_resources = dwapb_irq_relres;
336 ct->regs.ack = GPIO_PORTA_EOI;
337 ct->regs.mask = GPIO_INTMASK;
338 ct->type = IRQ_TYPE_LEVEL_MASK;
339 }
340
341 irq_gc->chip_types[0].type = IRQ_TYPE_LEVEL_MASK;
342 irq_gc->chip_types[1].type = IRQ_TYPE_EDGE_BOTH;
343 irq_gc->chip_types[1].handler = handle_edge_irq;
Jamie Iles7779b3452014-02-25 17:01:01 -0600344
Weike Chen3d2613c2014-09-17 09:18:39 -0700345 if (!pp->irq_shared) {
Thomas Gleixner6218b882015-06-21 20:16:05 +0200346 irq_set_chained_handler_and_data(pp->irq, dwapb_irq_handler,
347 gpio);
Weike Chen3d2613c2014-09-17 09:18:39 -0700348 } else {
349 /*
350 * Request a shared IRQ since where MFD would have devices
351 * using the same irq pin
352 */
353 err = devm_request_irq(gpio->dev, pp->irq,
354 dwapb_irq_handler_mfd,
355 IRQF_SHARED, "gpio-dwapb-mfd", gpio);
356 if (err) {
357 dev_err(gpio->dev, "error requesting IRQ\n");
358 irq_domain_remove(gpio->domain);
359 gpio->domain = NULL;
360 return;
361 }
362 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600363
364 for (hwirq = 0 ; hwirq < ngpio ; hwirq++)
365 irq_create_mapping(gpio->domain, hwirq);
366
Linus Walleij0f4630f2015-12-04 14:02:58 +0100367 port->gc.to_irq = dwapb_gpio_to_irq;
Jamie Iles7779b3452014-02-25 17:01:01 -0600368}
369
370static void dwapb_irq_teardown(struct dwapb_gpio *gpio)
371{
372 struct dwapb_gpio_port *port = &gpio->ports[0];
Linus Walleij0f4630f2015-12-04 14:02:58 +0100373 struct gpio_chip *gc = &port->gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600374 unsigned int ngpio = gc->ngpio;
375 irq_hw_number_t hwirq;
376
377 if (!gpio->domain)
378 return;
379
380 for (hwirq = 0 ; hwirq < ngpio ; hwirq++)
381 irq_dispose_mapping(irq_find_mapping(gpio->domain, hwirq));
382
383 irq_domain_remove(gpio->domain);
384 gpio->domain = NULL;
385}
386
387static int dwapb_gpio_add_port(struct dwapb_gpio *gpio,
Weike Chen3d2613c2014-09-17 09:18:39 -0700388 struct dwapb_port_property *pp,
Jamie Iles7779b3452014-02-25 17:01:01 -0600389 unsigned int offs)
390{
391 struct dwapb_gpio_port *port;
Jamie Iles7779b3452014-02-25 17:01:01 -0600392 void __iomem *dat, *set, *dirout;
393 int err;
394
Jamie Iles7779b3452014-02-25 17:01:01 -0600395 port = &gpio->ports[offs];
396 port->gpio = gpio;
Weike Chen1e960db2014-09-17 09:18:42 -0700397 port->idx = pp->idx;
398
399#ifdef CONFIG_PM_SLEEP
400 port->ctx = devm_kzalloc(gpio->dev, sizeof(*port->ctx), GFP_KERNEL);
401 if (!port->ctx)
402 return -ENOMEM;
403#endif
Jamie Iles7779b3452014-02-25 17:01:01 -0600404
Weike Chen3d2613c2014-09-17 09:18:39 -0700405 dat = gpio->regs + GPIO_EXT_PORTA + (pp->idx * GPIO_EXT_PORT_SIZE);
406 set = gpio->regs + GPIO_SWPORTA_DR + (pp->idx * GPIO_SWPORT_DR_SIZE);
Jamie Iles7779b3452014-02-25 17:01:01 -0600407 dirout = gpio->regs + GPIO_SWPORTA_DDR +
Weike Chen3d2613c2014-09-17 09:18:39 -0700408 (pp->idx * GPIO_SWPORT_DDR_SIZE);
Jamie Iles7779b3452014-02-25 17:01:01 -0600409
Linus Walleij0f4630f2015-12-04 14:02:58 +0100410 err = bgpio_init(&port->gc, gpio->dev, 4, dat, set, NULL, dirout,
Jamie Iles7779b3452014-02-25 17:01:01 -0600411 NULL, false);
412 if (err) {
Jiang Qiue8159182016-04-28 17:32:01 +0800413 dev_err(gpio->dev, "failed to init gpio chip for port%d\n",
414 port->idx);
Jamie Iles7779b3452014-02-25 17:01:01 -0600415 return err;
416 }
417
Weike Chen3d2613c2014-09-17 09:18:39 -0700418#ifdef CONFIG_OF_GPIO
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800419 port->gc.of_node = to_of_node(pp->fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700420#endif
Linus Walleij0f4630f2015-12-04 14:02:58 +0100421 port->gc.ngpio = pp->ngpio;
422 port->gc.base = pp->gpio_base;
Jamie Iles7779b3452014-02-25 17:01:01 -0600423
Weike Chen5d60d9e2014-09-17 09:18:41 -0700424 /* Only port A support debounce */
425 if (pp->idx == 0)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100426 port->gc.set_debounce = dwapb_gpio_set_debounce;
Weike Chen5d60d9e2014-09-17 09:18:41 -0700427
Weike Chen3d2613c2014-09-17 09:18:39 -0700428 if (pp->irq)
429 dwapb_configure_irqs(gpio, port, pp);
Jamie Iles7779b3452014-02-25 17:01:01 -0600430
Linus Walleij0f4630f2015-12-04 14:02:58 +0100431 err = gpiochip_add_data(&port->gc, port);
Jamie Iles7779b3452014-02-25 17:01:01 -0600432 if (err)
Jiang Qiue8159182016-04-28 17:32:01 +0800433 dev_err(gpio->dev, "failed to register gpiochip for port%d\n",
434 port->idx);
Jamie Iles7779b3452014-02-25 17:01:01 -0600435 else
436 port->is_registered = true;
437
438 return err;
439}
440
441static void dwapb_gpio_unregister(struct dwapb_gpio *gpio)
442{
443 unsigned int m;
444
445 for (m = 0; m < gpio->nr_ports; ++m)
446 if (gpio->ports[m].is_registered)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100447 gpiochip_remove(&gpio->ports[m].gc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600448}
449
Weike Chen3d2613c2014-09-17 09:18:39 -0700450static struct dwapb_platform_data *
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800451dwapb_gpio_get_pdata(struct device *dev)
Weike Chen3d2613c2014-09-17 09:18:39 -0700452{
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800453 struct fwnode_handle *fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700454 struct dwapb_platform_data *pdata;
455 struct dwapb_port_property *pp;
456 int nports;
457 int i;
458
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800459 nports = device_get_child_node_count(dev);
Weike Chen3d2613c2014-09-17 09:18:39 -0700460 if (nports == 0)
461 return ERR_PTR(-ENODEV);
462
Axel Linda9df932014-12-28 15:23:14 +0800463 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Weike Chen3d2613c2014-09-17 09:18:39 -0700464 if (!pdata)
465 return ERR_PTR(-ENOMEM);
466
Axel Linda9df932014-12-28 15:23:14 +0800467 pdata->properties = devm_kcalloc(dev, nports, sizeof(*pp), GFP_KERNEL);
468 if (!pdata->properties)
Weike Chen3d2613c2014-09-17 09:18:39 -0700469 return ERR_PTR(-ENOMEM);
Weike Chen3d2613c2014-09-17 09:18:39 -0700470
471 pdata->nports = nports;
472
473 i = 0;
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800474 device_for_each_child_node(dev, fwnode) {
Weike Chen3d2613c2014-09-17 09:18:39 -0700475 pp = &pdata->properties[i++];
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800476 pp->fwnode = fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700477
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800478 if (fwnode_property_read_u32(fwnode, "reg", &pp->idx) ||
Weike Chen3d2613c2014-09-17 09:18:39 -0700479 pp->idx >= DWAPB_MAX_PORTS) {
Jiang Qiue8159182016-04-28 17:32:01 +0800480 dev_err(dev,
481 "missing/invalid port index for port%d\n", i);
Weike Chen3d2613c2014-09-17 09:18:39 -0700482 return ERR_PTR(-EINVAL);
483 }
484
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800485 if (fwnode_property_read_u32(fwnode, "snps,nr-gpios",
Weike Chen3d2613c2014-09-17 09:18:39 -0700486 &pp->ngpio)) {
Jiang Qiue8159182016-04-28 17:32:01 +0800487 dev_info(dev,
488 "failed to get number of gpios for port%d\n",
489 i);
Weike Chen3d2613c2014-09-17 09:18:39 -0700490 pp->ngpio = 32;
491 }
492
493 /*
494 * Only port A can provide interrupts in all configurations of
495 * the IP.
496 */
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800497 if (dev->of_node && pp->idx == 0 &&
498 fwnode_property_read_bool(fwnode,
499 "interrupt-controller")) {
500 pp->irq = irq_of_parse_and_map(to_of_node(fwnode), 0);
Jiang Qiue8159182016-04-28 17:32:01 +0800501 if (!pp->irq)
502 dev_warn(dev, "no irq for port%d\n", pp->idx);
Weike Chen3d2613c2014-09-17 09:18:39 -0700503 }
504
505 pp->irq_shared = false;
506 pp->gpio_base = -1;
Weike Chen3d2613c2014-09-17 09:18:39 -0700507 }
508
509 return pdata;
510}
511
Jamie Iles7779b3452014-02-25 17:01:01 -0600512static int dwapb_gpio_probe(struct platform_device *pdev)
513{
Weike Chen3d2613c2014-09-17 09:18:39 -0700514 unsigned int i;
Jamie Iles7779b3452014-02-25 17:01:01 -0600515 struct resource *res;
516 struct dwapb_gpio *gpio;
Jamie Iles7779b3452014-02-25 17:01:01 -0600517 int err;
Weike Chen3d2613c2014-09-17 09:18:39 -0700518 struct device *dev = &pdev->dev;
519 struct dwapb_platform_data *pdata = dev_get_platdata(dev);
Jamie Iles7779b3452014-02-25 17:01:01 -0600520
Axel Linda9df932014-12-28 15:23:14 +0800521 if (!pdata) {
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800522 pdata = dwapb_gpio_get_pdata(dev);
Weike Chen3d2613c2014-09-17 09:18:39 -0700523 if (IS_ERR(pdata))
524 return PTR_ERR(pdata);
525 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600526
Axel Linda9df932014-12-28 15:23:14 +0800527 if (!pdata->nports)
528 return -ENODEV;
Weike Chen3d2613c2014-09-17 09:18:39 -0700529
530 gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
Axel Linda9df932014-12-28 15:23:14 +0800531 if (!gpio)
532 return -ENOMEM;
533
Weike Chen3d2613c2014-09-17 09:18:39 -0700534 gpio->dev = &pdev->dev;
535 gpio->nr_ports = pdata->nports;
536
537 gpio->ports = devm_kcalloc(&pdev->dev, gpio->nr_ports,
Jamie Iles7779b3452014-02-25 17:01:01 -0600538 sizeof(*gpio->ports), GFP_KERNEL);
Axel Linda9df932014-12-28 15:23:14 +0800539 if (!gpio->ports)
540 return -ENOMEM;
Jamie Iles7779b3452014-02-25 17:01:01 -0600541
542 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
543 gpio->regs = devm_ioremap_resource(&pdev->dev, res);
Axel Linda9df932014-12-28 15:23:14 +0800544 if (IS_ERR(gpio->regs))
545 return PTR_ERR(gpio->regs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600546
Weike Chen3d2613c2014-09-17 09:18:39 -0700547 for (i = 0; i < gpio->nr_ports; i++) {
548 err = dwapb_gpio_add_port(gpio, &pdata->properties[i], i);
Jamie Iles7779b3452014-02-25 17:01:01 -0600549 if (err)
550 goto out_unregister;
551 }
552 platform_set_drvdata(pdev, gpio);
553
Axel Linda9df932014-12-28 15:23:14 +0800554 return 0;
Jamie Iles7779b3452014-02-25 17:01:01 -0600555
556out_unregister:
557 dwapb_gpio_unregister(gpio);
558 dwapb_irq_teardown(gpio);
559
Jamie Iles7779b3452014-02-25 17:01:01 -0600560 return err;
561}
562
563static int dwapb_gpio_remove(struct platform_device *pdev)
564{
565 struct dwapb_gpio *gpio = platform_get_drvdata(pdev);
566
567 dwapb_gpio_unregister(gpio);
568 dwapb_irq_teardown(gpio);
569
570 return 0;
571}
572
573static const struct of_device_id dwapb_of_match[] = {
574 { .compatible = "snps,dw-apb-gpio" },
575 { /* Sentinel */ }
576};
577MODULE_DEVICE_TABLE(of, dwapb_of_match);
578
Weike Chen1e960db2014-09-17 09:18:42 -0700579#ifdef CONFIG_PM_SLEEP
580static int dwapb_gpio_suspend(struct device *dev)
581{
582 struct platform_device *pdev = to_platform_device(dev);
583 struct dwapb_gpio *gpio = platform_get_drvdata(pdev);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100584 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen1e960db2014-09-17 09:18:42 -0700585 unsigned long flags;
586 int i;
587
Linus Walleij0f4630f2015-12-04 14:02:58 +0100588 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700589 for (i = 0; i < gpio->nr_ports; i++) {
590 unsigned int offset;
591 unsigned int idx = gpio->ports[i].idx;
592 struct dwapb_context *ctx = gpio->ports[i].ctx;
593
Linus Walleij58a3b922014-09-24 13:30:24 +0200594 BUG_ON(!ctx);
Weike Chen1e960db2014-09-17 09:18:42 -0700595
596 offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_SIZE;
597 ctx->dir = dwapb_read(gpio, offset);
598
599 offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_SIZE;
600 ctx->data = dwapb_read(gpio, offset);
601
602 offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_SIZE;
603 ctx->ext = dwapb_read(gpio, offset);
604
605 /* Only port A can provide interrupts */
606 if (idx == 0) {
607 ctx->int_mask = dwapb_read(gpio, GPIO_INTMASK);
608 ctx->int_en = dwapb_read(gpio, GPIO_INTEN);
609 ctx->int_pol = dwapb_read(gpio, GPIO_INT_POLARITY);
610 ctx->int_type = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
611 ctx->int_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
612
613 /* Mask out interrupts */
614 dwapb_write(gpio, GPIO_INTMASK, 0xffffffff);
615 }
616 }
Linus Walleij0f4630f2015-12-04 14:02:58 +0100617 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700618
619 return 0;
620}
621
622static int dwapb_gpio_resume(struct device *dev)
623{
624 struct platform_device *pdev = to_platform_device(dev);
625 struct dwapb_gpio *gpio = platform_get_drvdata(pdev);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100626 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen1e960db2014-09-17 09:18:42 -0700627 unsigned long flags;
628 int i;
629
Linus Walleij0f4630f2015-12-04 14:02:58 +0100630 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700631 for (i = 0; i < gpio->nr_ports; i++) {
632 unsigned int offset;
633 unsigned int idx = gpio->ports[i].idx;
634 struct dwapb_context *ctx = gpio->ports[i].ctx;
635
Linus Walleij58a3b922014-09-24 13:30:24 +0200636 BUG_ON(!ctx);
Weike Chen1e960db2014-09-17 09:18:42 -0700637
638 offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_SIZE;
639 dwapb_write(gpio, offset, ctx->data);
640
641 offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_SIZE;
642 dwapb_write(gpio, offset, ctx->dir);
643
644 offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_SIZE;
645 dwapb_write(gpio, offset, ctx->ext);
646
647 /* Only port A can provide interrupts */
648 if (idx == 0) {
649 dwapb_write(gpio, GPIO_INTTYPE_LEVEL, ctx->int_type);
650 dwapb_write(gpio, GPIO_INT_POLARITY, ctx->int_pol);
651 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, ctx->int_deb);
652 dwapb_write(gpio, GPIO_INTEN, ctx->int_en);
653 dwapb_write(gpio, GPIO_INTMASK, ctx->int_mask);
654
655 /* Clear out spurious interrupts */
656 dwapb_write(gpio, GPIO_PORTA_EOI, 0xffffffff);
657 }
658 }
Linus Walleij0f4630f2015-12-04 14:02:58 +0100659 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700660
661 return 0;
662}
663#endif
664
665static SIMPLE_DEV_PM_OPS(dwapb_gpio_pm_ops, dwapb_gpio_suspend,
666 dwapb_gpio_resume);
667
Jamie Iles7779b3452014-02-25 17:01:01 -0600668static struct platform_driver dwapb_gpio_driver = {
669 .driver = {
670 .name = "gpio-dwapb",
Weike Chen1e960db2014-09-17 09:18:42 -0700671 .pm = &dwapb_gpio_pm_ops,
Jamie Iles7779b3452014-02-25 17:01:01 -0600672 .of_match_table = of_match_ptr(dwapb_of_match),
673 },
674 .probe = dwapb_gpio_probe,
675 .remove = dwapb_gpio_remove,
676};
677
678module_platform_driver(dwapb_gpio_driver);
679
680MODULE_LICENSE("GPL");
681MODULE_AUTHOR("Jamie Iles");
682MODULE_DESCRIPTION("Synopsys DesignWare APB GPIO driver");