blob: 4cf864f5ea7a5bf9347e52ed233bfc03e9029b16 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/****************************************************************************/
2
3/*
4 * m5206sim.h -- ColdFire 5206 System Integration Module support.
5 *
6 * (C) Copyright 1999, Greg Ungerer (gerg@snapgear.com)
7 * (C) Copyright 2000, Lineo Inc. (www.lineo.com)
8 */
9
10/****************************************************************************/
11#ifndef m5206sim_h
12#define m5206sim_h
13/****************************************************************************/
14
Greg Ungerer733f31b2010-11-02 17:40:37 +100015#define CPU_NAME "COLDFIRE(m5206)"
16#define CPU_INSTR_PER_JIFFY 3
Greg Ungererce3de782011-03-09 14:19:08 +100017#define MCF_BUSCLK MCF_CLK
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Greg Ungerera12cf0a2010-11-09 10:12:29 +100019#include <asm/m52xxacr.h>
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021/*
22 * Define the 5206 SIM register set addresses.
23 */
Greg Ungererc986a3d2012-08-17 16:48:16 +100024#define MCFSIM_SIMR (MCF_MBAR + 0x03) /* SIM Config reg */
25#define MCFSIM_ICR1 (MCF_MBAR + 0x14) /* Intr Ctrl reg 1 */
26#define MCFSIM_ICR2 (MCF_MBAR + 0x15) /* Intr Ctrl reg 2 */
27#define MCFSIM_ICR3 (MCF_MBAR + 0x16) /* Intr Ctrl reg 3 */
28#define MCFSIM_ICR4 (MCF_MBAR + 0x17) /* Intr Ctrl reg 4 */
29#define MCFSIM_ICR5 (MCF_MBAR + 0x18) /* Intr Ctrl reg 5 */
30#define MCFSIM_ICR6 (MCF_MBAR + 0x19) /* Intr Ctrl reg 6 */
31#define MCFSIM_ICR7 (MCF_MBAR + 0x1a) /* Intr Ctrl reg 7 */
32#define MCFSIM_ICR8 (MCF_MBAR + 0x1b) /* Intr Ctrl reg 8 */
33#define MCFSIM_ICR9 (MCF_MBAR + 0x1c) /* Intr Ctrl reg 9 */
34#define MCFSIM_ICR10 (MCF_MBAR + 0x1d) /* Intr Ctrl reg 10 */
35#define MCFSIM_ICR11 (MCF_MBAR + 0x1e) /* Intr Ctrl reg 11 */
36#define MCFSIM_ICR12 (MCF_MBAR + 0x1f) /* Intr Ctrl reg 12 */
37#define MCFSIM_ICR13 (MCF_MBAR + 0x20) /* Intr Ctrl reg 13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#ifdef CONFIG_M5206e
Greg Ungererc986a3d2012-08-17 16:48:16 +100039#define MCFSIM_ICR14 (MCF_MBAR + 0x21) /* Intr Ctrl reg 14 */
40#define MCFSIM_ICR15 (MCF_MBAR + 0x22) /* Intr Ctrl reg 15 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#endif
42
Greg Ungerer6a3a7862012-07-15 21:42:47 +100043#define MCFSIM_IMR (MCF_MBAR + 0x36) /* Interrupt Mask */
44#define MCFSIM_IPR (MCF_MBAR + 0x3a) /* Interrupt Pending */
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Greg Ungerere1e362d2012-07-15 21:55:01 +100046#define MCFSIM_RSR (MCF_MBAR + 0x40) /* Reset Status */
47#define MCFSIM_SYPCR (MCF_MBAR + 0x41) /* System Protection */
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Greg Ungerer660b73e2012-07-15 22:01:08 +100049#define MCFSIM_SWIVR (MCF_MBAR + 0x42) /* SW Watchdog intr */
50#define MCFSIM_SWSR (MCF_MBAR + 0x43) /* SW Watchdog srv */
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Greg Ungerer6a92e192011-03-06 23:01:46 +100052#define MCFSIM_DCRR (MCF_MBAR + 0x46) /* DRAM Refresh reg (r/w) */
53#define MCFSIM_DCTR (MCF_MBAR + 0x4a) /* DRAM Timing reg (r/w) */
54#define MCFSIM_DAR0 (MCF_MBAR + 0x4c) /* DRAM 0 Address reg(r/w) */
55#define MCFSIM_DMR0 (MCF_MBAR + 0x50) /* DRAM 0 Mask reg (r/w) */
56#define MCFSIM_DCR0 (MCF_MBAR + 0x57) /* DRAM 0 Control reg (r/w) */
57#define MCFSIM_DAR1 (MCF_MBAR + 0x58) /* DRAM 1 Address reg (r/w) */
58#define MCFSIM_DMR1 (MCF_MBAR + 0x5c) /* DRAM 1 Mask reg (r/w) */
59#define MCFSIM_DCR1 (MCF_MBAR + 0x63) /* DRAM 1 Control reg (r/w) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Greg Ungerer1419ea32012-09-14 15:36:02 +100061#define MCFSIM_CSAR0 (MCF_MBAR + 0x64) /* CS 0 Address reg */
62#define MCFSIM_CSMR0 (MCF_MBAR + 0x68) /* CS 0 Mask reg */
63#define MCFSIM_CSCR0 (MCF_MBAR + 0x6e) /* CS 0 Control reg */
64#define MCFSIM_CSAR1 (MCF_MBAR + 0x70) /* CS 1 Address reg */
65#define MCFSIM_CSMR1 (MCF_MBAR + 0x74) /* CS 1 Mask reg */
66#define MCFSIM_CSCR1 (MCF_MBAR + 0x7a) /* CS 1 Control reg */
67#define MCFSIM_CSAR2 (MCF_MBAR + 0x7c) /* CS 2 Address reg */
68#define MCFSIM_CSMR2 (MCF_MBAR + 0x80) /* CS 2 Mask reg */
69#define MCFSIM_CSCR2 (MCF_MBAR + 0x86) /* CS 2 Control reg */
70#define MCFSIM_CSAR3 (MCF_MBAR + 0x88) /* CS 3 Address reg */
71#define MCFSIM_CSMR3 (MCF_MBAR + 0x8c) /* CS 3 Mask reg */
72#define MCFSIM_CSCR3 (MCF_MBAR + 0x92) /* CS 3 Control reg */
73#define MCFSIM_CSAR4 (MCF_MBAR + 0x94) /* CS 4 Address reg */
74#define MCFSIM_CSMR4 (MCF_MBAR + 0x98) /* CS 4 Mask reg */
75#define MCFSIM_CSCR4 (MCF_MBAR + 0x9e) /* CS 4 Control reg */
76#define MCFSIM_CSAR5 (MCF_MBAR + 0xa0) /* CS 5 Address reg */
77#define MCFSIM_CSMR5 (MCF_MBAR + 0xa4) /* CS 5 Mask reg */
78#define MCFSIM_CSCR5 (MCF_MBAR + 0xaa) /* CS 5 Control reg */
79#define MCFSIM_CSAR6 (MCF_MBAR + 0xac) /* CS 6 Address reg */
80#define MCFSIM_CSMR6 (MCF_MBAR + 0xb0) /* CS 6 Mask reg */
81#define MCFSIM_CSCR6 (MCF_MBAR + 0xb6) /* CS 6 Control reg */
82#define MCFSIM_CSAR7 (MCF_MBAR + 0xb8) /* CS 7 Address reg */
83#define MCFSIM_CSMR7 (MCF_MBAR + 0xbc) /* CS 7 Mask reg */
84#define MCFSIM_CSCR7 (MCF_MBAR + 0xc2) /* CS 7 Control reg */
85#define MCFSIM_DMCR (MCF_MBAR + 0xc6) /* Default control */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87#ifdef CONFIG_M5206e
Greg Ungerera45f56b2012-08-17 16:20:23 +100088#define MCFSIM_PAR (MCF_MBAR + 0xca) /* Pin Assignment */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#else
Greg Ungerera45f56b2012-08-17 16:20:23 +100090#define MCFSIM_PAR (MCF_MBAR + 0xcb) /* Pin Assignment */
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#endif
92
Greg Ungerer58f0ac92011-03-09 09:57:14 +100093#define MCFTIMER_BASE1 (MCF_MBAR + 0x100) /* Base of TIMER1 */
94#define MCFTIMER_BASE2 (MCF_MBAR + 0x120) /* Base of TIMER2 */
95
sfking@fdwdc.combc25b052009-06-19 18:11:01 -070096#define MCFSIM_PADDR (MCF_MBAR + 0x1c5) /* Parallel Direction (r/w) */
97#define MCFSIM_PADAT (MCF_MBAR + 0x1c9) /* Parallel Port Value (r/w) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Greg Ungererbabc08b2011-03-06 00:54:36 +100099#define MCFDMA_BASE0 (MCF_MBAR + 0x200) /* Base address DMA 0 */
100#define MCFDMA_BASE1 (MCF_MBAR + 0x240) /* Base address DMA 1 */
101
Greg Ungerer57015422010-11-03 12:50:30 +1000102#if defined(CONFIG_NETtel)
Greg Ungerer8400ca32011-12-24 00:10:48 +1000103#define MCFUART_BASE0 (MCF_MBAR + 0x180) /* Base address UART0 */
104#define MCFUART_BASE1 (MCF_MBAR + 0x140) /* Base address UART1 */
Greg Ungerer57015422010-11-03 12:50:30 +1000105#else
Greg Ungerer8400ca32011-12-24 00:10:48 +1000106#define MCFUART_BASE0 (MCF_MBAR + 0x140) /* Base address UART0 */
107#define MCFUART_BASE1 (MCF_MBAR + 0x180) /* Base address UART1 */
Greg Ungerer57015422010-11-03 12:50:30 +1000108#endif
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110/*
Greg Ungerer04b75b12009-05-19 14:52:40 +1000111 * Define system peripheral IRQ usage.
112 */
113#define MCF_IRQ_TIMER 30 /* Timer0, Level 6 */
114#define MCF_IRQ_PROFILER 31 /* Timer1, Level 7 */
Greg Ungerer8400ca32011-12-24 00:10:48 +1000115#define MCF_IRQ_UART0 73 /* UART0 */
116#define MCF_IRQ_UART1 74 /* UART1 */
Greg Ungerer04b75b12009-05-19 14:52:40 +1000117
118/*
Greg Ungerer57015422010-11-03 12:50:30 +1000119 * Generic GPIO
sfking@fdwdc.combc25b052009-06-19 18:11:01 -0700120 */
121#define MCFGPIO_PIN_MAX 8
122#define MCFGPIO_IRQ_VECBASE -1
123#define MCFGPIO_IRQ_MAX -1
Greg Ungerer04b75b12009-05-19 14:52:40 +1000124
sfking@fdwdc.combc25b052009-06-19 18:11:01 -0700125/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 * Some symbol defines for the Parallel Port Pin Assignment Register
127 */
128#ifdef CONFIG_M5206e
129#define MCFSIM_PAR_DREQ0 0x100 /* Set to select DREQ0 input */
130 /* Clear to select T0 input */
131#define MCFSIM_PAR_DREQ1 0x200 /* Select DREQ1 input */
132 /* Clear to select T0 output */
133#endif
134
135/*
136 * Some symbol defines for the Interrupt Control Register
137 */
138#define MCFSIM_SWDICR MCFSIM_ICR8 /* Watchdog timer ICR */
139#define MCFSIM_TIMER1ICR MCFSIM_ICR9 /* Timer 1 ICR */
140#define MCFSIM_TIMER2ICR MCFSIM_ICR10 /* Timer 2 ICR */
141#define MCFSIM_UART1ICR MCFSIM_ICR12 /* UART 1 ICR */
142#define MCFSIM_UART2ICR MCFSIM_ICR13 /* UART 2 ICR */
143#ifdef CONFIG_M5206e
144#define MCFSIM_DMA1ICR MCFSIM_ICR14 /* DMA 1 ICR */
145#define MCFSIM_DMA2ICR MCFSIM_ICR15 /* DMA 2 ICR */
146#endif
147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148/****************************************************************************/
149#endif /* m5206sim_h */