blob: 95efef921f1d9fed9543ca5b0f889af9c4f74862 [file] [log] [blame]
Heiko J Schickfab97222006-09-22 15:22:22 -07001/*
2 * IBM eServer eHCA Infiniband device driver for Linux on POWER
3 *
4 * QP functions
5 *
6 * Authors: Waleri Fomin <fomin@de.ibm.com>
7 * Hoang-Nam Nguyen <hnguyen@de.ibm.com>
8 * Reinhard Ernst <rernst@de.ibm.com>
9 * Heiko J Schick <schickhj@de.ibm.com>
10 *
11 * Copyright (c) 2005 IBM Corporation
12 *
13 * All rights reserved.
14 *
15 * This source code is distributed under a dual license of GPL v2.0 and OpenIB
16 * BSD.
17 *
18 * OpenIB BSD License
19 *
20 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions are met:
22 *
23 * Redistributions of source code must retain the above copyright notice, this
24 * list of conditions and the following disclaimer.
25 *
26 * Redistributions in binary form must reproduce the above copyright notice,
27 * this list of conditions and the following disclaimer in the documentation
28 * and/or other materials
29 * provided with the distribution.
30 *
31 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
32 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
33 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
34 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
35 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
36 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
37 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
38 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
39 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
40 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
41 * POSSIBILITY OF SUCH DAMAGE.
42 */
43
44
45#include <asm/current.h>
46
47#include "ehca_classes.h"
48#include "ehca_tools.h"
49#include "ehca_qes.h"
50#include "ehca_iverbs.h"
51#include "hcp_if.h"
52#include "hipz_fns.h"
53
54static struct kmem_cache *qp_cache;
55
56/*
57 * attributes not supported by query qp
58 */
59#define QP_ATTR_QUERY_NOT_SUPPORTED (IB_QP_MAX_DEST_RD_ATOMIC | \
60 IB_QP_MAX_QP_RD_ATOMIC | \
61 IB_QP_ACCESS_FLAGS | \
62 IB_QP_EN_SQD_ASYNC_NOTIFY)
63
64/*
65 * ehca (internal) qp state values
66 */
67enum ehca_qp_state {
68 EHCA_QPS_RESET = 1,
69 EHCA_QPS_INIT = 2,
70 EHCA_QPS_RTR = 3,
71 EHCA_QPS_RTS = 5,
72 EHCA_QPS_SQD = 6,
73 EHCA_QPS_SQE = 8,
74 EHCA_QPS_ERR = 128
75};
76
77/*
78 * qp state transitions as defined by IB Arch Rel 1.1 page 431
79 */
80enum ib_qp_statetrans {
81 IB_QPST_ANY2RESET,
82 IB_QPST_ANY2ERR,
83 IB_QPST_RESET2INIT,
84 IB_QPST_INIT2RTR,
85 IB_QPST_INIT2INIT,
86 IB_QPST_RTR2RTS,
87 IB_QPST_RTS2SQD,
88 IB_QPST_RTS2RTS,
89 IB_QPST_SQD2RTS,
90 IB_QPST_SQE2RTS,
91 IB_QPST_SQD2SQD,
92 IB_QPST_MAX /* nr of transitions, this must be last!!! */
93};
94
95/*
96 * ib2ehca_qp_state maps IB to ehca qp_state
97 * returns ehca qp state corresponding to given ib qp state
98 */
99static inline enum ehca_qp_state ib2ehca_qp_state(enum ib_qp_state ib_qp_state)
100{
101 switch (ib_qp_state) {
102 case IB_QPS_RESET:
103 return EHCA_QPS_RESET;
104 case IB_QPS_INIT:
105 return EHCA_QPS_INIT;
106 case IB_QPS_RTR:
107 return EHCA_QPS_RTR;
108 case IB_QPS_RTS:
109 return EHCA_QPS_RTS;
110 case IB_QPS_SQD:
111 return EHCA_QPS_SQD;
112 case IB_QPS_SQE:
113 return EHCA_QPS_SQE;
114 case IB_QPS_ERR:
115 return EHCA_QPS_ERR;
116 default:
117 ehca_gen_err("invalid ib_qp_state=%x", ib_qp_state);
118 return -EINVAL;
119 }
120}
121
122/*
123 * ehca2ib_qp_state maps ehca to IB qp_state
124 * returns ib qp state corresponding to given ehca qp state
125 */
126static inline enum ib_qp_state ehca2ib_qp_state(enum ehca_qp_state
127 ehca_qp_state)
128{
129 switch (ehca_qp_state) {
130 case EHCA_QPS_RESET:
131 return IB_QPS_RESET;
132 case EHCA_QPS_INIT:
133 return IB_QPS_INIT;
134 case EHCA_QPS_RTR:
135 return IB_QPS_RTR;
136 case EHCA_QPS_RTS:
137 return IB_QPS_RTS;
138 case EHCA_QPS_SQD:
139 return IB_QPS_SQD;
140 case EHCA_QPS_SQE:
141 return IB_QPS_SQE;
142 case EHCA_QPS_ERR:
143 return IB_QPS_ERR;
144 default:
145 ehca_gen_err("invalid ehca_qp_state=%x", ehca_qp_state);
146 return -EINVAL;
147 }
148}
149
150/*
151 * ehca_qp_type used as index for req_attr and opt_attr of
152 * struct ehca_modqp_statetrans
153 */
154enum ehca_qp_type {
155 QPT_RC = 0,
156 QPT_UC = 1,
157 QPT_UD = 2,
158 QPT_SQP = 3,
159 QPT_MAX
160};
161
162/*
163 * ib2ehcaqptype maps Ib to ehca qp_type
164 * returns ehca qp type corresponding to ib qp type
165 */
166static inline enum ehca_qp_type ib2ehcaqptype(enum ib_qp_type ibqptype)
167{
168 switch (ibqptype) {
169 case IB_QPT_SMI:
170 case IB_QPT_GSI:
171 return QPT_SQP;
172 case IB_QPT_RC:
173 return QPT_RC;
174 case IB_QPT_UC:
175 return QPT_UC;
176 case IB_QPT_UD:
177 return QPT_UD;
178 default:
179 ehca_gen_err("Invalid ibqptype=%x", ibqptype);
180 return -EINVAL;
181 }
182}
183
184static inline enum ib_qp_statetrans get_modqp_statetrans(int ib_fromstate,
185 int ib_tostate)
186{
187 int index = -EINVAL;
188 switch (ib_tostate) {
189 case IB_QPS_RESET:
190 index = IB_QPST_ANY2RESET;
191 break;
192 case IB_QPS_INIT:
193 switch (ib_fromstate) {
194 case IB_QPS_RESET:
195 index = IB_QPST_RESET2INIT;
196 break;
197 case IB_QPS_INIT:
198 index = IB_QPST_INIT2INIT;
199 break;
200 }
201 break;
202 case IB_QPS_RTR:
203 if (ib_fromstate == IB_QPS_INIT)
204 index = IB_QPST_INIT2RTR;
205 break;
206 case IB_QPS_RTS:
207 switch (ib_fromstate) {
208 case IB_QPS_RTR:
209 index = IB_QPST_RTR2RTS;
210 break;
211 case IB_QPS_RTS:
212 index = IB_QPST_RTS2RTS;
213 break;
214 case IB_QPS_SQD:
215 index = IB_QPST_SQD2RTS;
216 break;
217 case IB_QPS_SQE:
218 index = IB_QPST_SQE2RTS;
219 break;
220 }
221 break;
222 case IB_QPS_SQD:
223 if (ib_fromstate == IB_QPS_RTS)
224 index = IB_QPST_RTS2SQD;
225 break;
226 case IB_QPS_SQE:
227 break;
228 case IB_QPS_ERR:
229 index = IB_QPST_ANY2ERR;
230 break;
231 default:
232 break;
233 }
234 return index;
235}
236
237enum ehca_service_type {
238 ST_RC = 0,
239 ST_UC = 1,
240 ST_RD = 2,
241 ST_UD = 3
242};
243
244/*
245 * ibqptype2servicetype returns hcp service type corresponding to given
246 * ib qp type used by create_qp()
247 */
248static inline int ibqptype2servicetype(enum ib_qp_type ibqptype)
249{
250 switch (ibqptype) {
251 case IB_QPT_SMI:
252 case IB_QPT_GSI:
253 return ST_UD;
254 case IB_QPT_RC:
255 return ST_RC;
256 case IB_QPT_UC:
257 return ST_UC;
258 case IB_QPT_UD:
259 return ST_UD;
260 case IB_QPT_RAW_IPV6:
261 return -EINVAL;
262 case IB_QPT_RAW_ETY:
263 return -EINVAL;
264 default:
265 ehca_gen_err("Invalid ibqptype=%x", ibqptype);
266 return -EINVAL;
267 }
268}
269
270/*
271 * init_qp_queues initializes/constructs r/squeue and registers queue pages.
272 */
273static inline int init_qp_queues(struct ehca_shca *shca,
274 struct ehca_qp *my_qp,
275 int nr_sq_pages,
276 int nr_rq_pages,
277 int swqe_size,
278 int rwqe_size,
279 int nr_send_sges, int nr_receive_sges)
280{
281 int ret, cnt, ipz_rc;
282 void *vpage;
283 u64 rpage, h_ret;
284 struct ib_device *ib_dev = &shca->ib_device;
285 struct ipz_adapter_handle ipz_hca_handle = shca->ipz_hca_handle;
286
287 ipz_rc = ipz_queue_ctor(&my_qp->ipz_squeue,
288 nr_sq_pages,
289 EHCA_PAGESIZE, swqe_size, nr_send_sges);
290 if (!ipz_rc) {
291 ehca_err(ib_dev,"Cannot allocate page for squeue. ipz_rc=%x",
292 ipz_rc);
293 return -EBUSY;
294 }
295
296 ipz_rc = ipz_queue_ctor(&my_qp->ipz_rqueue,
297 nr_rq_pages,
298 EHCA_PAGESIZE, rwqe_size, nr_receive_sges);
299 if (!ipz_rc) {
300 ehca_err(ib_dev, "Cannot allocate page for rqueue. ipz_rc=%x",
301 ipz_rc);
302 ret = -EBUSY;
303 goto init_qp_queues0;
304 }
305 /* register SQ pages */
306 for (cnt = 0; cnt < nr_sq_pages; cnt++) {
307 vpage = ipz_qpageit_get_inc(&my_qp->ipz_squeue);
308 if (!vpage) {
309 ehca_err(ib_dev, "SQ ipz_qpageit_get_inc() "
310 "failed p_vpage= %p", vpage);
311 ret = -EINVAL;
312 goto init_qp_queues1;
313 }
314 rpage = virt_to_abs(vpage);
315
316 h_ret = hipz_h_register_rpage_qp(ipz_hca_handle,
317 my_qp->ipz_qp_handle,
318 &my_qp->pf, 0, 0,
319 rpage, 1,
320 my_qp->galpas.kernel);
321 if (h_ret < H_SUCCESS) {
322 ehca_err(ib_dev, "SQ hipz_qp_register_rpage()"
323 " failed rc=%lx", h_ret);
324 ret = ehca2ib_return_code(h_ret);
325 goto init_qp_queues1;
326 }
327 }
328
329 ipz_qeit_reset(&my_qp->ipz_squeue);
330
331 /* register RQ pages */
332 for (cnt = 0; cnt < nr_rq_pages; cnt++) {
333 vpage = ipz_qpageit_get_inc(&my_qp->ipz_rqueue);
334 if (!vpage) {
335 ehca_err(ib_dev, "RQ ipz_qpageit_get_inc() "
336 "failed p_vpage = %p", vpage);
337 ret = -EINVAL;
338 goto init_qp_queues1;
339 }
340
341 rpage = virt_to_abs(vpage);
342
343 h_ret = hipz_h_register_rpage_qp(ipz_hca_handle,
344 my_qp->ipz_qp_handle,
345 &my_qp->pf, 0, 1,
346 rpage, 1,my_qp->galpas.kernel);
347 if (h_ret < H_SUCCESS) {
348 ehca_err(ib_dev, "RQ hipz_qp_register_rpage() failed "
349 "rc=%lx", h_ret);
350 ret = ehca2ib_return_code(h_ret);
351 goto init_qp_queues1;
352 }
353 if (cnt == (nr_rq_pages - 1)) { /* last page! */
354 if (h_ret != H_SUCCESS) {
355 ehca_err(ib_dev, "RQ hipz_qp_register_rpage() "
356 "h_ret= %lx ", h_ret);
357 ret = ehca2ib_return_code(h_ret);
358 goto init_qp_queues1;
359 }
360 vpage = ipz_qpageit_get_inc(&my_qp->ipz_rqueue);
361 if (vpage) {
362 ehca_err(ib_dev, "ipz_qpageit_get_inc() "
363 "should not succeed vpage=%p", vpage);
364 ret = -EINVAL;
365 goto init_qp_queues1;
366 }
367 } else {
368 if (h_ret != H_PAGE_REGISTERED) {
369 ehca_err(ib_dev, "RQ hipz_qp_register_rpage() "
370 "h_ret= %lx ", h_ret);
371 ret = ehca2ib_return_code(h_ret);
372 goto init_qp_queues1;
373 }
374 }
375 }
376
377 ipz_qeit_reset(&my_qp->ipz_rqueue);
378
379 return 0;
380
381init_qp_queues1:
382 ipz_queue_dtor(&my_qp->ipz_rqueue);
383init_qp_queues0:
384 ipz_queue_dtor(&my_qp->ipz_squeue);
385 return ret;
386}
387
388struct ib_qp *ehca_create_qp(struct ib_pd *pd,
389 struct ib_qp_init_attr *init_attr,
390 struct ib_udata *udata)
391{
392 static int da_rc_msg_size[]={ 128, 256, 512, 1024, 2048, 4096 };
393 static int da_ud_sq_msg_size[]={ 128, 384, 896, 1920, 3968 };
394 struct ehca_qp *my_qp;
395 struct ehca_pd *my_pd = container_of(pd, struct ehca_pd, ib_pd);
396 struct ehca_shca *shca = container_of(pd->device, struct ehca_shca,
397 ib_device);
398 struct ib_ucontext *context = NULL;
399 u64 h_ret;
400 int max_send_sge, max_recv_sge, ret;
401
402 /* h_call's out parameters */
403 struct ehca_alloc_qp_parms parms;
404 u32 swqe_size = 0, rwqe_size = 0;
405 u8 daqp_completion, isdaqp;
406 unsigned long flags;
407
408 if (init_attr->sq_sig_type != IB_SIGNAL_REQ_WR &&
409 init_attr->sq_sig_type != IB_SIGNAL_ALL_WR) {
410 ehca_err(pd->device, "init_attr->sg_sig_type=%x not allowed",
411 init_attr->sq_sig_type);
412 return ERR_PTR(-EINVAL);
413 }
414
415 /* save daqp completion bits */
416 daqp_completion = init_attr->qp_type & 0x60;
417 /* save daqp bit */
418 isdaqp = (init_attr->qp_type & 0x80) ? 1 : 0;
419 init_attr->qp_type = init_attr->qp_type & 0x1F;
420
421 if (init_attr->qp_type != IB_QPT_UD &&
422 init_attr->qp_type != IB_QPT_SMI &&
423 init_attr->qp_type != IB_QPT_GSI &&
424 init_attr->qp_type != IB_QPT_UC &&
425 init_attr->qp_type != IB_QPT_RC) {
426 ehca_err(pd->device, "wrong QP Type=%x", init_attr->qp_type);
427 return ERR_PTR(-EINVAL);
428 }
429 if ((init_attr->qp_type != IB_QPT_RC && init_attr->qp_type != IB_QPT_UD)
430 && isdaqp) {
431 ehca_err(pd->device, "unsupported LL QP Type=%x",
432 init_attr->qp_type);
433 return ERR_PTR(-EINVAL);
434 } else if (init_attr->qp_type == IB_QPT_RC && isdaqp &&
435 (init_attr->cap.max_send_wr > 255 ||
436 init_attr->cap.max_recv_wr > 255 )) {
437 ehca_err(pd->device, "Invalid Number of max_sq_wr =%x "
438 "or max_rq_wr=%x for QP Type=%x",
439 init_attr->cap.max_send_wr,
440 init_attr->cap.max_recv_wr,init_attr->qp_type);
441 return ERR_PTR(-EINVAL);
442 } else if (init_attr->qp_type == IB_QPT_UD && isdaqp &&
443 init_attr->cap.max_send_wr > 255) {
444 ehca_err(pd->device,
445 "Invalid Number of max_send_wr=%x for UD QP_TYPE=%x",
446 init_attr->cap.max_send_wr, init_attr->qp_type);
447 return ERR_PTR(-EINVAL);
448 }
449
450 if (pd->uobject && udata)
451 context = pd->uobject->context;
452
Christoph Lametere94b1762006-12-06 20:33:17 -0800453 my_qp = kmem_cache_alloc(qp_cache, GFP_KERNEL);
Heiko J Schickfab97222006-09-22 15:22:22 -0700454 if (!my_qp) {
455 ehca_err(pd->device, "pd=%p not enough memory to alloc qp", pd);
456 return ERR_PTR(-ENOMEM);
457 }
458
459 memset(my_qp, 0, sizeof(struct ehca_qp));
460 memset (&parms, 0, sizeof(struct ehca_alloc_qp_parms));
461 spin_lock_init(&my_qp->spinlock_s);
462 spin_lock_init(&my_qp->spinlock_r);
463
464 my_qp->recv_cq =
465 container_of(init_attr->recv_cq, struct ehca_cq, ib_cq);
466 my_qp->send_cq =
467 container_of(init_attr->send_cq, struct ehca_cq, ib_cq);
468
469 my_qp->init_attr = *init_attr;
470
471 do {
472 if (!idr_pre_get(&ehca_qp_idr, GFP_KERNEL)) {
473 ret = -ENOMEM;
474 ehca_err(pd->device, "Can't reserve idr resources.");
475 goto create_qp_exit0;
476 }
477
478 spin_lock_irqsave(&ehca_qp_idr_lock, flags);
479 ret = idr_get_new(&ehca_qp_idr, my_qp, &my_qp->token);
480 spin_unlock_irqrestore(&ehca_qp_idr_lock, flags);
481
482 } while (ret == -EAGAIN);
483
484 if (ret) {
485 ret = -ENOMEM;
486 ehca_err(pd->device, "Can't allocate new idr entry.");
487 goto create_qp_exit0;
488 }
489
490 parms.servicetype = ibqptype2servicetype(init_attr->qp_type);
491 if (parms.servicetype < 0) {
492 ret = -EINVAL;
493 ehca_err(pd->device, "Invalid qp_type=%x", init_attr->qp_type);
494 goto create_qp_exit0;
495 }
496
497 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
498 parms.sigtype = HCALL_SIGT_EVERY;
499 else
500 parms.sigtype = HCALL_SIGT_BY_WQE;
501
502 /* UD_AV CIRCUMVENTION */
503 max_send_sge = init_attr->cap.max_send_sge;
504 max_recv_sge = init_attr->cap.max_recv_sge;
505 if (IB_QPT_UD == init_attr->qp_type ||
506 IB_QPT_GSI == init_attr->qp_type ||
507 IB_QPT_SMI == init_attr->qp_type) {
508 max_send_sge += 2;
509 max_recv_sge += 2;
510 }
511
512 parms.ipz_eq_handle = shca->eq.ipz_eq_handle;
513 parms.daqp_ctrl = isdaqp | daqp_completion;
514 parms.pd = my_pd->fw_pd;
515 parms.max_recv_sge = max_recv_sge;
516 parms.max_send_sge = max_send_sge;
517
518 h_ret = hipz_h_alloc_resource_qp(shca->ipz_hca_handle, my_qp, &parms);
519
520 if (h_ret != H_SUCCESS) {
521 ehca_err(pd->device, "h_alloc_resource_qp() failed h_ret=%lx",
522 h_ret);
523 ret = ehca2ib_return_code(h_ret);
524 goto create_qp_exit1;
525 }
526
527 switch (init_attr->qp_type) {
528 case IB_QPT_RC:
529 if (isdaqp == 0) {
530 swqe_size = offsetof(struct ehca_wqe, u.nud.sg_list[
531 (parms.act_nr_send_sges)]);
532 rwqe_size = offsetof(struct ehca_wqe, u.nud.sg_list[
533 (parms.act_nr_recv_sges)]);
534 } else { /* for daqp we need to use msg size, not wqe size */
535 swqe_size = da_rc_msg_size[max_send_sge];
536 rwqe_size = da_rc_msg_size[max_recv_sge];
537 parms.act_nr_send_sges = 1;
538 parms.act_nr_recv_sges = 1;
539 }
540 break;
541 case IB_QPT_UC:
542 swqe_size = offsetof(struct ehca_wqe,
543 u.nud.sg_list[parms.act_nr_send_sges]);
544 rwqe_size = offsetof(struct ehca_wqe,
545 u.nud.sg_list[parms.act_nr_recv_sges]);
546 break;
547
548 case IB_QPT_UD:
549 case IB_QPT_GSI:
550 case IB_QPT_SMI:
551 /* UD circumvention */
552 parms.act_nr_recv_sges -= 2;
553 parms.act_nr_send_sges -= 2;
554 if (isdaqp) {
555 swqe_size = da_ud_sq_msg_size[max_send_sge];
556 rwqe_size = da_rc_msg_size[max_recv_sge];
557 parms.act_nr_send_sges = 1;
558 parms.act_nr_recv_sges = 1;
559 } else {
560 swqe_size = offsetof(struct ehca_wqe,
561 u.ud_av.sg_list[parms.act_nr_send_sges]);
562 rwqe_size = offsetof(struct ehca_wqe,
563 u.ud_av.sg_list[parms.act_nr_recv_sges]);
564 }
565
566 if (IB_QPT_GSI == init_attr->qp_type ||
567 IB_QPT_SMI == init_attr->qp_type) {
568 parms.act_nr_send_wqes = init_attr->cap.max_send_wr;
569 parms.act_nr_recv_wqes = init_attr->cap.max_recv_wr;
570 parms.act_nr_send_sges = init_attr->cap.max_send_sge;
571 parms.act_nr_recv_sges = init_attr->cap.max_recv_sge;
572 my_qp->real_qp_num =
573 (init_attr->qp_type == IB_QPT_SMI) ? 0 : 1;
574 }
575
576 break;
577
578 default:
579 break;
580 }
581
582 /* initializes r/squeue and registers queue pages */
583 ret = init_qp_queues(shca, my_qp,
584 parms.nr_sq_pages, parms.nr_rq_pages,
585 swqe_size, rwqe_size,
586 parms.act_nr_send_sges, parms.act_nr_recv_sges);
587 if (ret) {
588 ehca_err(pd->device,
589 "Couldn't initialize r/squeue and pages ret=%x", ret);
590 goto create_qp_exit2;
591 }
592
593 my_qp->ib_qp.pd = &my_pd->ib_pd;
594 my_qp->ib_qp.device = my_pd->ib_pd.device;
595
596 my_qp->ib_qp.recv_cq = init_attr->recv_cq;
597 my_qp->ib_qp.send_cq = init_attr->send_cq;
598
599 my_qp->ib_qp.qp_num = my_qp->real_qp_num;
600 my_qp->ib_qp.qp_type = init_attr->qp_type;
601
602 my_qp->qp_type = init_attr->qp_type;
603 my_qp->ib_qp.srq = init_attr->srq;
604
605 my_qp->ib_qp.qp_context = init_attr->qp_context;
606 my_qp->ib_qp.event_handler = init_attr->event_handler;
607
608 init_attr->cap.max_inline_data = 0; /* not supported yet */
609 init_attr->cap.max_recv_sge = parms.act_nr_recv_sges;
610 init_attr->cap.max_recv_wr = parms.act_nr_recv_wqes;
611 init_attr->cap.max_send_sge = parms.act_nr_send_sges;
612 init_attr->cap.max_send_wr = parms.act_nr_send_wqes;
613
614 /* NOTE: define_apq0() not supported yet */
615 if (init_attr->qp_type == IB_QPT_GSI) {
616 h_ret = ehca_define_sqp(shca, my_qp, init_attr);
617 if (h_ret != H_SUCCESS) {
618 ehca_err(pd->device, "ehca_define_sqp() failed rc=%lx",
619 h_ret);
620 ret = ehca2ib_return_code(h_ret);
621 goto create_qp_exit3;
622 }
623 }
624 if (init_attr->send_cq) {
625 struct ehca_cq *cq = container_of(init_attr->send_cq,
626 struct ehca_cq, ib_cq);
627 ret = ehca_cq_assign_qp(cq, my_qp);
628 if (ret) {
629 ehca_err(pd->device, "Couldn't assign qp to send_cq ret=%x",
630 ret);
631 goto create_qp_exit3;
632 }
633 my_qp->send_cq = cq;
634 }
635 /* copy queues, galpa data to user space */
636 if (context && udata) {
637 struct ipz_queue *ipz_rqueue = &my_qp->ipz_rqueue;
638 struct ipz_queue *ipz_squeue = &my_qp->ipz_squeue;
639 struct ehca_create_qp_resp resp;
Heiko J Schickfab97222006-09-22 15:22:22 -0700640 memset(&resp, 0, sizeof(resp));
641
642 resp.qp_num = my_qp->real_qp_num;
643 resp.token = my_qp->token;
644 resp.qp_type = my_qp->qp_type;
645 resp.qkey = my_qp->qkey;
646 resp.real_qp_num = my_qp->real_qp_num;
647 /* rqueue properties */
648 resp.ipz_rqueue.qe_size = ipz_rqueue->qe_size;
649 resp.ipz_rqueue.act_nr_of_sg = ipz_rqueue->act_nr_of_sg;
650 resp.ipz_rqueue.queue_length = ipz_rqueue->queue_length;
651 resp.ipz_rqueue.pagesize = ipz_rqueue->pagesize;
652 resp.ipz_rqueue.toggle_state = ipz_rqueue->toggle_state;
Heiko J Schickfab97222006-09-22 15:22:22 -0700653 /* squeue properties */
654 resp.ipz_squeue.qe_size = ipz_squeue->qe_size;
655 resp.ipz_squeue.act_nr_of_sg = ipz_squeue->act_nr_of_sg;
656 resp.ipz_squeue.queue_length = ipz_squeue->queue_length;
657 resp.ipz_squeue.pagesize = ipz_squeue->pagesize;
658 resp.ipz_squeue.toggle_state = ipz_squeue->toggle_state;
Heiko J Schickfab97222006-09-22 15:22:22 -0700659 if (ib_copy_to_udata(udata, &resp, sizeof resp)) {
660 ehca_err(pd->device, "Copy to udata failed");
661 ret = -EINVAL;
Hoang-Nam Nguyen4c34bdf2007-01-24 00:13:35 +0100662 goto create_qp_exit3;
Heiko J Schickfab97222006-09-22 15:22:22 -0700663 }
664 }
665
666 return &my_qp->ib_qp;
667
Heiko J Schickfab97222006-09-22 15:22:22 -0700668create_qp_exit3:
669 ipz_queue_dtor(&my_qp->ipz_rqueue);
670 ipz_queue_dtor(&my_qp->ipz_squeue);
671
672create_qp_exit2:
673 hipz_h_destroy_qp(shca->ipz_hca_handle, my_qp);
674
675create_qp_exit1:
676 spin_lock_irqsave(&ehca_qp_idr_lock, flags);
677 idr_remove(&ehca_qp_idr, my_qp->token);
678 spin_unlock_irqrestore(&ehca_qp_idr_lock, flags);
679
680create_qp_exit0:
681 kmem_cache_free(qp_cache, my_qp);
682 return ERR_PTR(ret);
683}
684
685/*
686 * prepare_sqe_rts called by internal_modify_qp() at trans sqe -> rts
687 * set purge bit of bad wqe and subsequent wqes to avoid reentering sqe
688 * returns total number of bad wqes in bad_wqe_cnt
689 */
690static int prepare_sqe_rts(struct ehca_qp *my_qp, struct ehca_shca *shca,
691 int *bad_wqe_cnt)
692{
693 u64 h_ret;
694 struct ipz_queue *squeue;
695 void *bad_send_wqe_p, *bad_send_wqe_v;
Hoang-Nam Nguyen2771e9e2006-11-20 23:54:12 +0100696 u64 q_ofs;
Heiko J Schickfab97222006-09-22 15:22:22 -0700697 struct ehca_wqe *wqe;
698 int qp_num = my_qp->ib_qp.qp_num;
699
700 /* get send wqe pointer */
701 h_ret = hipz_h_disable_and_get_wqe(shca->ipz_hca_handle,
702 my_qp->ipz_qp_handle, &my_qp->pf,
703 &bad_send_wqe_p, NULL, 2);
704 if (h_ret != H_SUCCESS) {
705 ehca_err(&shca->ib_device, "hipz_h_disable_and_get_wqe() failed"
706 " ehca_qp=%p qp_num=%x h_ret=%lx",
707 my_qp, qp_num, h_ret);
708 return ehca2ib_return_code(h_ret);
709 }
710 bad_send_wqe_p = (void*)((u64)bad_send_wqe_p & (~(1L<<63)));
711 ehca_dbg(&shca->ib_device, "qp_num=%x bad_send_wqe_p=%p",
712 qp_num, bad_send_wqe_p);
713 /* convert wqe pointer to vadr */
714 bad_send_wqe_v = abs_to_virt((u64)bad_send_wqe_p);
715 if (ehca_debug_level)
716 ehca_dmp(bad_send_wqe_v, 32, "qp_num=%x bad_wqe", qp_num);
717 squeue = &my_qp->ipz_squeue;
Hoang-Nam Nguyen2771e9e2006-11-20 23:54:12 +0100718 if (ipz_queue_abs_to_offset(squeue, (u64)bad_send_wqe_p, &q_ofs)) {
719 ehca_err(&shca->ib_device, "failed to get wqe offset qp_num=%x"
720 " bad_send_wqe_p=%p", qp_num, bad_send_wqe_p);
721 return -EFAULT;
722 }
Heiko J Schickfab97222006-09-22 15:22:22 -0700723
724 /* loop sets wqe's purge bit */
Hoang-Nam Nguyen2771e9e2006-11-20 23:54:12 +0100725 wqe = (struct ehca_wqe*)ipz_qeit_calc(squeue, q_ofs);
Heiko J Schickfab97222006-09-22 15:22:22 -0700726 *bad_wqe_cnt = 0;
727 while (wqe->optype != 0xff && wqe->wqef != 0xff) {
728 if (ehca_debug_level)
729 ehca_dmp(wqe, 32, "qp_num=%x wqe", qp_num);
730 wqe->nr_of_data_seg = 0; /* suppress data access */
731 wqe->wqef = WQEF_PURGE; /* WQE to be purged */
Hoang-Nam Nguyen2771e9e2006-11-20 23:54:12 +0100732 q_ofs = ipz_queue_advance_offset(squeue, q_ofs);
733 wqe = (struct ehca_wqe*)ipz_qeit_calc(squeue, q_ofs);
Heiko J Schickfab97222006-09-22 15:22:22 -0700734 *bad_wqe_cnt = (*bad_wqe_cnt)+1;
Heiko J Schickfab97222006-09-22 15:22:22 -0700735 }
736 /*
737 * bad wqe will be reprocessed and ignored when pol_cq() is called,
738 * i.e. nr of wqes with flush error status is one less
739 */
740 ehca_dbg(&shca->ib_device, "qp_num=%x flusherr_wqe_cnt=%x",
741 qp_num, (*bad_wqe_cnt)-1);
742 wqe->wqef = 0;
743
744 return 0;
745}
746
747/*
748 * internal_modify_qp with circumvention to handle aqp0 properly
749 * smi_reset2init indicates if this is an internal reset-to-init-call for
750 * smi. This flag must always be zero if called from ehca_modify_qp()!
751 * This internal func was intorduced to avoid recursion of ehca_modify_qp()!
752 */
753static int internal_modify_qp(struct ib_qp *ibqp,
754 struct ib_qp_attr *attr,
755 int attr_mask, int smi_reset2init)
756{
757 enum ib_qp_state qp_cur_state, qp_new_state;
758 int cnt, qp_attr_idx, ret = 0;
759 enum ib_qp_statetrans statetrans;
760 struct hcp_modify_qp_control_block *mqpcb;
761 struct ehca_qp *my_qp = container_of(ibqp, struct ehca_qp, ib_qp);
762 struct ehca_shca *shca =
763 container_of(ibqp->pd->device, struct ehca_shca, ib_device);
764 u64 update_mask;
765 u64 h_ret;
766 int bad_wqe_cnt = 0;
767 int squeue_locked = 0;
768 unsigned long spl_flags = 0;
769
770 /* do query_qp to obtain current attr values */
Hoang-Nam Nguyenf2d91362007-01-09 18:04:14 +0100771 mqpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
Hoang-Nam Nguyen7e28db52006-11-07 00:56:39 +0100772 if (!mqpcb) {
Heiko J Schickfab97222006-09-22 15:22:22 -0700773 ehca_err(ibqp->device, "Could not get zeroed page for mqpcb "
774 "ehca_qp=%p qp_num=%x ", my_qp, ibqp->qp_num);
775 return -ENOMEM;
776 }
777
778 h_ret = hipz_h_query_qp(shca->ipz_hca_handle,
779 my_qp->ipz_qp_handle,
780 &my_qp->pf,
781 mqpcb, my_qp->galpas.kernel);
782 if (h_ret != H_SUCCESS) {
783 ehca_err(ibqp->device, "hipz_h_query_qp() failed "
784 "ehca_qp=%p qp_num=%x h_ret=%lx",
785 my_qp, ibqp->qp_num, h_ret);
786 ret = ehca2ib_return_code(h_ret);
787 goto modify_qp_exit1;
788 }
789
790 qp_cur_state = ehca2ib_qp_state(mqpcb->qp_state);
791
792 if (qp_cur_state == -EINVAL) { /* invalid qp state */
793 ret = -EINVAL;
794 ehca_err(ibqp->device, "Invalid current ehca_qp_state=%x "
795 "ehca_qp=%p qp_num=%x",
796 mqpcb->qp_state, my_qp, ibqp->qp_num);
797 goto modify_qp_exit1;
798 }
799 /*
800 * circumvention to set aqp0 initial state to init
801 * as expected by IB spec
802 */
803 if (smi_reset2init == 0 &&
804 ibqp->qp_type == IB_QPT_SMI &&
805 qp_cur_state == IB_QPS_RESET &&
806 (attr_mask & IB_QP_STATE) &&
807 attr->qp_state == IB_QPS_INIT) { /* RESET -> INIT */
808 struct ib_qp_attr smiqp_attr = {
809 .qp_state = IB_QPS_INIT,
810 .port_num = my_qp->init_attr.port_num,
811 .pkey_index = 0,
812 .qkey = 0
813 };
814 int smiqp_attr_mask = IB_QP_STATE | IB_QP_PORT |
815 IB_QP_PKEY_INDEX | IB_QP_QKEY;
816 int smirc = internal_modify_qp(
817 ibqp, &smiqp_attr, smiqp_attr_mask, 1);
818 if (smirc) {
819 ehca_err(ibqp->device, "SMI RESET -> INIT failed. "
820 "ehca_modify_qp() rc=%x", smirc);
821 ret = H_PARAMETER;
822 goto modify_qp_exit1;
823 }
824 qp_cur_state = IB_QPS_INIT;
825 ehca_dbg(ibqp->device, "SMI RESET -> INIT succeeded");
826 }
827 /* is transmitted current state equal to "real" current state */
828 if ((attr_mask & IB_QP_CUR_STATE) &&
829 qp_cur_state != attr->cur_qp_state) {
830 ret = -EINVAL;
831 ehca_err(ibqp->device,
832 "Invalid IB_QP_CUR_STATE attr->curr_qp_state=%x <>"
833 " actual cur_qp_state=%x. ehca_qp=%p qp_num=%x",
834 attr->cur_qp_state, qp_cur_state, my_qp, ibqp->qp_num);
835 goto modify_qp_exit1;
836 }
837
838 ehca_dbg(ibqp->device,"ehca_qp=%p qp_num=%x current qp_state=%x "
839 "new qp_state=%x attribute_mask=%x",
840 my_qp, ibqp->qp_num, qp_cur_state, attr->qp_state, attr_mask);
841
842 qp_new_state = attr_mask & IB_QP_STATE ? attr->qp_state : qp_cur_state;
843 if (!smi_reset2init &&
844 !ib_modify_qp_is_ok(qp_cur_state, qp_new_state, ibqp->qp_type,
845 attr_mask)) {
846 ret = -EINVAL;
847 ehca_err(ibqp->device,
848 "Invalid qp transition new_state=%x cur_state=%x "
849 "ehca_qp=%p qp_num=%x attr_mask=%x", qp_new_state,
850 qp_cur_state, my_qp, ibqp->qp_num, attr_mask);
851 goto modify_qp_exit1;
852 }
853
854 if ((mqpcb->qp_state = ib2ehca_qp_state(qp_new_state)))
855 update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_STATE, 1);
856 else {
857 ret = -EINVAL;
858 ehca_err(ibqp->device, "Invalid new qp state=%x "
859 "ehca_qp=%p qp_num=%x",
860 qp_new_state, my_qp, ibqp->qp_num);
861 goto modify_qp_exit1;
862 }
863
864 /* retrieve state transition struct to get req and opt attrs */
865 statetrans = get_modqp_statetrans(qp_cur_state, qp_new_state);
866 if (statetrans < 0) {
867 ret = -EINVAL;
868 ehca_err(ibqp->device, "<INVALID STATE CHANGE> qp_cur_state=%x "
869 "new_qp_state=%x State_xsition=%x ehca_qp=%p "
870 "qp_num=%x", qp_cur_state, qp_new_state,
871 statetrans, my_qp, ibqp->qp_num);
872 goto modify_qp_exit1;
873 }
874
875 qp_attr_idx = ib2ehcaqptype(ibqp->qp_type);
876
877 if (qp_attr_idx < 0) {
878 ret = qp_attr_idx;
879 ehca_err(ibqp->device,
880 "Invalid QP type=%x ehca_qp=%p qp_num=%x",
881 ibqp->qp_type, my_qp, ibqp->qp_num);
882 goto modify_qp_exit1;
883 }
884
885 ehca_dbg(ibqp->device,
886 "ehca_qp=%p qp_num=%x <VALID STATE CHANGE> qp_state_xsit=%x",
887 my_qp, ibqp->qp_num, statetrans);
888
889 /* sqe -> rts: set purge bit of bad wqe before actual trans */
890 if ((my_qp->qp_type == IB_QPT_UD ||
891 my_qp->qp_type == IB_QPT_GSI ||
892 my_qp->qp_type == IB_QPT_SMI) &&
893 statetrans == IB_QPST_SQE2RTS) {
894 /* mark next free wqe if kernel */
Hoang-Nam Nguyen4c34bdf2007-01-24 00:13:35 +0100895 if (!ibqp->uobject) {
Heiko J Schickfab97222006-09-22 15:22:22 -0700896 struct ehca_wqe *wqe;
897 /* lock send queue */
898 spin_lock_irqsave(&my_qp->spinlock_s, spl_flags);
899 squeue_locked = 1;
900 /* mark next free wqe */
901 wqe = (struct ehca_wqe*)
902 ipz_qeit_get(&my_qp->ipz_squeue);
903 wqe->optype = wqe->wqef = 0xff;
904 ehca_dbg(ibqp->device, "qp_num=%x next_free_wqe=%p",
905 ibqp->qp_num, wqe);
906 }
907 ret = prepare_sqe_rts(my_qp, shca, &bad_wqe_cnt);
908 if (ret) {
909 ehca_err(ibqp->device, "prepare_sqe_rts() failed "
910 "ehca_qp=%p qp_num=%x ret=%x",
911 my_qp, ibqp->qp_num, ret);
912 goto modify_qp_exit2;
913 }
914 }
915
916 /*
917 * enable RDMA_Atomic_Control if reset->init und reliable con
918 * this is necessary since gen2 does not provide that flag,
919 * but pHyp requires it
920 */
921 if (statetrans == IB_QPST_RESET2INIT &&
922 (ibqp->qp_type == IB_QPT_RC || ibqp->qp_type == IB_QPT_UC)) {
923 mqpcb->rdma_atomic_ctrl = 3;
924 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RDMA_ATOMIC_CTRL, 1);
925 }
926 /* circ. pHyp requires #RDMA/Atomic Resp Res for UC INIT -> RTR */
927 if (statetrans == IB_QPST_INIT2RTR &&
928 (ibqp->qp_type == IB_QPT_UC) &&
929 !(attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)) {
930 mqpcb->rdma_nr_atomic_resp_res = 1; /* default to 1 */
931 update_mask |=
932 EHCA_BMASK_SET(MQPCB_MASK_RDMA_NR_ATOMIC_RESP_RES, 1);
933 }
934
935 if (attr_mask & IB_QP_PKEY_INDEX) {
936 mqpcb->prim_p_key_idx = attr->pkey_index;
937 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PRIM_P_KEY_IDX, 1);
938 }
939 if (attr_mask & IB_QP_PORT) {
940 if (attr->port_num < 1 || attr->port_num > shca->num_ports) {
941 ret = -EINVAL;
942 ehca_err(ibqp->device, "Invalid port=%x. "
943 "ehca_qp=%p qp_num=%x num_ports=%x",
944 attr->port_num, my_qp, ibqp->qp_num,
945 shca->num_ports);
946 goto modify_qp_exit2;
947 }
948 mqpcb->prim_phys_port = attr->port_num;
949 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PRIM_PHYS_PORT, 1);
950 }
951 if (attr_mask & IB_QP_QKEY) {
952 mqpcb->qkey = attr->qkey;
953 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_QKEY, 1);
954 }
955 if (attr_mask & IB_QP_AV) {
956 int ah_mult = ib_rate_to_mult(attr->ah_attr.static_rate);
957 int ehca_mult = ib_rate_to_mult(shca->sport[my_qp->
958 init_attr.port_num].rate);
959
960 mqpcb->dlid = attr->ah_attr.dlid;
961 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DLID, 1);
962 mqpcb->source_path_bits = attr->ah_attr.src_path_bits;
963 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SOURCE_PATH_BITS, 1);
964 mqpcb->service_level = attr->ah_attr.sl;
965 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SERVICE_LEVEL, 1);
966
967 if (ah_mult < ehca_mult)
968 mqpcb->max_static_rate = (ah_mult > 0) ?
969 ((ehca_mult - 1) / ah_mult) : 0;
970 else
971 mqpcb->max_static_rate = 0;
972
973 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_MAX_STATIC_RATE, 1);
974
975 /*
976 * only if GRH is TRUE we might consider SOURCE_GID_IDX
977 * and DEST_GID otherwise phype will return H_ATTR_PARM!!!
978 */
979 if (attr->ah_attr.ah_flags == IB_AH_GRH) {
980 mqpcb->send_grh_flag = 1 << 31;
981 update_mask |=
982 EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG, 1);
983 mqpcb->source_gid_idx = attr->ah_attr.grh.sgid_index;
984 update_mask |=
985 EHCA_BMASK_SET(MQPCB_MASK_SOURCE_GID_IDX, 1);
986
987 for (cnt = 0; cnt < 16; cnt++)
988 mqpcb->dest_gid.byte[cnt] =
989 attr->ah_attr.grh.dgid.raw[cnt];
990
991 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DEST_GID, 1);
992 mqpcb->flow_label = attr->ah_attr.grh.flow_label;
993 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_FLOW_LABEL, 1);
994 mqpcb->hop_limit = attr->ah_attr.grh.hop_limit;
995 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_HOP_LIMIT, 1);
996 mqpcb->traffic_class = attr->ah_attr.grh.traffic_class;
997 update_mask |=
998 EHCA_BMASK_SET(MQPCB_MASK_TRAFFIC_CLASS, 1);
999 }
1000 }
1001
1002 if (attr_mask & IB_QP_PATH_MTU) {
1003 mqpcb->path_mtu = attr->path_mtu;
1004 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PATH_MTU, 1);
1005 }
1006 if (attr_mask & IB_QP_TIMEOUT) {
1007 mqpcb->timeout = attr->timeout;
1008 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_TIMEOUT, 1);
1009 }
1010 if (attr_mask & IB_QP_RETRY_CNT) {
1011 mqpcb->retry_count = attr->retry_cnt;
1012 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RETRY_COUNT, 1);
1013 }
1014 if (attr_mask & IB_QP_RNR_RETRY) {
1015 mqpcb->rnr_retry_count = attr->rnr_retry;
1016 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RNR_RETRY_COUNT, 1);
1017 }
1018 if (attr_mask & IB_QP_RQ_PSN) {
1019 mqpcb->receive_psn = attr->rq_psn;
1020 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RECEIVE_PSN, 1);
1021 }
1022 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1023 mqpcb->rdma_nr_atomic_resp_res = attr->max_dest_rd_atomic < 3 ?
1024 attr->max_dest_rd_atomic : 2;
1025 update_mask |=
1026 EHCA_BMASK_SET(MQPCB_MASK_RDMA_NR_ATOMIC_RESP_RES, 1);
1027 }
1028 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1029 mqpcb->rdma_atomic_outst_dest_qp = attr->max_rd_atomic < 3 ?
1030 attr->max_rd_atomic : 2;
1031 update_mask |=
1032 EHCA_BMASK_SET
1033 (MQPCB_MASK_RDMA_ATOMIC_OUTST_DEST_QP, 1);
1034 }
1035 if (attr_mask & IB_QP_ALT_PATH) {
1036 int ah_mult = ib_rate_to_mult(attr->alt_ah_attr.static_rate);
1037 int ehca_mult = ib_rate_to_mult(
1038 shca->sport[my_qp->init_attr.port_num].rate);
1039
1040 mqpcb->dlid_al = attr->alt_ah_attr.dlid;
1041 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DLID_AL, 1);
1042 mqpcb->source_path_bits_al = attr->alt_ah_attr.src_path_bits;
1043 update_mask |=
1044 EHCA_BMASK_SET(MQPCB_MASK_SOURCE_PATH_BITS_AL, 1);
1045 mqpcb->service_level_al = attr->alt_ah_attr.sl;
1046 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SERVICE_LEVEL_AL, 1);
1047
1048 if (ah_mult < ehca_mult)
1049 mqpcb->max_static_rate = (ah_mult > 0) ?
1050 ((ehca_mult - 1) / ah_mult) : 0;
1051 else
1052 mqpcb->max_static_rate_al = 0;
1053
1054 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_MAX_STATIC_RATE_AL, 1);
1055
1056 /*
1057 * only if GRH is TRUE we might consider SOURCE_GID_IDX
1058 * and DEST_GID otherwise phype will return H_ATTR_PARM!!!
1059 */
1060 if (attr->alt_ah_attr.ah_flags == IB_AH_GRH) {
1061 mqpcb->send_grh_flag_al = 1 << 31;
1062 update_mask |=
1063 EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG_AL, 1);
1064 mqpcb->source_gid_idx_al =
1065 attr->alt_ah_attr.grh.sgid_index;
1066 update_mask |=
1067 EHCA_BMASK_SET(MQPCB_MASK_SOURCE_GID_IDX_AL, 1);
1068
1069 for (cnt = 0; cnt < 16; cnt++)
1070 mqpcb->dest_gid_al.byte[cnt] =
1071 attr->alt_ah_attr.grh.dgid.raw[cnt];
1072
1073 update_mask |=
1074 EHCA_BMASK_SET(MQPCB_MASK_DEST_GID_AL, 1);
1075 mqpcb->flow_label_al = attr->alt_ah_attr.grh.flow_label;
1076 update_mask |=
1077 EHCA_BMASK_SET(MQPCB_MASK_FLOW_LABEL_AL, 1);
1078 mqpcb->hop_limit_al = attr->alt_ah_attr.grh.hop_limit;
1079 update_mask |=
1080 EHCA_BMASK_SET(MQPCB_MASK_HOP_LIMIT_AL, 1);
1081 mqpcb->traffic_class_al =
1082 attr->alt_ah_attr.grh.traffic_class;
1083 update_mask |=
1084 EHCA_BMASK_SET(MQPCB_MASK_TRAFFIC_CLASS_AL, 1);
1085 }
1086 }
1087
1088 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
1089 mqpcb->min_rnr_nak_timer_field = attr->min_rnr_timer;
1090 update_mask |=
1091 EHCA_BMASK_SET(MQPCB_MASK_MIN_RNR_NAK_TIMER_FIELD, 1);
1092 }
1093
1094 if (attr_mask & IB_QP_SQ_PSN) {
1095 mqpcb->send_psn = attr->sq_psn;
1096 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_PSN, 1);
1097 }
1098
1099 if (attr_mask & IB_QP_DEST_QPN) {
1100 mqpcb->dest_qp_nr = attr->dest_qp_num;
1101 update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DEST_QP_NR, 1);
1102 }
1103
1104 if (attr_mask & IB_QP_PATH_MIG_STATE) {
1105 mqpcb->path_migration_state = attr->path_mig_state;
1106 update_mask |=
1107 EHCA_BMASK_SET(MQPCB_MASK_PATH_MIGRATION_STATE, 1);
1108 }
1109
1110 if (attr_mask & IB_QP_CAP) {
1111 mqpcb->max_nr_outst_send_wr = attr->cap.max_send_wr+1;
1112 update_mask |=
1113 EHCA_BMASK_SET(MQPCB_MASK_MAX_NR_OUTST_SEND_WR, 1);
1114 mqpcb->max_nr_outst_recv_wr = attr->cap.max_recv_wr+1;
1115 update_mask |=
1116 EHCA_BMASK_SET(MQPCB_MASK_MAX_NR_OUTST_RECV_WR, 1);
1117 /* no support for max_send/recv_sge yet */
1118 }
1119
1120 if (ehca_debug_level)
1121 ehca_dmp(mqpcb, 4*70, "qp_num=%x", ibqp->qp_num);
1122
1123 h_ret = hipz_h_modify_qp(shca->ipz_hca_handle,
1124 my_qp->ipz_qp_handle,
1125 &my_qp->pf,
1126 update_mask,
1127 mqpcb, my_qp->galpas.kernel);
1128
1129 if (h_ret != H_SUCCESS) {
1130 ret = ehca2ib_return_code(h_ret);
1131 ehca_err(ibqp->device, "hipz_h_modify_qp() failed rc=%lx "
1132 "ehca_qp=%p qp_num=%x",h_ret, my_qp, ibqp->qp_num);
1133 goto modify_qp_exit2;
1134 }
1135
1136 if ((my_qp->qp_type == IB_QPT_UD ||
1137 my_qp->qp_type == IB_QPT_GSI ||
1138 my_qp->qp_type == IB_QPT_SMI) &&
1139 statetrans == IB_QPST_SQE2RTS) {
1140 /* doorbell to reprocessing wqes */
1141 iosync(); /* serialize GAL register access */
1142 hipz_update_sqa(my_qp, bad_wqe_cnt-1);
1143 ehca_gen_dbg("doorbell for %x wqes", bad_wqe_cnt);
1144 }
1145
1146 if (statetrans == IB_QPST_RESET2INIT ||
1147 statetrans == IB_QPST_INIT2INIT) {
1148 mqpcb->qp_enable = 1;
1149 mqpcb->qp_state = EHCA_QPS_INIT;
1150 update_mask = 0;
1151 update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_ENABLE, 1);
1152
1153 h_ret = hipz_h_modify_qp(shca->ipz_hca_handle,
1154 my_qp->ipz_qp_handle,
1155 &my_qp->pf,
1156 update_mask,
1157 mqpcb,
1158 my_qp->galpas.kernel);
1159
1160 if (h_ret != H_SUCCESS) {
1161 ret = ehca2ib_return_code(h_ret);
1162 ehca_err(ibqp->device, "ENABLE in context of "
1163 "RESET_2_INIT failed! Maybe you didn't get "
1164 "a LID h_ret=%lx ehca_qp=%p qp_num=%x",
1165 h_ret, my_qp, ibqp->qp_num);
1166 goto modify_qp_exit2;
1167 }
1168 }
1169
1170 if (statetrans == IB_QPST_ANY2RESET) {
1171 ipz_qeit_reset(&my_qp->ipz_rqueue);
1172 ipz_qeit_reset(&my_qp->ipz_squeue);
1173 }
1174
1175 if (attr_mask & IB_QP_QKEY)
1176 my_qp->qkey = attr->qkey;
1177
1178modify_qp_exit2:
1179 if (squeue_locked) { /* this means: sqe -> rts */
1180 spin_unlock_irqrestore(&my_qp->spinlock_s, spl_flags);
1181 my_qp->sqerr_purgeflag = 1;
1182 }
1183
1184modify_qp_exit1:
Hoang-Nam Nguyen7e28db52006-11-07 00:56:39 +01001185 ehca_free_fw_ctrlblock(mqpcb);
Heiko J Schickfab97222006-09-22 15:22:22 -07001186
1187 return ret;
1188}
1189
Ralph Campbell9bc57e22006-08-11 14:58:09 -07001190int ehca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask,
1191 struct ib_udata *udata)
Heiko J Schickfab97222006-09-22 15:22:22 -07001192{
1193 struct ehca_qp *my_qp = container_of(ibqp, struct ehca_qp, ib_qp);
1194 struct ehca_pd *my_pd = container_of(my_qp->ib_qp.pd, struct ehca_pd,
1195 ib_pd);
1196 u32 cur_pid = current->tgid;
1197
1198 if (my_pd->ib_pd.uobject && my_pd->ib_pd.uobject->context &&
1199 my_pd->ownpid != cur_pid) {
1200 ehca_err(ibqp->pd->device, "Invalid caller pid=%x ownpid=%x",
1201 cur_pid, my_pd->ownpid);
1202 return -EINVAL;
1203 }
1204
1205 return internal_modify_qp(ibqp, attr, attr_mask, 0);
1206}
1207
1208int ehca_query_qp(struct ib_qp *qp,
1209 struct ib_qp_attr *qp_attr,
1210 int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
1211{
1212 struct ehca_qp *my_qp = container_of(qp, struct ehca_qp, ib_qp);
1213 struct ehca_pd *my_pd = container_of(my_qp->ib_qp.pd, struct ehca_pd,
1214 ib_pd);
1215 struct ehca_shca *shca = container_of(qp->device, struct ehca_shca,
1216 ib_device);
1217 struct ipz_adapter_handle adapter_handle = shca->ipz_hca_handle;
1218 struct hcp_modify_qp_control_block *qpcb;
1219 u32 cur_pid = current->tgid;
1220 int cnt, ret = 0;
1221 u64 h_ret;
1222
1223 if (my_pd->ib_pd.uobject && my_pd->ib_pd.uobject->context &&
1224 my_pd->ownpid != cur_pid) {
1225 ehca_err(qp->device, "Invalid caller pid=%x ownpid=%x",
1226 cur_pid, my_pd->ownpid);
1227 return -EINVAL;
1228 }
1229
1230 if (qp_attr_mask & QP_ATTR_QUERY_NOT_SUPPORTED) {
1231 ehca_err(qp->device,"Invalid attribute mask "
1232 "ehca_qp=%p qp_num=%x qp_attr_mask=%x ",
1233 my_qp, qp->qp_num, qp_attr_mask);
1234 return -EINVAL;
1235 }
1236
Hoang-Nam Nguyenf2d91362007-01-09 18:04:14 +01001237 qpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
Heiko J Schickfab97222006-09-22 15:22:22 -07001238 if (!qpcb) {
1239 ehca_err(qp->device,"Out of memory for qpcb "
1240 "ehca_qp=%p qp_num=%x", my_qp, qp->qp_num);
1241 return -ENOMEM;
1242 }
1243
1244 h_ret = hipz_h_query_qp(adapter_handle,
1245 my_qp->ipz_qp_handle,
1246 &my_qp->pf,
1247 qpcb, my_qp->galpas.kernel);
1248
1249 if (h_ret != H_SUCCESS) {
1250 ret = ehca2ib_return_code(h_ret);
1251 ehca_err(qp->device,"hipz_h_query_qp() failed "
1252 "ehca_qp=%p qp_num=%x h_ret=%lx",
1253 my_qp, qp->qp_num, h_ret);
1254 goto query_qp_exit1;
1255 }
1256
1257 qp_attr->cur_qp_state = ehca2ib_qp_state(qpcb->qp_state);
1258 qp_attr->qp_state = qp_attr->cur_qp_state;
1259
1260 if (qp_attr->cur_qp_state == -EINVAL) {
1261 ret = -EINVAL;
1262 ehca_err(qp->device,"Got invalid ehca_qp_state=%x "
1263 "ehca_qp=%p qp_num=%x",
1264 qpcb->qp_state, my_qp, qp->qp_num);
1265 goto query_qp_exit1;
1266 }
1267
1268 if (qp_attr->qp_state == IB_QPS_SQD)
1269 qp_attr->sq_draining = 1;
1270
1271 qp_attr->qkey = qpcb->qkey;
1272 qp_attr->path_mtu = qpcb->path_mtu;
1273 qp_attr->path_mig_state = qpcb->path_migration_state;
1274 qp_attr->rq_psn = qpcb->receive_psn;
1275 qp_attr->sq_psn = qpcb->send_psn;
1276 qp_attr->min_rnr_timer = qpcb->min_rnr_nak_timer_field;
1277 qp_attr->cap.max_send_wr = qpcb->max_nr_outst_send_wr-1;
1278 qp_attr->cap.max_recv_wr = qpcb->max_nr_outst_recv_wr-1;
1279 /* UD_AV CIRCUMVENTION */
1280 if (my_qp->qp_type == IB_QPT_UD) {
1281 qp_attr->cap.max_send_sge =
1282 qpcb->actual_nr_sges_in_sq_wqe - 2;
1283 qp_attr->cap.max_recv_sge =
1284 qpcb->actual_nr_sges_in_rq_wqe - 2;
1285 } else {
1286 qp_attr->cap.max_send_sge =
1287 qpcb->actual_nr_sges_in_sq_wqe;
1288 qp_attr->cap.max_recv_sge =
1289 qpcb->actual_nr_sges_in_rq_wqe;
1290 }
1291
1292 qp_attr->cap.max_inline_data = my_qp->sq_max_inline_data_size;
1293 qp_attr->dest_qp_num = qpcb->dest_qp_nr;
1294
1295 qp_attr->pkey_index =
1296 EHCA_BMASK_GET(MQPCB_PRIM_P_KEY_IDX, qpcb->prim_p_key_idx);
1297
1298 qp_attr->port_num =
1299 EHCA_BMASK_GET(MQPCB_PRIM_PHYS_PORT, qpcb->prim_phys_port);
1300
1301 qp_attr->timeout = qpcb->timeout;
1302 qp_attr->retry_cnt = qpcb->retry_count;
1303 qp_attr->rnr_retry = qpcb->rnr_retry_count;
1304
1305 qp_attr->alt_pkey_index =
1306 EHCA_BMASK_GET(MQPCB_PRIM_P_KEY_IDX, qpcb->alt_p_key_idx);
1307
1308 qp_attr->alt_port_num = qpcb->alt_phys_port;
1309 qp_attr->alt_timeout = qpcb->timeout_al;
1310
1311 /* primary av */
1312 qp_attr->ah_attr.sl = qpcb->service_level;
1313
1314 if (qpcb->send_grh_flag) {
1315 qp_attr->ah_attr.ah_flags = IB_AH_GRH;
1316 }
1317
1318 qp_attr->ah_attr.static_rate = qpcb->max_static_rate;
1319 qp_attr->ah_attr.dlid = qpcb->dlid;
1320 qp_attr->ah_attr.src_path_bits = qpcb->source_path_bits;
1321 qp_attr->ah_attr.port_num = qp_attr->port_num;
1322
1323 /* primary GRH */
1324 qp_attr->ah_attr.grh.traffic_class = qpcb->traffic_class;
1325 qp_attr->ah_attr.grh.hop_limit = qpcb->hop_limit;
1326 qp_attr->ah_attr.grh.sgid_index = qpcb->source_gid_idx;
1327 qp_attr->ah_attr.grh.flow_label = qpcb->flow_label;
1328
1329 for (cnt = 0; cnt < 16; cnt++)
1330 qp_attr->ah_attr.grh.dgid.raw[cnt] =
1331 qpcb->dest_gid.byte[cnt];
1332
1333 /* alternate AV */
1334 qp_attr->alt_ah_attr.sl = qpcb->service_level_al;
1335 if (qpcb->send_grh_flag_al) {
1336 qp_attr->alt_ah_attr.ah_flags = IB_AH_GRH;
1337 }
1338
1339 qp_attr->alt_ah_attr.static_rate = qpcb->max_static_rate_al;
1340 qp_attr->alt_ah_attr.dlid = qpcb->dlid_al;
1341 qp_attr->alt_ah_attr.src_path_bits = qpcb->source_path_bits_al;
1342
1343 /* alternate GRH */
1344 qp_attr->alt_ah_attr.grh.traffic_class = qpcb->traffic_class_al;
1345 qp_attr->alt_ah_attr.grh.hop_limit = qpcb->hop_limit_al;
1346 qp_attr->alt_ah_attr.grh.sgid_index = qpcb->source_gid_idx_al;
1347 qp_attr->alt_ah_attr.grh.flow_label = qpcb->flow_label_al;
1348
1349 for (cnt = 0; cnt < 16; cnt++)
1350 qp_attr->alt_ah_attr.grh.dgid.raw[cnt] =
1351 qpcb->dest_gid_al.byte[cnt];
1352
1353 /* return init attributes given in ehca_create_qp */
1354 if (qp_init_attr)
1355 *qp_init_attr = my_qp->init_attr;
1356
1357 if (ehca_debug_level)
1358 ehca_dmp(qpcb, 4*70, "qp_num=%x", qp->qp_num);
1359
1360query_qp_exit1:
Hoang-Nam Nguyen7e28db52006-11-07 00:56:39 +01001361 ehca_free_fw_ctrlblock(qpcb);
Heiko J Schickfab97222006-09-22 15:22:22 -07001362
1363 return ret;
1364}
1365
1366int ehca_destroy_qp(struct ib_qp *ibqp)
1367{
1368 struct ehca_qp *my_qp = container_of(ibqp, struct ehca_qp, ib_qp);
1369 struct ehca_shca *shca = container_of(ibqp->device, struct ehca_shca,
1370 ib_device);
1371 struct ehca_pd *my_pd = container_of(my_qp->ib_qp.pd, struct ehca_pd,
1372 ib_pd);
1373 u32 cur_pid = current->tgid;
1374 u32 qp_num = ibqp->qp_num;
1375 int ret;
1376 u64 h_ret;
1377 u8 port_num;
1378 enum ib_qp_type qp_type;
1379 unsigned long flags;
1380
Hoang-Nam Nguyen4c34bdf2007-01-24 00:13:35 +01001381 if (ibqp->uobject) {
1382 if (my_qp->mm_count_galpa ||
1383 my_qp->mm_count_rqueue || my_qp->mm_count_squeue) {
1384 ehca_err(ibqp->device, "Resources still referenced in "
1385 "user space qp_num=%x", ibqp->qp_num);
1386 return -EINVAL;
1387 }
1388 if (my_pd->ownpid != cur_pid) {
1389 ehca_err(ibqp->device, "Invalid caller pid=%x ownpid=%x",
1390 cur_pid, my_pd->ownpid);
1391 return -EINVAL;
1392 }
Heiko J Schickfab97222006-09-22 15:22:22 -07001393 }
1394
1395 if (my_qp->send_cq) {
1396 ret = ehca_cq_unassign_qp(my_qp->send_cq,
1397 my_qp->real_qp_num);
1398 if (ret) {
1399 ehca_err(ibqp->device, "Couldn't unassign qp from "
1400 "send_cq ret=%x qp_num=%x cq_num=%x", ret,
1401 my_qp->ib_qp.qp_num, my_qp->send_cq->cq_number);
1402 return ret;
1403 }
1404 }
1405
1406 spin_lock_irqsave(&ehca_qp_idr_lock, flags);
1407 idr_remove(&ehca_qp_idr, my_qp->token);
1408 spin_unlock_irqrestore(&ehca_qp_idr_lock, flags);
1409
Heiko J Schickfab97222006-09-22 15:22:22 -07001410 h_ret = hipz_h_destroy_qp(shca->ipz_hca_handle, my_qp);
1411 if (h_ret != H_SUCCESS) {
1412 ehca_err(ibqp->device, "hipz_h_destroy_qp() failed rc=%lx "
1413 "ehca_qp=%p qp_num=%x", h_ret, my_qp, qp_num);
1414 return ehca2ib_return_code(h_ret);
1415 }
1416
1417 port_num = my_qp->init_attr.port_num;
1418 qp_type = my_qp->init_attr.qp_type;
1419
1420 /* no support for IB_QPT_SMI yet */
1421 if (qp_type == IB_QPT_GSI) {
1422 struct ib_event event;
1423 ehca_info(ibqp->device, "device %s: port %x is inactive.",
1424 shca->ib_device.name, port_num);
1425 event.device = &shca->ib_device;
1426 event.event = IB_EVENT_PORT_ERR;
1427 event.element.port_num = port_num;
1428 shca->sport[port_num - 1].port_state = IB_PORT_DOWN;
1429 ib_dispatch_event(&event);
1430 }
1431
1432 ipz_queue_dtor(&my_qp->ipz_rqueue);
1433 ipz_queue_dtor(&my_qp->ipz_squeue);
1434 kmem_cache_free(qp_cache, my_qp);
1435 return 0;
1436}
1437
1438int ehca_init_qp_cache(void)
1439{
1440 qp_cache = kmem_cache_create("ehca_cache_qp",
1441 sizeof(struct ehca_qp), 0,
1442 SLAB_HWCACHE_ALIGN,
1443 NULL, NULL);
1444 if (!qp_cache)
1445 return -ENOMEM;
1446 return 0;
1447}
1448
1449void ehca_cleanup_qp_cache(void)
1450{
1451 if (qp_cache)
1452 kmem_cache_destroy(qp_cache);
1453}