blob: d77a4b6ee74ba9587b6522607923fd69a3d6b4a8 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020082static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100186 WARN_ON(enabled_irq_mask & ~interrupt_mask);
187
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700188 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300189 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300190
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191 dev_priv->gt_irq_mask &= ~interrupt_mask;
192 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
193 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
194 POSTING_READ(GTIMR);
195}
196
Daniel Vetter480c8032014-07-16 09:49:40 +0200197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300198{
199 ilk_update_gt_irq(dev_priv, mask, mask);
200}
201
Daniel Vetter480c8032014-07-16 09:49:40 +0200202void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300203{
204 ilk_update_gt_irq(dev_priv, mask, 0);
205}
206
Imre Deakb900b942014-11-05 20:48:48 +0200207static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208{
209 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210}
211
Imre Deaka72fbc32014-11-05 20:48:31 +0200212static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213{
214 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215}
216
Imre Deakb900b942014-11-05 20:48:48 +0200217static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218{
219 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220}
221
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300222/**
223 * snb_update_pm_irq - update GEN6_PMIMR
224 * @dev_priv: driver private
225 * @interrupt_mask: mask of interrupt bits to update
226 * @enabled_irq_mask: mask of interrupt bits to enable
227 */
228static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229 uint32_t interrupt_mask,
230 uint32_t enabled_irq_mask)
231{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300232 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300233
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100234 WARN_ON(enabled_irq_mask & ~interrupt_mask);
235
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300236 assert_spin_locked(&dev_priv->irq_lock);
237
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300239 new_val &= ~interrupt_mask;
240 new_val |= (~enabled_irq_mask & interrupt_mask);
241
Paulo Zanoni605cd252013-08-06 18:57:15 -0300242 if (new_val != dev_priv->pm_irq_mask) {
243 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200244 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300246 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300247}
248
Daniel Vetter480c8032014-07-16 09:49:40 +0200249void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300250{
Imre Deak9939fba2014-11-20 23:01:47 +0200251 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
252 return;
253
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300254 snb_update_pm_irq(dev_priv, mask, mask);
255}
256
Imre Deak9939fba2014-11-20 23:01:47 +0200257static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t mask)
259{
260 snb_update_pm_irq(dev_priv, mask, 0);
261}
262
Daniel Vetter480c8032014-07-16 09:49:40 +0200263void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300264{
Imre Deak9939fba2014-11-20 23:01:47 +0200265 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
266 return;
267
268 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300269}
270
Imre Deak3cc134e2014-11-19 15:30:03 +0200271void gen6_reset_rps_interrupts(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 uint32_t reg = gen6_pm_iir(dev_priv);
275
276 spin_lock_irq(&dev_priv->irq_lock);
277 I915_WRITE(reg, dev_priv->pm_rps_events);
278 I915_WRITE(reg, dev_priv->pm_rps_events);
279 POSTING_READ(reg);
280 spin_unlock_irq(&dev_priv->irq_lock);
281}
282
Imre Deakb900b942014-11-05 20:48:48 +0200283void gen6_enable_rps_interrupts(struct drm_device *dev)
284{
285 struct drm_i915_private *dev_priv = dev->dev_private;
286
287 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200288
Imre Deakb900b942014-11-05 20:48:48 +0200289 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200290 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200291 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200292 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
293 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200294 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 spin_unlock_irq(&dev_priv->irq_lock);
297}
298
Imre Deak59d02a12014-12-19 19:33:26 +0200299u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
300{
301 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200302 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200303 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200304 *
305 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200306 */
307 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
308 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
309
310 if (INTEL_INFO(dev_priv)->gen >= 8)
311 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
312
313 return mask;
314}
315
Imre Deakb900b942014-11-05 20:48:48 +0200316void gen6_disable_rps_interrupts(struct drm_device *dev)
317{
318 struct drm_i915_private *dev_priv = dev->dev_private;
319
Imre Deakd4d70aa2014-11-19 15:30:04 +0200320 spin_lock_irq(&dev_priv->irq_lock);
321 dev_priv->rps.interrupts_enabled = false;
322 spin_unlock_irq(&dev_priv->irq_lock);
323
324 cancel_work_sync(&dev_priv->rps.work);
325
Imre Deak9939fba2014-11-20 23:01:47 +0200326 spin_lock_irq(&dev_priv->irq_lock);
327
Imre Deak59d02a12014-12-19 19:33:26 +0200328 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200329
330 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200331 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
332 ~dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200333 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
Imre Deak9939fba2014-11-20 23:01:47 +0200334 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
335
336 dev_priv->rps.pm_iir = 0;
337
338 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deakb900b942014-11-05 20:48:48 +0200339}
340
Ben Widawsky09610212014-05-15 20:58:08 +0300341/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200342 * ibx_display_interrupt_update - update SDEIMR
343 * @dev_priv: driver private
344 * @interrupt_mask: mask of interrupt bits to update
345 * @enabled_irq_mask: mask of interrupt bits to enable
346 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200347void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
348 uint32_t interrupt_mask,
349 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200350{
351 uint32_t sdeimr = I915_READ(SDEIMR);
352 sdeimr &= ~interrupt_mask;
353 sdeimr |= (~enabled_irq_mask & interrupt_mask);
354
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100355 WARN_ON(enabled_irq_mask & ~interrupt_mask);
356
Daniel Vetterfee884e2013-07-04 23:35:21 +0200357 assert_spin_locked(&dev_priv->irq_lock);
358
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700359 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300360 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 I915_WRITE(SDEIMR, sdeimr);
363 POSTING_READ(SDEIMR);
364}
Paulo Zanoni86642812013-04-12 17:57:57 -0300365
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100366static void
Imre Deak755e9012014-02-10 18:42:47 +0200367__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800369{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200370 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200371 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800372
Daniel Vetterb79480b2013-06-27 17:52:10 +0200373 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200374 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200375
Ville Syrjälä04feced2014-04-03 13:28:33 +0300376 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
377 status_mask & ~PIPESTAT_INT_STATUS_MASK,
378 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
379 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200380 return;
381
382 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200383 return;
384
Imre Deak91d181d2014-02-10 18:42:49 +0200385 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
386
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200387 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200388 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200389 I915_WRITE(reg, pipestat);
390 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800391}
392
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100393static void
Imre Deak755e9012014-02-10 18:42:47 +0200394__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800396{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200397 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200398 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800399
Daniel Vetterb79480b2013-06-27 17:52:10 +0200400 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200401 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200402
Ville Syrjälä04feced2014-04-03 13:28:33 +0300403 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
404 status_mask & ~PIPESTAT_INT_STATUS_MASK,
405 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
406 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200407 return;
408
Imre Deak755e9012014-02-10 18:42:47 +0200409 if ((pipestat & enable_mask) == 0)
410 return;
411
Imre Deak91d181d2014-02-10 18:42:49 +0200412 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200415 I915_WRITE(reg, pipestat);
416 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800417}
418
Imre Deak10c59c52014-02-10 18:42:48 +0200419static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
420{
421 u32 enable_mask = status_mask << 16;
422
423 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300424 * On pipe A we don't support the PSR interrupt yet,
425 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200426 */
427 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
428 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 /*
430 * On pipe B and C we don't support the PSR interrupt yet, on pipe
431 * A the same bit is for perf counters which we don't use either.
432 */
433 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
434 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200435
436 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
437 SPRITE0_FLIP_DONE_INT_EN_VLV |
438 SPRITE1_FLIP_DONE_INT_EN_VLV);
439 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
440 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
441 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
442 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
443
444 return enable_mask;
445}
446
Imre Deak755e9012014-02-10 18:42:47 +0200447void
448i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
449 u32 status_mask)
450{
451 u32 enable_mask;
452
Imre Deak10c59c52014-02-10 18:42:48 +0200453 if (IS_VALLEYVIEW(dev_priv->dev))
454 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
455 status_mask);
456 else
457 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200458 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
459}
460
461void
462i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463 u32 status_mask)
464{
465 u32 enable_mask;
466
Imre Deak10c59c52014-02-10 18:42:48 +0200467 if (IS_VALLEYVIEW(dev_priv->dev))
468 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
469 status_mask);
470 else
471 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200472 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
473}
474
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000475/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300476 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000477 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300478static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000479{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300480 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000481
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300482 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
483 return;
484
Daniel Vetter13321782014-09-15 14:55:29 +0200485 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000486
Imre Deak755e9012014-02-10 18:42:47 +0200487 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300488 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200489 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200490 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000491
Daniel Vetter13321782014-09-15 14:55:29 +0200492 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000493}
494
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300495/*
496 * This timing diagram depicts the video signal in and
497 * around the vertical blanking period.
498 *
499 * Assumptions about the fictitious mode used in this example:
500 * vblank_start >= 3
501 * vsync_start = vblank_start + 1
502 * vsync_end = vblank_start + 2
503 * vtotal = vblank_start + 3
504 *
505 * start of vblank:
506 * latch double buffered registers
507 * increment frame counter (ctg+)
508 * generate start of vblank interrupt (gen4+)
509 * |
510 * | frame start:
511 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
512 * | may be shifted forward 1-3 extra lines via PIPECONF
513 * | |
514 * | | start of vsync:
515 * | | generate vsync interrupt
516 * | | |
517 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
518 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
519 * ----va---> <-----------------vb--------------------> <--------va-------------
520 * | | <----vs-----> |
521 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
522 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
523 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
524 * | | |
525 * last visible pixel first visible pixel
526 * | increment frame counter (gen3/4)
527 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
528 *
529 * x = horizontal active
530 * _ = horizontal blanking
531 * hs = horizontal sync
532 * va = vertical active
533 * vb = vertical blanking
534 * vs = vertical sync
535 * vbs = vblank_start (number)
536 *
537 * Summary:
538 * - most events happen at the start of horizontal sync
539 * - frame start happens at the start of horizontal blank, 1-4 lines
540 * (depending on PIPECONF settings) after the start of vblank
541 * - gen3/4 pixel and frame counter are synchronized with the start
542 * of horizontal active on the first line of vertical active
543 */
544
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300545static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
546{
547 /* Gen2 doesn't have a hardware frame counter */
548 return 0;
549}
550
Keith Packard42f52ef2008-10-18 19:39:29 -0700551/* Called from drm generic code, passed a 'crtc', which
552 * we use as a pipe index
553 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700554static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700555{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300556 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700557 unsigned long high_frame;
558 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300559 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100560 struct intel_crtc *intel_crtc =
561 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
562 const struct drm_display_mode *mode =
563 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700564
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100565 htotal = mode->crtc_htotal;
566 hsync_start = mode->crtc_hsync_start;
567 vbl_start = mode->crtc_vblank_start;
568 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
569 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300570
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300571 /* Convert to pixel count */
572 vbl_start *= htotal;
573
574 /* Start of vblank event occurs at start of hsync */
575 vbl_start -= htotal - hsync_start;
576
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800577 high_frame = PIPEFRAME(pipe);
578 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100579
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700580 /*
581 * High & low register fields aren't synchronized, so make sure
582 * we get a low value that's stable across two reads of the high
583 * register.
584 */
585 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100586 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300587 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100588 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700589 } while (high1 != high2);
590
Chris Wilson5eddb702010-09-11 13:48:45 +0100591 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300592 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100593 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300594
595 /*
596 * The frame counter increments at beginning of active.
597 * Cook up a vblank counter by also checking the pixel
598 * counter against vblank start.
599 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200600 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700601}
602
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700603static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800604{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300605 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800606 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800607
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800608 return I915_READ(reg);
609}
610
Mario Kleinerad3543e2013-10-30 05:13:08 +0100611/* raw reads, only for fast reads of display block, no need for forcewake etc. */
612#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100613
Ville Syrjäläa225f072014-04-29 13:35:45 +0300614static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
615{
616 struct drm_device *dev = crtc->base.dev;
617 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200618 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300619 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300620 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300621
Ville Syrjälä80715b22014-05-15 20:23:23 +0300622 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300623 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
624 vtotal /= 2;
625
626 if (IS_GEN2(dev))
627 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
628 else
629 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
630
631 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300632 * See update_scanline_offset() for the details on the
633 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300634 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300635 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300636}
637
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700638static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200639 unsigned int flags, int *vpos, int *hpos,
640 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100641{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300642 struct drm_i915_private *dev_priv = dev->dev_private;
643 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200645 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300646 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300647 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100648 bool in_vbl = true;
649 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100650 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100651
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300652 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100653 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800654 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100655 return 0;
656 }
657
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300658 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300659 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300660 vtotal = mode->crtc_vtotal;
661 vbl_start = mode->crtc_vblank_start;
662 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100663
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200664 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
665 vbl_start = DIV_ROUND_UP(vbl_start, 2);
666 vbl_end /= 2;
667 vtotal /= 2;
668 }
669
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300670 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
671
Mario Kleinerad3543e2013-10-30 05:13:08 +0100672 /*
673 * Lock uncore.lock, as we will do multiple timing critical raw
674 * register reads, potentially with preemption disabled, so the
675 * following code must not block on uncore.lock.
676 */
677 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300678
Mario Kleinerad3543e2013-10-30 05:13:08 +0100679 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
680
681 /* Get optional system timestamp before query. */
682 if (stime)
683 *stime = ktime_get();
684
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300685 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100686 /* No obvious pixelcount register. Only query vertical
687 * scanout position from Display scan line register.
688 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300689 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690 } else {
691 /* Have access to pixelcount since start of frame.
692 * We can split this into vertical and horizontal
693 * scanout position.
694 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100695 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100696
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300697 /* convert to pixel counts */
698 vbl_start *= htotal;
699 vbl_end *= htotal;
700 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300701
702 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300703 * In interlaced modes, the pixel counter counts all pixels,
704 * so one field will have htotal more pixels. In order to avoid
705 * the reported position from jumping backwards when the pixel
706 * counter is beyond the length of the shorter field, just
707 * clamp the position the length of the shorter field. This
708 * matches how the scanline counter based position works since
709 * the scanline counter doesn't count the two half lines.
710 */
711 if (position >= vtotal)
712 position = vtotal - 1;
713
714 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300715 * Start of vblank interrupt is triggered at start of hsync,
716 * just prior to the first active line of vblank. However we
717 * consider lines to start at the leading edge of horizontal
718 * active. So, should we get here before we've crossed into
719 * the horizontal active of the first line in vblank, we would
720 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
721 * always add htotal-hsync_start to the current pixel position.
722 */
723 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300724 }
725
Mario Kleinerad3543e2013-10-30 05:13:08 +0100726 /* Get optional system timestamp after query. */
727 if (etime)
728 *etime = ktime_get();
729
730 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
731
732 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
733
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300734 in_vbl = position >= vbl_start && position < vbl_end;
735
736 /*
737 * While in vblank, position will be negative
738 * counting up towards 0 at vbl_end. And outside
739 * vblank, position will be positive counting
740 * up since vbl_end.
741 */
742 if (position >= vbl_start)
743 position -= vbl_end;
744 else
745 position += vtotal - vbl_end;
746
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300747 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300748 *vpos = position;
749 *hpos = 0;
750 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100751 *vpos = position / htotal;
752 *hpos = position - (*vpos * htotal);
753 }
754
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100755 /* In vblank? */
756 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200757 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100758
759 return ret;
760}
761
Ville Syrjäläa225f072014-04-29 13:35:45 +0300762int intel_get_crtc_scanline(struct intel_crtc *crtc)
763{
764 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
765 unsigned long irqflags;
766 int position;
767
768 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
769 position = __intel_get_crtc_scanline(crtc);
770 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
771
772 return position;
773}
774
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700775static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100776 int *max_error,
777 struct timeval *vblank_time,
778 unsigned flags)
779{
Chris Wilson4041b852011-01-22 10:07:56 +0000780 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100781
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700782 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000783 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100784 return -EINVAL;
785 }
786
787 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000788 crtc = intel_get_crtc_for_pipe(dev, pipe);
789 if (crtc == NULL) {
790 DRM_ERROR("Invalid crtc %d\n", pipe);
791 return -EINVAL;
792 }
793
Matt Roper83d65732015-02-25 13:12:16 -0800794 if (!crtc->state->enable) {
Chris Wilson4041b852011-01-22 10:07:56 +0000795 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
796 return -EBUSY;
797 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100798
799 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000800 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
801 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300802 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200803 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804}
805
Jani Nikula67c347f2013-09-17 14:26:34 +0300806static bool intel_hpd_irq_event(struct drm_device *dev,
807 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200808{
809 enum drm_connector_status old_status;
810
811 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
812 old_status = connector->status;
813
814 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300815 if (old_status == connector->status)
816 return false;
817
818 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200819 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300820 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300821 drm_get_connector_status_name(old_status),
822 drm_get_connector_status_name(connector->status));
823
824 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200825}
826
Dave Airlie13cf5502014-06-18 11:29:35 +1000827static void i915_digport_work_func(struct work_struct *work)
828{
829 struct drm_i915_private *dev_priv =
830 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000831 u32 long_port_mask, short_port_mask;
832 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100833 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000834 u32 old_bits = 0;
835
Daniel Vetter4cb21832014-09-15 14:55:26 +0200836 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000837 long_port_mask = dev_priv->long_hpd_port_mask;
838 dev_priv->long_hpd_port_mask = 0;
839 short_port_mask = dev_priv->short_hpd_port_mask;
840 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200841 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000842
843 for (i = 0; i < I915_MAX_PORTS; i++) {
844 bool valid = false;
845 bool long_hpd = false;
846 intel_dig_port = dev_priv->hpd_irq_port[i];
847 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
848 continue;
849
850 if (long_port_mask & (1 << i)) {
851 valid = true;
852 long_hpd = true;
853 } else if (short_port_mask & (1 << i))
854 valid = true;
855
856 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100857 enum irqreturn ret;
858
Dave Airlie13cf5502014-06-18 11:29:35 +1000859 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100860 if (ret == IRQ_NONE) {
861 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000862 old_bits |= (1 << intel_dig_port->base.hpd_pin);
863 }
864 }
865 }
866
867 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200868 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000869 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200870 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000871 schedule_work(&dev_priv->hotplug_work);
872 }
873}
874
Jesse Barnes5ca58282009-03-31 14:11:15 -0700875/*
876 * Handle hotplug events outside the interrupt handler proper.
877 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200878#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
879
Jesse Barnes5ca58282009-03-31 14:11:15 -0700880static void i915_hotplug_work_func(struct work_struct *work)
881{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300882 struct drm_i915_private *dev_priv =
883 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700884 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700885 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200886 struct intel_connector *intel_connector;
887 struct intel_encoder *intel_encoder;
888 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200889 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200890 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200891 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700892
Keith Packarda65e34c2011-07-25 10:04:56 -0700893 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800894 DRM_DEBUG_KMS("running encoder hotplug functions\n");
895
Daniel Vetter4cb21832014-09-15 14:55:26 +0200896 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200897
898 hpd_event_bits = dev_priv->hpd_event_bits;
899 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200900 list_for_each_entry(connector, &mode_config->connector_list, head) {
901 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000902 if (!intel_connector->encoder)
903 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200904 intel_encoder = intel_connector->encoder;
905 if (intel_encoder->hpd_pin > HPD_NONE &&
906 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
907 connector->polled == DRM_CONNECTOR_POLL_HPD) {
908 DRM_INFO("HPD interrupt storm detected on connector %s: "
909 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300910 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200911 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
912 connector->polled = DRM_CONNECTOR_POLL_CONNECT
913 | DRM_CONNECTOR_POLL_DISCONNECT;
914 hpd_disabled = true;
915 }
Egbert Eich142e2392013-04-11 15:57:57 +0200916 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
917 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300918 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200919 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200920 }
921 /* if there were no outputs to poll, poll was disabled,
922 * therefore make sure it's enabled when disabling HPD on
923 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200924 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200925 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300926 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
927 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200928 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200929
Daniel Vetter4cb21832014-09-15 14:55:26 +0200930 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200931
Egbert Eich321a1b32013-04-11 16:00:26 +0200932 list_for_each_entry(connector, &mode_config->connector_list, head) {
933 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000934 if (!intel_connector->encoder)
935 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200936 intel_encoder = intel_connector->encoder;
937 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
938 if (intel_encoder->hot_plug)
939 intel_encoder->hot_plug(intel_encoder);
940 if (intel_hpd_irq_event(dev, connector))
941 changed = true;
942 }
943 }
Keith Packard40ee3382011-07-28 15:31:19 -0700944 mutex_unlock(&mode_config->mutex);
945
Egbert Eich321a1b32013-04-11 16:00:26 +0200946 if (changed)
947 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700948}
949
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200950static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800951{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300952 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000953 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200954 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200955
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200956 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800957
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200958 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
959
Daniel Vetter20e4d402012-08-08 23:35:39 +0200960 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200961
Jesse Barnes7648fa92010-05-20 14:28:11 -0700962 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000963 busy_up = I915_READ(RCPREVBSYTUPAVG);
964 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800965 max_avg = I915_READ(RCBMAXAVG);
966 min_avg = I915_READ(RCBMINAVG);
967
968 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000969 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200970 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
971 new_delay = dev_priv->ips.cur_delay - 1;
972 if (new_delay < dev_priv->ips.max_delay)
973 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000974 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200975 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
976 new_delay = dev_priv->ips.cur_delay + 1;
977 if (new_delay > dev_priv->ips.min_delay)
978 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800979 }
980
Jesse Barnes7648fa92010-05-20 14:28:11 -0700981 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200982 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800983
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200984 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200985
Jesse Barnesf97108d2010-01-29 11:27:07 -0800986 return;
987}
988
Chris Wilson549f7362010-10-19 11:19:32 +0100989static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100990 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100991{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100992 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000993 return;
994
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000995 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000996
Chris Wilson549f7362010-10-19 11:19:32 +0100997 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100998}
999
Deepak S31685c22014-07-03 17:33:01 -04001000static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001001 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -04001002{
1003 u32 cz_ts, cz_freq_khz;
1004 u32 render_count, media_count;
1005 u32 elapsed_render, elapsed_media, elapsed_time;
1006 u32 residency = 0;
1007
1008 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1009 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1010
1011 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1012 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1013
Chris Wilsonbf225f22014-07-10 20:31:18 +01001014 if (rps_ei->cz_clock == 0) {
1015 rps_ei->cz_clock = cz_ts;
1016 rps_ei->render_c0 = render_count;
1017 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001018
1019 return dev_priv->rps.cur_freq;
1020 }
1021
Chris Wilsonbf225f22014-07-10 20:31:18 +01001022 elapsed_time = cz_ts - rps_ei->cz_clock;
1023 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001024
Chris Wilsonbf225f22014-07-10 20:31:18 +01001025 elapsed_render = render_count - rps_ei->render_c0;
1026 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001027
Chris Wilsonbf225f22014-07-10 20:31:18 +01001028 elapsed_media = media_count - rps_ei->media_c0;
1029 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001030
1031 /* Convert all the counters into common unit of milli sec */
1032 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1033 elapsed_render /= cz_freq_khz;
1034 elapsed_media /= cz_freq_khz;
1035
1036 /*
1037 * Calculate overall C0 residency percentage
1038 * only if elapsed time is non zero
1039 */
1040 if (elapsed_time) {
1041 residency =
1042 ((max(elapsed_render, elapsed_media) * 100)
1043 / elapsed_time);
1044 }
1045
1046 return residency;
1047}
1048
1049/**
1050 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1051 * busy-ness calculated from C0 counters of render & media power wells
1052 * @dev_priv: DRM device private
1053 *
1054 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001055static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001056{
1057 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001058 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001059
1060 dev_priv->rps.ei_interrupt_count++;
1061
1062 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1063
1064
Chris Wilsonbf225f22014-07-10 20:31:18 +01001065 if (dev_priv->rps.up_ei.cz_clock == 0) {
1066 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1067 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001068 return dev_priv->rps.cur_freq;
1069 }
1070
1071
1072 /*
1073 * To down throttle, C0 residency should be less than down threshold
1074 * for continous EI intervals. So calculate down EI counters
1075 * once in VLV_INT_COUNT_FOR_DOWN_EI
1076 */
1077 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1078
1079 dev_priv->rps.ei_interrupt_count = 0;
1080
1081 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001082 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001083 } else {
1084 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001085 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001086 }
1087
1088 new_delay = dev_priv->rps.cur_freq;
1089
1090 adj = dev_priv->rps.last_adj;
1091 /* C0 residency is greater than UP threshold. Increase Frequency */
1092 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1093 if (adj > 0)
1094 adj *= 2;
1095 else
1096 adj = 1;
1097
1098 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1099 new_delay = dev_priv->rps.cur_freq + adj;
1100
1101 /*
1102 * For better performance, jump directly
1103 * to RPe if we're below it.
1104 */
1105 if (new_delay < dev_priv->rps.efficient_freq)
1106 new_delay = dev_priv->rps.efficient_freq;
1107
1108 } else if (!dev_priv->rps.ei_interrupt_count &&
1109 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1110 if (adj < 0)
1111 adj *= 2;
1112 else
1113 adj = -1;
1114 /*
1115 * This means, C0 residency is less than down threshold over
1116 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1117 */
1118 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1119 new_delay = dev_priv->rps.cur_freq + adj;
1120 }
1121
1122 return new_delay;
1123}
1124
Ben Widawsky4912d042011-04-25 11:25:20 -07001125static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001126{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001127 struct drm_i915_private *dev_priv =
1128 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001129 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001130 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001131
Daniel Vetter59cdb632013-07-04 23:35:28 +02001132 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001133 /* Speed up work cancelation during disabling rps interrupts. */
1134 if (!dev_priv->rps.interrupts_enabled) {
1135 spin_unlock_irq(&dev_priv->irq_lock);
1136 return;
1137 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001138 pm_iir = dev_priv->rps.pm_iir;
1139 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001140 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1141 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001142 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001143
Paulo Zanoni60611c12013-08-15 11:50:01 -03001144 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301145 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001146
Deepak Sa6706b42014-03-15 20:23:22 +05301147 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001148 return;
1149
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001150 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001151
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001152 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001153 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001154 if (adj > 0)
1155 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301156 else {
1157 /* CHV needs even encode values */
1158 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1159 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001160 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001161
1162 /*
1163 * For better performance, jump directly
1164 * to RPe if we're below it.
1165 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001166 if (new_delay < dev_priv->rps.efficient_freq)
1167 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001168 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001169 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1170 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001171 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001172 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001173 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001174 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1175 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001176 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1177 if (adj < 0)
1178 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301179 else {
1180 /* CHV needs even encode values */
1181 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1182 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001183 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001184 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001185 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001186 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001187
Ben Widawsky79249632012-09-07 19:43:42 -07001188 /* sysfs frequency interfaces may have snuck in while servicing the
1189 * interrupt
1190 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001191 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001192 dev_priv->rps.min_freq_softlimit,
1193 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301194
Ben Widawskyb39fb292014-03-19 18:31:11 -07001195 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001196
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001197 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001198
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001199 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200}
1201
Ben Widawskye3689192012-05-25 16:56:22 -07001202
1203/**
1204 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1205 * occurred.
1206 * @work: workqueue struct
1207 *
1208 * Doesn't actually do anything except notify userspace. As a consequence of
1209 * this event, userspace should try to remap the bad rows since statistically
1210 * it is likely the same row is more likely to go bad again.
1211 */
1212static void ivybridge_parity_work(struct work_struct *work)
1213{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001214 struct drm_i915_private *dev_priv =
1215 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001216 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001217 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001218 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001219 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001220
1221 /* We must turn off DOP level clock gating to access the L3 registers.
1222 * In order to prevent a get/put style interface, acquire struct mutex
1223 * any time we access those registers.
1224 */
1225 mutex_lock(&dev_priv->dev->struct_mutex);
1226
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001227 /* If we've screwed up tracking, just let the interrupt fire again */
1228 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1229 goto out;
1230
Ben Widawskye3689192012-05-25 16:56:22 -07001231 misccpctl = I915_READ(GEN7_MISCCPCTL);
1232 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1233 POSTING_READ(GEN7_MISCCPCTL);
1234
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001235 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1236 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001237
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001238 slice--;
1239 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1240 break;
1241
1242 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1243
1244 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1245
1246 error_status = I915_READ(reg);
1247 row = GEN7_PARITY_ERROR_ROW(error_status);
1248 bank = GEN7_PARITY_ERROR_BANK(error_status);
1249 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1250
1251 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1252 POSTING_READ(reg);
1253
1254 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1255 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1256 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1257 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1258 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1259 parity_event[5] = NULL;
1260
Dave Airlie5bdebb12013-10-11 14:07:25 +10001261 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001262 KOBJ_CHANGE, parity_event);
1263
1264 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1265 slice, row, bank, subbank);
1266
1267 kfree(parity_event[4]);
1268 kfree(parity_event[3]);
1269 kfree(parity_event[2]);
1270 kfree(parity_event[1]);
1271 }
Ben Widawskye3689192012-05-25 16:56:22 -07001272
1273 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1274
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001275out:
1276 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001277 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001278 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001279 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001280
1281 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001282}
1283
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001284static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001285{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001286 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001287
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001288 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001289 return;
1290
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001291 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001292 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001293 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001294
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001295 iir &= GT_PARITY_ERROR(dev);
1296 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1297 dev_priv->l3_parity.which_slice |= 1 << 1;
1298
1299 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1300 dev_priv->l3_parity.which_slice |= 1 << 0;
1301
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001302 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001303}
1304
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001305static void ilk_gt_irq_handler(struct drm_device *dev,
1306 struct drm_i915_private *dev_priv,
1307 u32 gt_iir)
1308{
1309 if (gt_iir &
1310 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1311 notify_ring(dev, &dev_priv->ring[RCS]);
1312 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1313 notify_ring(dev, &dev_priv->ring[VCS]);
1314}
1315
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001316static void snb_gt_irq_handler(struct drm_device *dev,
1317 struct drm_i915_private *dev_priv,
1318 u32 gt_iir)
1319{
1320
Ben Widawskycc609d52013-05-28 19:22:29 -07001321 if (gt_iir &
1322 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001323 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001324 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001325 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001326 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001327 notify_ring(dev, &dev_priv->ring[BCS]);
1328
Ben Widawskycc609d52013-05-28 19:22:29 -07001329 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1330 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001331 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1332 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001333
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001334 if (gt_iir & GT_PARITY_ERROR(dev))
1335 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001336}
1337
Ben Widawskyabd58f02013-11-02 21:07:09 -07001338static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1339 struct drm_i915_private *dev_priv,
1340 u32 master_ctl)
1341{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001342 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001343 u32 rcs, bcs, vcs;
1344 uint32_t tmp = 0;
1345 irqreturn_t ret = IRQ_NONE;
1346
1347 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1348 tmp = I915_READ(GEN8_GT_IIR(0));
1349 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001350 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001351 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001352
Ben Widawskyabd58f02013-11-02 21:07:09 -07001353 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001354 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001355 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001356 notify_ring(dev, ring);
1357 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001358 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001359
1360 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1361 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001362 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001363 notify_ring(dev, ring);
1364 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001365 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001366 } else
1367 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1368 }
1369
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001370 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001371 tmp = I915_READ(GEN8_GT_IIR(1));
1372 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001373 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001374 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001375
Ben Widawskyabd58f02013-11-02 21:07:09 -07001376 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001377 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001378 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001379 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001380 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001381 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001382
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001383 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001384 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001385 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001386 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001387 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001388 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001389 } else
1390 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1391 }
1392
Ben Widawsky09610212014-05-15 20:58:08 +03001393 if (master_ctl & GEN8_GT_PM_IRQ) {
1394 tmp = I915_READ(GEN8_GT_IIR(2));
1395 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001396 I915_WRITE(GEN8_GT_IIR(2),
1397 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001398 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001399 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001400 } else
1401 DRM_ERROR("The master control interrupt lied (PM)!\n");
1402 }
1403
Ben Widawskyabd58f02013-11-02 21:07:09 -07001404 if (master_ctl & GEN8_GT_VECS_IRQ) {
1405 tmp = I915_READ(GEN8_GT_IIR(3));
1406 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001407 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001408 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001409
Ben Widawskyabd58f02013-11-02 21:07:09 -07001410 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001411 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001412 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001413 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001414 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001415 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001416 } else
1417 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1418 }
1419
1420 return ret;
1421}
1422
Egbert Eichb543fb02013-04-16 13:36:54 +02001423#define HPD_STORM_DETECT_PERIOD 1000
1424#define HPD_STORM_THRESHOLD 5
1425
Jani Nikula07c338c2014-10-02 11:16:32 +03001426static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001427{
1428 switch (port) {
1429 case PORT_A:
1430 case PORT_E:
1431 default:
1432 return -1;
1433 case PORT_B:
1434 return 0;
1435 case PORT_C:
1436 return 8;
1437 case PORT_D:
1438 return 16;
1439 }
1440}
1441
Jani Nikula07c338c2014-10-02 11:16:32 +03001442static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001443{
1444 switch (port) {
1445 case PORT_A:
1446 case PORT_E:
1447 default:
1448 return -1;
1449 case PORT_B:
1450 return 17;
1451 case PORT_C:
1452 return 19;
1453 case PORT_D:
1454 return 21;
1455 }
1456}
1457
1458static inline enum port get_port_from_pin(enum hpd_pin pin)
1459{
1460 switch (pin) {
1461 case HPD_PORT_B:
1462 return PORT_B;
1463 case HPD_PORT_C:
1464 return PORT_C;
1465 case HPD_PORT_D:
1466 return PORT_D;
1467 default:
1468 return PORT_A; /* no hpd */
1469 }
1470}
1471
Daniel Vetter10a504d2013-06-27 17:52:12 +02001472static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001473 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001474 u32 dig_hotplug_reg,
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +02001475 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001476{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001477 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001478 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001479 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001480 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001481 bool queue_dig = false, queue_hp = false;
1482 u32 dig_shift;
1483 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001484
Daniel Vetter91d131d2013-06-27 17:52:14 +02001485 if (!hotplug_trigger)
1486 return;
1487
Dave Airlie13cf5502014-06-18 11:29:35 +10001488 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1489 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001490
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001491 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001492 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001493 if (!(hpd[i] & hotplug_trigger))
1494 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001495
Dave Airlie13cf5502014-06-18 11:29:35 +10001496 port = get_port_from_pin(i);
1497 if (port && dev_priv->hpd_irq_port[port]) {
1498 bool long_hpd;
1499
Jani Nikula07c338c2014-10-02 11:16:32 +03001500 if (HAS_PCH_SPLIT(dev)) {
1501 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001502 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001503 } else {
1504 dig_shift = i915_port_to_hotplug_shift(port);
1505 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001506 }
1507
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001508 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1509 port_name(port),
1510 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001511 /* for long HPD pulses we want to have the digital queue happen,
1512 but we still want HPD storm detection to function. */
1513 if (long_hpd) {
1514 dev_priv->long_hpd_port_mask |= (1 << port);
1515 dig_port_mask |= hpd[i];
1516 } else {
1517 /* for short HPD just trigger the digital queue */
1518 dev_priv->short_hpd_port_mask |= (1 << port);
1519 hotplug_trigger &= ~hpd[i];
1520 }
1521 queue_dig = true;
1522 }
1523 }
1524
1525 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001526 if (hpd[i] & hotplug_trigger &&
1527 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1528 /*
1529 * On GMCH platforms the interrupt mask bits only
1530 * prevent irq generation, not the setting of the
1531 * hotplug bits itself. So only WARN about unexpected
1532 * interrupts on saner platforms.
1533 */
1534 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1535 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1536 hotplug_trigger, i, hpd[i]);
1537
1538 continue;
1539 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001540
Egbert Eichb543fb02013-04-16 13:36:54 +02001541 if (!(hpd[i] & hotplug_trigger) ||
1542 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1543 continue;
1544
Dave Airlie13cf5502014-06-18 11:29:35 +10001545 if (!(dig_port_mask & hpd[i])) {
1546 dev_priv->hpd_event_bits |= (1 << i);
1547 queue_hp = true;
1548 }
1549
Egbert Eichb543fb02013-04-16 13:36:54 +02001550 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1551 dev_priv->hpd_stats[i].hpd_last_jiffies
1552 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1553 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1554 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001555 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001556 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1557 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001558 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001559 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001560 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001561 } else {
1562 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001563 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1564 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001565 }
1566 }
1567
Daniel Vetter10a504d2013-06-27 17:52:12 +02001568 if (storm_detected)
1569 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001570 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001571
Daniel Vetter645416f2013-09-02 16:22:25 +02001572 /*
1573 * Our hotplug handler can grab modeset locks (by calling down into the
1574 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1575 * queue for otherwise the flush_work in the pageflip code will
1576 * deadlock.
1577 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001578 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001579 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001580 if (queue_hp)
1581 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001582}
1583
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001584static void gmbus_irq_handler(struct drm_device *dev)
1585{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001587
Daniel Vetter28c70f12012-12-01 13:53:45 +01001588 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001589}
1590
Daniel Vetterce99c252012-12-01 13:53:47 +01001591static void dp_aux_irq_handler(struct drm_device *dev)
1592{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001593 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001594
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001595 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001596}
1597
Shuang He8bf1e9f2013-10-15 18:55:27 +01001598#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001599static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1600 uint32_t crc0, uint32_t crc1,
1601 uint32_t crc2, uint32_t crc3,
1602 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001603{
1604 struct drm_i915_private *dev_priv = dev->dev_private;
1605 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1606 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001607 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001608
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001609 spin_lock(&pipe_crc->lock);
1610
Damien Lespiau0c912c72013-10-15 18:55:37 +01001611 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001612 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001613 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001614 return;
1615 }
1616
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001617 head = pipe_crc->head;
1618 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001619
1620 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001621 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001622 DRM_ERROR("CRC buffer overflowing\n");
1623 return;
1624 }
1625
1626 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001627
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001628 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001629 entry->crc[0] = crc0;
1630 entry->crc[1] = crc1;
1631 entry->crc[2] = crc2;
1632 entry->crc[3] = crc3;
1633 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001634
1635 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001636 pipe_crc->head = head;
1637
1638 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001639
1640 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001641}
Daniel Vetter277de952013-10-18 16:37:07 +02001642#else
1643static inline void
1644display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1645 uint32_t crc0, uint32_t crc1,
1646 uint32_t crc2, uint32_t crc3,
1647 uint32_t crc4) {}
1648#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001649
Daniel Vetter277de952013-10-18 16:37:07 +02001650
1651static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001652{
1653 struct drm_i915_private *dev_priv = dev->dev_private;
1654
Daniel Vetter277de952013-10-18 16:37:07 +02001655 display_pipe_crc_irq_handler(dev, pipe,
1656 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1657 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001658}
1659
Daniel Vetter277de952013-10-18 16:37:07 +02001660static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001661{
1662 struct drm_i915_private *dev_priv = dev->dev_private;
1663
Daniel Vetter277de952013-10-18 16:37:07 +02001664 display_pipe_crc_irq_handler(dev, pipe,
1665 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1666 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1667 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1668 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1669 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001670}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001671
Daniel Vetter277de952013-10-18 16:37:07 +02001672static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001673{
1674 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001675 uint32_t res1, res2;
1676
1677 if (INTEL_INFO(dev)->gen >= 3)
1678 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1679 else
1680 res1 = 0;
1681
1682 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1683 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1684 else
1685 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001686
Daniel Vetter277de952013-10-18 16:37:07 +02001687 display_pipe_crc_irq_handler(dev, pipe,
1688 I915_READ(PIPE_CRC_RES_RED(pipe)),
1689 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1690 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1691 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001692}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001693
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001694/* The RPS events need forcewake, so we add them to a work queue and mask their
1695 * IMR bits until the work is done. Other interrupts can be processed without
1696 * the work queue. */
1697static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001698{
Imre Deak4a74de82014-11-19 15:30:01 +02001699 /* TODO: RPS on GEN9+ is not supported yet. */
1700 if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
1701 "GEN9+: unexpected RPS IRQ\n"))
Imre Deak132f3f12014-11-10 15:34:33 +02001702 return;
1703
Deepak Sa6706b42014-03-15 20:23:22 +05301704 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001705 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001706 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001707 if (dev_priv->rps.interrupts_enabled) {
1708 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1709 queue_work(dev_priv->wq, &dev_priv->rps.work);
1710 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001711 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001712 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001713
Imre Deakc9a9a262014-11-05 20:48:37 +02001714 if (INTEL_INFO(dev_priv)->gen >= 8)
1715 return;
1716
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001717 if (HAS_VEBOX(dev_priv->dev)) {
1718 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1719 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001720
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001721 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1722 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001723 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001724}
1725
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001726static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1727{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001728 if (!drm_handle_vblank(dev, pipe))
1729 return false;
1730
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001731 return true;
1732}
1733
Imre Deakc1874ed2014-02-04 21:35:46 +02001734static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1735{
1736 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001737 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001738 int pipe;
1739
Imre Deak58ead0d2014-02-04 21:35:47 +02001740 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001741 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001742 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001743 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001744
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001745 /*
1746 * PIPESTAT bits get signalled even when the interrupt is
1747 * disabled with the mask bits, and some of the status bits do
1748 * not generate interrupts at all (like the underrun bit). Hence
1749 * we need to be careful that we only handle what we want to
1750 * handle.
1751 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001752
1753 /* fifo underruns are filterered in the underrun handler. */
1754 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001755
1756 switch (pipe) {
1757 case PIPE_A:
1758 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1759 break;
1760 case PIPE_B:
1761 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1762 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001763 case PIPE_C:
1764 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1765 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001766 }
1767 if (iir & iir_bit)
1768 mask |= dev_priv->pipestat_irq_mask[pipe];
1769
1770 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001771 continue;
1772
1773 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001774 mask |= PIPESTAT_INT_ENABLE_MASK;
1775 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001776
1777 /*
1778 * Clear the PIPE*STAT regs before the IIR
1779 */
Imre Deak91d181d2014-02-10 18:42:49 +02001780 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1781 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001782 I915_WRITE(reg, pipe_stats[pipe]);
1783 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001784 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001785
Damien Lespiau055e3932014-08-18 13:49:10 +01001786 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001787 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1788 intel_pipe_handle_vblank(dev, pipe))
1789 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001790
Imre Deak579a9b02014-02-04 21:35:48 +02001791 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001792 intel_prepare_page_flip(dev, pipe);
1793 intel_finish_page_flip(dev, pipe);
1794 }
1795
1796 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1797 i9xx_pipe_crc_irq_handler(dev, pipe);
1798
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001799 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1800 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001801 }
1802
1803 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1804 gmbus_irq_handler(dev);
1805}
1806
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001807static void i9xx_hpd_irq_handler(struct drm_device *dev)
1808{
1809 struct drm_i915_private *dev_priv = dev->dev_private;
1810 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1811
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001812 if (hotplug_status) {
1813 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1814 /*
1815 * Make sure hotplug status is cleared before we clear IIR, or else we
1816 * may miss hotplug events.
1817 */
1818 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001819
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001820 if (IS_G4X(dev)) {
1821 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001822
Dave Airlie13cf5502014-06-18 11:29:35 +10001823 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001824 } else {
1825 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1826
Dave Airlie13cf5502014-06-18 11:29:35 +10001827 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001828 }
1829
1830 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1831 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1832 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001833 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001834}
1835
Daniel Vetterff1f5252012-10-02 15:10:55 +02001836static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001837{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001838 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001839 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001840 u32 iir, gt_iir, pm_iir;
1841 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001842
Imre Deak2dd2a882015-02-24 11:14:30 +02001843 if (!intel_irqs_enabled(dev_priv))
1844 return IRQ_NONE;
1845
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001846 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001847 /* Find, clear, then process each source of interrupt */
1848
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001849 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001850 if (gt_iir)
1851 I915_WRITE(GTIIR, gt_iir);
1852
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001853 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001854 if (pm_iir)
1855 I915_WRITE(GEN6_PMIIR, pm_iir);
1856
1857 iir = I915_READ(VLV_IIR);
1858 if (iir) {
1859 /* Consume port before clearing IIR or we'll miss events */
1860 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1861 i9xx_hpd_irq_handler(dev);
1862 I915_WRITE(VLV_IIR, iir);
1863 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001864
1865 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1866 goto out;
1867
1868 ret = IRQ_HANDLED;
1869
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001870 if (gt_iir)
1871 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001872 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001873 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001874 /* Call regardless, as some status bits might not be
1875 * signalled in iir */
1876 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001877 }
1878
1879out:
1880 return ret;
1881}
1882
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001883static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1884{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001885 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001886 struct drm_i915_private *dev_priv = dev->dev_private;
1887 u32 master_ctl, iir;
1888 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001889
Imre Deak2dd2a882015-02-24 11:14:30 +02001890 if (!intel_irqs_enabled(dev_priv))
1891 return IRQ_NONE;
1892
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001893 for (;;) {
1894 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1895 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001896
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001897 if (master_ctl == 0 && iir == 0)
1898 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001899
Oscar Mateo27b6c122014-06-16 16:11:00 +01001900 ret = IRQ_HANDLED;
1901
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001902 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001903
Oscar Mateo27b6c122014-06-16 16:11:00 +01001904 /* Find, clear, then process each source of interrupt */
1905
1906 if (iir) {
1907 /* Consume port before clearing IIR or we'll miss events */
1908 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1909 i9xx_hpd_irq_handler(dev);
1910 I915_WRITE(VLV_IIR, iir);
1911 }
1912
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001913 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001914
Oscar Mateo27b6c122014-06-16 16:11:00 +01001915 /* Call regardless, as some status bits might not be
1916 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001917 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001918
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001919 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1920 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001921 }
1922
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001923 return ret;
1924}
1925
Adam Jackson23e81d62012-06-06 15:45:44 -04001926static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001927{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001928 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001929 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001930 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001931 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001932
Dave Airlie13cf5502014-06-18 11:29:35 +10001933 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1934 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1935
1936 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001937
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001938 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1939 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1940 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001941 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001942 port_name(port));
1943 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001944
Daniel Vetterce99c252012-12-01 13:53:47 +01001945 if (pch_iir & SDE_AUX_MASK)
1946 dp_aux_irq_handler(dev);
1947
Jesse Barnes776ad802011-01-04 15:09:39 -08001948 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001949 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001950
1951 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1952 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1953
1954 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1955 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1956
1957 if (pch_iir & SDE_POISON)
1958 DRM_ERROR("PCH poison interrupt\n");
1959
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001960 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001961 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001962 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1963 pipe_name(pipe),
1964 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001965
1966 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1967 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1968
1969 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1970 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1971
Jesse Barnes776ad802011-01-04 15:09:39 -08001972 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001973 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001974
1975 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001976 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001977}
1978
1979static void ivb_err_int_handler(struct drm_device *dev)
1980{
1981 struct drm_i915_private *dev_priv = dev->dev_private;
1982 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001983 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001984
Paulo Zanonide032bf2013-04-12 17:57:58 -03001985 if (err_int & ERR_INT_POISON)
1986 DRM_ERROR("Poison interrupt\n");
1987
Damien Lespiau055e3932014-08-18 13:49:10 +01001988 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001989 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1990 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001991
Daniel Vetter5a69b892013-10-16 22:55:52 +02001992 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1993 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001994 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001995 else
Daniel Vetter277de952013-10-18 16:37:07 +02001996 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001997 }
1998 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001999
Paulo Zanoni86642812013-04-12 17:57:57 -03002000 I915_WRITE(GEN7_ERR_INT, err_int);
2001}
2002
2003static void cpt_serr_int_handler(struct drm_device *dev)
2004{
2005 struct drm_i915_private *dev_priv = dev->dev_private;
2006 u32 serr_int = I915_READ(SERR_INT);
2007
Paulo Zanonide032bf2013-04-12 17:57:58 -03002008 if (serr_int & SERR_INT_POISON)
2009 DRM_ERROR("PCH poison interrupt\n");
2010
Paulo Zanoni86642812013-04-12 17:57:57 -03002011 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002012 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002013
2014 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002015 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002016
2017 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002018 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002019
2020 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002021}
2022
Adam Jackson23e81d62012-06-06 15:45:44 -04002023static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2024{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002025 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002026 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002027 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002028 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002029
Dave Airlie13cf5502014-06-18 11:29:35 +10002030 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2031 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2032
2033 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002034
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002035 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2036 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2037 SDE_AUDIO_POWER_SHIFT_CPT);
2038 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2039 port_name(port));
2040 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002041
2042 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002043 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002044
2045 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002046 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002047
2048 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2049 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2050
2051 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2052 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2053
2054 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002055 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002056 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2057 pipe_name(pipe),
2058 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002059
2060 if (pch_iir & SDE_ERROR_CPT)
2061 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002062}
2063
Paulo Zanonic008bc62013-07-12 16:35:10 -03002064static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2065{
2066 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002067 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002068
2069 if (de_iir & DE_AUX_CHANNEL_A)
2070 dp_aux_irq_handler(dev);
2071
2072 if (de_iir & DE_GSE)
2073 intel_opregion_asle_intr(dev);
2074
Paulo Zanonic008bc62013-07-12 16:35:10 -03002075 if (de_iir & DE_POISON)
2076 DRM_ERROR("Poison interrupt\n");
2077
Damien Lespiau055e3932014-08-18 13:49:10 +01002078 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002079 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2080 intel_pipe_handle_vblank(dev, pipe))
2081 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002082
Daniel Vetter40da17c22013-10-21 18:04:36 +02002083 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002084 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002085
Daniel Vetter40da17c22013-10-21 18:04:36 +02002086 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2087 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002088
Daniel Vetter40da17c22013-10-21 18:04:36 +02002089 /* plane/pipes map 1:1 on ilk+ */
2090 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2091 intel_prepare_page_flip(dev, pipe);
2092 intel_finish_page_flip_plane(dev, pipe);
2093 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002094 }
2095
2096 /* check event from PCH */
2097 if (de_iir & DE_PCH_EVENT) {
2098 u32 pch_iir = I915_READ(SDEIIR);
2099
2100 if (HAS_PCH_CPT(dev))
2101 cpt_irq_handler(dev, pch_iir);
2102 else
2103 ibx_irq_handler(dev, pch_iir);
2104
2105 /* should clear PCH hotplug event before clear CPU irq */
2106 I915_WRITE(SDEIIR, pch_iir);
2107 }
2108
2109 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2110 ironlake_rps_change_irq_handler(dev);
2111}
2112
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002113static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2114{
2115 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002116 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002117
2118 if (de_iir & DE_ERR_INT_IVB)
2119 ivb_err_int_handler(dev);
2120
2121 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2122 dp_aux_irq_handler(dev);
2123
2124 if (de_iir & DE_GSE_IVB)
2125 intel_opregion_asle_intr(dev);
2126
Damien Lespiau055e3932014-08-18 13:49:10 +01002127 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002128 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2129 intel_pipe_handle_vblank(dev, pipe))
2130 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002131
2132 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002133 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2134 intel_prepare_page_flip(dev, pipe);
2135 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002136 }
2137 }
2138
2139 /* check event from PCH */
2140 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2141 u32 pch_iir = I915_READ(SDEIIR);
2142
2143 cpt_irq_handler(dev, pch_iir);
2144
2145 /* clear PCH hotplug event before clear CPU irq */
2146 I915_WRITE(SDEIIR, pch_iir);
2147 }
2148}
2149
Oscar Mateo72c90f62014-06-16 16:10:57 +01002150/*
2151 * To handle irqs with the minimum potential races with fresh interrupts, we:
2152 * 1 - Disable Master Interrupt Control.
2153 * 2 - Find the source(s) of the interrupt.
2154 * 3 - Clear the Interrupt Identity bits (IIR).
2155 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2156 * 5 - Re-enable Master Interrupt Control.
2157 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002158static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002159{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002160 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002161 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002162 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002163 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002164
Imre Deak2dd2a882015-02-24 11:14:30 +02002165 if (!intel_irqs_enabled(dev_priv))
2166 return IRQ_NONE;
2167
Paulo Zanoni86642812013-04-12 17:57:57 -03002168 /* We get interrupts on unclaimed registers, so check for this before we
2169 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002170 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002171
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002172 /* disable master interrupt before clearing iir */
2173 de_ier = I915_READ(DEIER);
2174 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002175 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002176
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002177 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2178 * interrupts will will be stored on its back queue, and then we'll be
2179 * able to process them after we restore SDEIER (as soon as we restore
2180 * it, we'll get an interrupt if SDEIIR still has something to process
2181 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002182 if (!HAS_PCH_NOP(dev)) {
2183 sde_ier = I915_READ(SDEIER);
2184 I915_WRITE(SDEIER, 0);
2185 POSTING_READ(SDEIER);
2186 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002187
Oscar Mateo72c90f62014-06-16 16:10:57 +01002188 /* Find, clear, then process each source of interrupt */
2189
Chris Wilson0e434062012-05-09 21:45:44 +01002190 gt_iir = I915_READ(GTIIR);
2191 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002192 I915_WRITE(GTIIR, gt_iir);
2193 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002194 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002195 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002196 else
2197 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002198 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002199
2200 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002201 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002202 I915_WRITE(DEIIR, de_iir);
2203 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002204 if (INTEL_INFO(dev)->gen >= 7)
2205 ivb_display_irq_handler(dev, de_iir);
2206 else
2207 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002208 }
2209
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002210 if (INTEL_INFO(dev)->gen >= 6) {
2211 u32 pm_iir = I915_READ(GEN6_PMIIR);
2212 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002213 I915_WRITE(GEN6_PMIIR, pm_iir);
2214 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002215 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002216 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002217 }
2218
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002219 I915_WRITE(DEIER, de_ier);
2220 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002221 if (!HAS_PCH_NOP(dev)) {
2222 I915_WRITE(SDEIER, sde_ier);
2223 POSTING_READ(SDEIER);
2224 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002225
2226 return ret;
2227}
2228
Ben Widawskyabd58f02013-11-02 21:07:09 -07002229static irqreturn_t gen8_irq_handler(int irq, void *arg)
2230{
2231 struct drm_device *dev = arg;
2232 struct drm_i915_private *dev_priv = dev->dev_private;
2233 u32 master_ctl;
2234 irqreturn_t ret = IRQ_NONE;
2235 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002236 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002237 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2238
Imre Deak2dd2a882015-02-24 11:14:30 +02002239 if (!intel_irqs_enabled(dev_priv))
2240 return IRQ_NONE;
2241
Jesse Barnes88e04702014-11-13 17:51:48 +00002242 if (IS_GEN9(dev))
2243 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2244 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002245
Ben Widawskyabd58f02013-11-02 21:07:09 -07002246 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2247 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2248 if (!master_ctl)
2249 return IRQ_NONE;
2250
2251 I915_WRITE(GEN8_MASTER_IRQ, 0);
2252 POSTING_READ(GEN8_MASTER_IRQ);
2253
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002254 /* Find, clear, then process each source of interrupt */
2255
Ben Widawskyabd58f02013-11-02 21:07:09 -07002256 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2257
2258 if (master_ctl & GEN8_DE_MISC_IRQ) {
2259 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002260 if (tmp) {
2261 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2262 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002263 if (tmp & GEN8_DE_MISC_GSE)
2264 intel_opregion_asle_intr(dev);
2265 else
2266 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002267 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002268 else
2269 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002270 }
2271
Daniel Vetter6d766f02013-11-07 14:49:55 +01002272 if (master_ctl & GEN8_DE_PORT_IRQ) {
2273 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002274 if (tmp) {
2275 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2276 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002277
2278 if (tmp & aux_mask)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002279 dp_aux_irq_handler(dev);
2280 else
2281 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002282 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002283 else
2284 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002285 }
2286
Damien Lespiau055e3932014-08-18 13:49:10 +01002287 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002288 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002289
Daniel Vetterc42664c2013-11-07 11:05:40 +01002290 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2291 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002292
Daniel Vetterc42664c2013-11-07 11:05:40 +01002293 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002294 if (pipe_iir) {
2295 ret = IRQ_HANDLED;
2296 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002297
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002298 if (pipe_iir & GEN8_PIPE_VBLANK &&
2299 intel_pipe_handle_vblank(dev, pipe))
2300 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002301
Damien Lespiau770de832014-03-20 20:45:01 +00002302 if (IS_GEN9(dev))
2303 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2304 else
2305 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2306
2307 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002308 intel_prepare_page_flip(dev, pipe);
2309 intel_finish_page_flip_plane(dev, pipe);
2310 }
2311
2312 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2313 hsw_pipe_crc_irq_handler(dev, pipe);
2314
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002315 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2316 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2317 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002318
Damien Lespiau770de832014-03-20 20:45:01 +00002319
2320 if (IS_GEN9(dev))
2321 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2322 else
2323 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2324
2325 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002326 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2327 pipe_name(pipe),
2328 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002329 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002330 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2331 }
2332
Daniel Vetter92d03a82013-11-07 11:05:43 +01002333 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2334 /*
2335 * FIXME(BDW): Assume for now that the new interrupt handling
2336 * scheme also closed the SDE interrupt handling race we've seen
2337 * on older pch-split platforms. But this needs testing.
2338 */
2339 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002340 if (pch_iir) {
2341 I915_WRITE(SDEIIR, pch_iir);
2342 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002343 cpt_irq_handler(dev, pch_iir);
2344 } else
2345 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2346
Daniel Vetter92d03a82013-11-07 11:05:43 +01002347 }
2348
Ben Widawskyabd58f02013-11-02 21:07:09 -07002349 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2350 POSTING_READ(GEN8_MASTER_IRQ);
2351
2352 return ret;
2353}
2354
Daniel Vetter17e1df02013-09-08 21:57:13 +02002355static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2356 bool reset_completed)
2357{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002358 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002359 int i;
2360
2361 /*
2362 * Notify all waiters for GPU completion events that reset state has
2363 * been changed, and that they need to restart their wait after
2364 * checking for potential errors (and bail out to drop locks if there is
2365 * a gpu reset pending so that i915_error_work_func can acquire them).
2366 */
2367
2368 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2369 for_each_ring(ring, dev_priv, i)
2370 wake_up_all(&ring->irq_queue);
2371
2372 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2373 wake_up_all(&dev_priv->pending_flip_queue);
2374
2375 /*
2376 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2377 * reset state is cleared.
2378 */
2379 if (reset_completed)
2380 wake_up_all(&dev_priv->gpu_error.reset_queue);
2381}
2382
Jesse Barnes8a905232009-07-11 16:48:03 -04002383/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002384 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002385 *
2386 * Fire an error uevent so userspace can see that a hang or error
2387 * was detected.
2388 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002389static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002390{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002391 struct drm_i915_private *dev_priv = to_i915(dev);
2392 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002393 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2394 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2395 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002396 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002397
Dave Airlie5bdebb12013-10-11 14:07:25 +10002398 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002399
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002400 /*
2401 * Note that there's only one work item which does gpu resets, so we
2402 * need not worry about concurrent gpu resets potentially incrementing
2403 * error->reset_counter twice. We only need to take care of another
2404 * racing irq/hangcheck declaring the gpu dead for a second time. A
2405 * quick check for that is good enough: schedule_work ensures the
2406 * correct ordering between hang detection and this work item, and since
2407 * the reset in-progress bit is only ever set by code outside of this
2408 * work we don't need to worry about any other races.
2409 */
2410 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002411 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002412 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002413 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002414
Daniel Vetter17e1df02013-09-08 21:57:13 +02002415 /*
Imre Deakf454c692014-04-23 01:09:04 +03002416 * In most cases it's guaranteed that we get here with an RPM
2417 * reference held, for example because there is a pending GPU
2418 * request that won't finish until the reset is done. This
2419 * isn't the case at least when we get here by doing a
2420 * simulated reset via debugs, so get an RPM reference.
2421 */
2422 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002423
2424 intel_prepare_reset(dev);
2425
Imre Deakf454c692014-04-23 01:09:04 +03002426 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002427 * All state reset _must_ be completed before we update the
2428 * reset counter, for otherwise waiters might miss the reset
2429 * pending state and not properly drop locks, resulting in
2430 * deadlocks with the reset work.
2431 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002432 ret = i915_reset(dev);
2433
Ville Syrjälä75147472014-11-24 18:28:11 +02002434 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002435
Imre Deakf454c692014-04-23 01:09:04 +03002436 intel_runtime_pm_put(dev_priv);
2437
Daniel Vetterf69061b2012-12-06 09:01:42 +01002438 if (ret == 0) {
2439 /*
2440 * After all the gem state is reset, increment the reset
2441 * counter and wake up everyone waiting for the reset to
2442 * complete.
2443 *
2444 * Since unlock operations are a one-sided barrier only,
2445 * we need to insert a barrier here to order any seqno
2446 * updates before
2447 * the counter increment.
2448 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002449 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002450 atomic_inc(&dev_priv->gpu_error.reset_counter);
2451
Dave Airlie5bdebb12013-10-11 14:07:25 +10002452 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002453 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002454 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002455 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002456 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002457
Daniel Vetter17e1df02013-09-08 21:57:13 +02002458 /*
2459 * Note: The wake_up also serves as a memory barrier so that
2460 * waiters see the update value of the reset counter atomic_t.
2461 */
2462 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002463 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002464}
2465
Chris Wilson35aed2e2010-05-27 13:18:12 +01002466static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002467{
2468 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002469 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002470 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002471 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002472
Chris Wilson35aed2e2010-05-27 13:18:12 +01002473 if (!eir)
2474 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002475
Joe Perchesa70491c2012-03-18 13:00:11 -07002476 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002477
Ben Widawskybd9854f2012-08-23 15:18:09 -07002478 i915_get_extra_instdone(dev, instdone);
2479
Jesse Barnes8a905232009-07-11 16:48:03 -04002480 if (IS_G4X(dev)) {
2481 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2482 u32 ipeir = I915_READ(IPEIR_I965);
2483
Joe Perchesa70491c2012-03-18 13:00:11 -07002484 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2485 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002486 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2487 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002488 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002489 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002490 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002491 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002492 }
2493 if (eir & GM45_ERROR_PAGE_TABLE) {
2494 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002495 pr_err("page table error\n");
2496 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002497 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002498 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002499 }
2500 }
2501
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002502 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002503 if (eir & I915_ERROR_PAGE_TABLE) {
2504 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002505 pr_err("page table error\n");
2506 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002507 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002508 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002509 }
2510 }
2511
2512 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002513 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002514 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002515 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002516 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002517 /* pipestat has already been acked */
2518 }
2519 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002520 pr_err("instruction error\n");
2521 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002522 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2523 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002524 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002525 u32 ipeir = I915_READ(IPEIR);
2526
Joe Perchesa70491c2012-03-18 13:00:11 -07002527 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2528 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002529 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002530 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002531 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002532 } else {
2533 u32 ipeir = I915_READ(IPEIR_I965);
2534
Joe Perchesa70491c2012-03-18 13:00:11 -07002535 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2536 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002537 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002538 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002539 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002540 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002541 }
2542 }
2543
2544 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002545 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002546 eir = I915_READ(EIR);
2547 if (eir) {
2548 /*
2549 * some errors might have become stuck,
2550 * mask them.
2551 */
2552 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2553 I915_WRITE(EMR, I915_READ(EMR) | eir);
2554 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2555 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002556}
2557
2558/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002559 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002560 * @dev: drm device
2561 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002562 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002563 * dump it to the syslog. Also call i915_capture_error_state() to make
2564 * sure we get a record and make it available in debugfs. Fire a uevent
2565 * so userspace knows something bad happened (should trigger collection
2566 * of a ring dump etc.).
2567 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002568void i915_handle_error(struct drm_device *dev, bool wedged,
2569 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002570{
2571 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002572 va_list args;
2573 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002574
Mika Kuoppala58174462014-02-25 17:11:26 +02002575 va_start(args, fmt);
2576 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2577 va_end(args);
2578
2579 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002580 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002581
Ben Gamariba1234d2009-09-14 17:48:47 -04002582 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002583 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2584 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002585
Ben Gamari11ed50e2009-09-14 17:48:45 -04002586 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002587 * Wakeup waiting processes so that the reset function
2588 * i915_reset_and_wakeup doesn't deadlock trying to grab
2589 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002590 * processes will see a reset in progress and back off,
2591 * releasing their locks and then wait for the reset completion.
2592 * We must do this for _all_ gpu waiters that might hold locks
2593 * that the reset work needs to acquire.
2594 *
2595 * Note: The wake_up serves as the required memory barrier to
2596 * ensure that the waiters see the updated value of the reset
2597 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002598 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002599 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002600 }
2601
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002602 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002603}
2604
Keith Packard42f52ef2008-10-18 19:39:29 -07002605/* Called from drm generic code, passed 'crtc' which
2606 * we use as a pipe index
2607 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002608static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002609{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002610 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002611 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002612
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002613 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002614 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002615 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002616 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002617 else
Keith Packard7c463582008-11-04 02:03:27 -08002618 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002619 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002620 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002621
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002622 return 0;
2623}
2624
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002625static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002626{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002627 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002628 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002629 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002630 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002631
Jesse Barnesf796cf82011-04-07 13:58:17 -07002632 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002633 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002634 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2635
2636 return 0;
2637}
2638
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002639static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2640{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002641 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002642 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002643
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002644 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002645 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002646 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002647 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2648
2649 return 0;
2650}
2651
Ben Widawskyabd58f02013-11-02 21:07:09 -07002652static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2653{
2654 struct drm_i915_private *dev_priv = dev->dev_private;
2655 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002656
Ben Widawskyabd58f02013-11-02 21:07:09 -07002657 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002658 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2659 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2660 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002661 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2662 return 0;
2663}
2664
Keith Packard42f52ef2008-10-18 19:39:29 -07002665/* Called from drm generic code, passed 'crtc' which
2666 * we use as a pipe index
2667 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002668static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002669{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002670 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002671 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002672
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002673 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002674 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002675 PIPE_VBLANK_INTERRUPT_STATUS |
2676 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002677 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2678}
2679
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002680static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002681{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002682 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002683 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002684 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002685 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002686
2687 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002688 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002689 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2690}
2691
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002692static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2693{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002694 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002695 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002696
2697 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002698 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002699 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002700 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2701}
2702
Ben Widawskyabd58f02013-11-02 21:07:09 -07002703static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2704{
2705 struct drm_i915_private *dev_priv = dev->dev_private;
2706 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002707
Ben Widawskyabd58f02013-11-02 21:07:09 -07002708 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002709 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2710 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2711 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002712 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2713}
2714
John Harrison44cdd6d2014-11-24 18:49:40 +00002715static struct drm_i915_gem_request *
2716ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002717{
Chris Wilson893eead2010-10-27 14:44:35 +01002718 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002719 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002720}
2721
Chris Wilson9107e9d2013-06-10 11:20:20 +01002722static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002723ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002724{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002725 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002726 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002727}
2728
Daniel Vettera028c4b2014-03-15 00:08:56 +01002729static bool
2730ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2731{
2732 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002733 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002734 } else {
2735 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2736 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2737 MI_SEMAPHORE_REGISTER);
2738 }
2739}
2740
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002741static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002742semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002743{
2744 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002745 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002746 int i;
2747
2748 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002749 for_each_ring(signaller, dev_priv, i) {
2750 if (ring == signaller)
2751 continue;
2752
2753 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2754 return signaller;
2755 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002756 } else {
2757 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2758
2759 for_each_ring(signaller, dev_priv, i) {
2760 if(ring == signaller)
2761 continue;
2762
Ben Widawskyebc348b2014-04-29 14:52:28 -07002763 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002764 return signaller;
2765 }
2766 }
2767
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002768 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2769 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002770
2771 return NULL;
2772}
2773
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002774static struct intel_engine_cs *
2775semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002776{
2777 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002778 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002779 u64 offset = 0;
2780 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002781
2782 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002783 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002784 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002785
Daniel Vetter88fe4292014-03-15 00:08:55 +01002786 /*
2787 * HEAD is likely pointing to the dword after the actual command,
2788 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002789 * or 4 dwords depending on the semaphore wait command size.
2790 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002791 * point at at batch, and semaphores are always emitted into the
2792 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002793 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002794 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002795 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002796
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002797 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002798 /*
2799 * Be paranoid and presume the hw has gone off into the wild -
2800 * our ring is smaller than what the hardware (and hence
2801 * HEAD_ADDR) allows. Also handles wrap-around.
2802 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002803 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002804
2805 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002806 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002807 if (cmd == ipehr)
2808 break;
2809
Daniel Vetter88fe4292014-03-15 00:08:55 +01002810 head -= 4;
2811 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002812
Daniel Vetter88fe4292014-03-15 00:08:55 +01002813 if (!i)
2814 return NULL;
2815
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002816 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002817 if (INTEL_INFO(ring->dev)->gen >= 8) {
2818 offset = ioread32(ring->buffer->virtual_start + head + 12);
2819 offset <<= 32;
2820 offset = ioread32(ring->buffer->virtual_start + head + 8);
2821 }
2822 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002823}
2824
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002825static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002826{
2827 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002828 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002829 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002830
Chris Wilson4be17382014-06-06 10:22:29 +01002831 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002832
2833 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002834 if (signaller == NULL)
2835 return -1;
2836
2837 /* Prevent pathological recursion due to driver bugs */
2838 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002839 return -1;
2840
Chris Wilson4be17382014-06-06 10:22:29 +01002841 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2842 return 1;
2843
Chris Wilsona0d036b2014-07-19 12:40:42 +01002844 /* cursory check for an unkickable deadlock */
2845 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2846 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002847 return -1;
2848
2849 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002850}
2851
2852static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2853{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002854 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002855 int i;
2856
2857 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002858 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002859}
2860
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002861static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002862ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002863{
2864 struct drm_device *dev = ring->dev;
2865 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002866 u32 tmp;
2867
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002868 if (acthd != ring->hangcheck.acthd) {
2869 if (acthd > ring->hangcheck.max_acthd) {
2870 ring->hangcheck.max_acthd = acthd;
2871 return HANGCHECK_ACTIVE;
2872 }
2873
2874 return HANGCHECK_ACTIVE_LOOP;
2875 }
Chris Wilson6274f212013-06-10 11:20:21 +01002876
Chris Wilson9107e9d2013-06-10 11:20:20 +01002877 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002878 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002879
2880 /* Is the chip hanging on a WAIT_FOR_EVENT?
2881 * If so we can simply poke the RB_WAIT bit
2882 * and break the hang. This should work on
2883 * all but the second generation chipsets.
2884 */
2885 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002886 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002887 i915_handle_error(dev, false,
2888 "Kicking stuck wait on %s",
2889 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002890 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002891 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002892 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002893
Chris Wilson6274f212013-06-10 11:20:21 +01002894 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2895 switch (semaphore_passed(ring)) {
2896 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002897 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002898 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002899 i915_handle_error(dev, false,
2900 "Kicking stuck semaphore on %s",
2901 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002902 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002903 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002904 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002905 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002906 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002907 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002908
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002909 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002910}
2911
Chris Wilson737b1502015-01-26 18:03:03 +02002912/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002913 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002914 * batchbuffers in a long time. We keep track per ring seqno progress and
2915 * if there are no progress, hangcheck score for that ring is increased.
2916 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2917 * we kick the ring. If we see no progress on three subsequent calls
2918 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002919 */
Chris Wilson737b1502015-01-26 18:03:03 +02002920static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002921{
Chris Wilson737b1502015-01-26 18:03:03 +02002922 struct drm_i915_private *dev_priv =
2923 container_of(work, typeof(*dev_priv),
2924 gpu_error.hangcheck_work.work);
2925 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002926 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002927 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002928 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002929 bool stuck[I915_NUM_RINGS] = { 0 };
2930#define BUSY 1
2931#define KICK 5
2932#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002933
Jani Nikulad330a952014-01-21 11:24:25 +02002934 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002935 return;
2936
Chris Wilsonb4519512012-05-11 14:29:30 +01002937 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002938 u64 acthd;
2939 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002940 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002941
Chris Wilson6274f212013-06-10 11:20:21 +01002942 semaphore_clear_deadlocks(dev_priv);
2943
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002944 seqno = ring->get_seqno(ring, false);
2945 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002946
Chris Wilson9107e9d2013-06-10 11:20:20 +01002947 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00002948 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002949 ring->hangcheck.action = HANGCHECK_IDLE;
2950
Chris Wilson9107e9d2013-06-10 11:20:20 +01002951 if (waitqueue_active(&ring->irq_queue)) {
2952 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002953 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002954 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2955 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2956 ring->name);
2957 else
2958 DRM_INFO("Fake missed irq on %s\n",
2959 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002960 wake_up_all(&ring->irq_queue);
2961 }
2962 /* Safeguard against driver failure */
2963 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002964 } else
2965 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002966 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002967 /* We always increment the hangcheck score
2968 * if the ring is busy and still processing
2969 * the same request, so that no single request
2970 * can run indefinitely (such as a chain of
2971 * batches). The only time we do not increment
2972 * the hangcheck score on this ring, if this
2973 * ring is in a legitimate wait for another
2974 * ring. In that case the waiting ring is a
2975 * victim and we want to be sure we catch the
2976 * right culprit. Then every time we do kick
2977 * the ring, add a small increment to the
2978 * score so that we can catch a batch that is
2979 * being repeatedly kicked and so responsible
2980 * for stalling the machine.
2981 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002982 ring->hangcheck.action = ring_stuck(ring,
2983 acthd);
2984
2985 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002986 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002987 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002988 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002989 break;
2990 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002991 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002992 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002993 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002994 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002995 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002996 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002997 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002998 stuck[i] = true;
2999 break;
3000 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003001 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003002 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003003 ring->hangcheck.action = HANGCHECK_ACTIVE;
3004
Chris Wilson9107e9d2013-06-10 11:20:20 +01003005 /* Gradually reduce the count so that we catch DoS
3006 * attempts across multiple batches.
3007 */
3008 if (ring->hangcheck.score > 0)
3009 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003010
3011 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003012 }
3013
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003014 ring->hangcheck.seqno = seqno;
3015 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003016 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003017 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003018
Mika Kuoppala92cab732013-05-24 17:16:07 +03003019 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003020 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003021 DRM_INFO("%s on %s\n",
3022 stuck[i] ? "stuck" : "no progress",
3023 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003024 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003025 }
3026 }
3027
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003028 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003029 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003030
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003031 if (busy_count)
3032 /* Reset timer case chip hangs without another request
3033 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003034 i915_queue_hangcheck(dev);
3035}
3036
3037void i915_queue_hangcheck(struct drm_device *dev)
3038{
Chris Wilson737b1502015-01-26 18:03:03 +02003039 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003040
Jani Nikulad330a952014-01-21 11:24:25 +02003041 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003042 return;
3043
Chris Wilson737b1502015-01-26 18:03:03 +02003044 /* Don't continually defer the hangcheck so that it is always run at
3045 * least once after work has been scheduled on any ring. Otherwise,
3046 * we will ignore a hung ring if a second ring is kept busy.
3047 */
3048
3049 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3050 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003051}
3052
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003053static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003054{
3055 struct drm_i915_private *dev_priv = dev->dev_private;
3056
3057 if (HAS_PCH_NOP(dev))
3058 return;
3059
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003060 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003061
3062 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3063 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003064}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003065
Paulo Zanoni622364b2014-04-01 15:37:22 -03003066/*
3067 * SDEIER is also touched by the interrupt handler to work around missed PCH
3068 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3069 * instead we unconditionally enable all PCH interrupt sources here, but then
3070 * only unmask them as needed with SDEIMR.
3071 *
3072 * This function needs to be called before interrupts are enabled.
3073 */
3074static void ibx_irq_pre_postinstall(struct drm_device *dev)
3075{
3076 struct drm_i915_private *dev_priv = dev->dev_private;
3077
3078 if (HAS_PCH_NOP(dev))
3079 return;
3080
3081 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003082 I915_WRITE(SDEIER, 0xffffffff);
3083 POSTING_READ(SDEIER);
3084}
3085
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003086static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003087{
3088 struct drm_i915_private *dev_priv = dev->dev_private;
3089
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003090 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003091 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003092 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003093}
3094
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095/* drm_dma.h hooks
3096*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003097static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003098{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003099 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003100
Paulo Zanoni0c841212014-04-01 15:37:27 -03003101 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003102
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003103 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003104 if (IS_GEN7(dev))
3105 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003106
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003107 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003108
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003109 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003110}
3111
Ville Syrjälä70591a42014-10-30 19:42:58 +02003112static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3113{
3114 enum pipe pipe;
3115
3116 I915_WRITE(PORT_HOTPLUG_EN, 0);
3117 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3118
3119 for_each_pipe(dev_priv, pipe)
3120 I915_WRITE(PIPESTAT(pipe), 0xffff);
3121
3122 GEN5_IRQ_RESET(VLV_);
3123}
3124
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003125static void valleyview_irq_preinstall(struct drm_device *dev)
3126{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003127 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003128
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003129 /* VLV magic */
3130 I915_WRITE(VLV_IMR, 0);
3131 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3132 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3133 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3134
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003135 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003136
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003137 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003138
Ville Syrjälä70591a42014-10-30 19:42:58 +02003139 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003140}
3141
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003142static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3143{
3144 GEN8_IRQ_RESET_NDX(GT, 0);
3145 GEN8_IRQ_RESET_NDX(GT, 1);
3146 GEN8_IRQ_RESET_NDX(GT, 2);
3147 GEN8_IRQ_RESET_NDX(GT, 3);
3148}
3149
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003150static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003151{
3152 struct drm_i915_private *dev_priv = dev->dev_private;
3153 int pipe;
3154
Ben Widawskyabd58f02013-11-02 21:07:09 -07003155 I915_WRITE(GEN8_MASTER_IRQ, 0);
3156 POSTING_READ(GEN8_MASTER_IRQ);
3157
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003158 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003159
Damien Lespiau055e3932014-08-18 13:49:10 +01003160 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003161 if (intel_display_power_is_enabled(dev_priv,
3162 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003163 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003164
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003165 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3166 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3167 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003168
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003169 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003170}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003171
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003172void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3173 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003174{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003175 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003176
Daniel Vetter13321782014-09-15 14:55:29 +02003177 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003178 if (pipe_mask & 1 << PIPE_B)
3179 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3180 dev_priv->de_irq_mask[PIPE_B],
3181 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3182 if (pipe_mask & 1 << PIPE_C)
3183 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3184 dev_priv->de_irq_mask[PIPE_C],
3185 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003186 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003187}
3188
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003189static void cherryview_irq_preinstall(struct drm_device *dev)
3190{
3191 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003192
3193 I915_WRITE(GEN8_MASTER_IRQ, 0);
3194 POSTING_READ(GEN8_MASTER_IRQ);
3195
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003196 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003197
3198 GEN5_IRQ_RESET(GEN8_PCU_);
3199
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003200 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3201
Ville Syrjälä70591a42014-10-30 19:42:58 +02003202 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003203}
3204
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003205static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003206{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003207 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003208 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003209 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003210
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003211 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003212 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003213 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003214 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003215 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003216 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003217 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003218 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003219 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003220 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003221 }
3222
Daniel Vetterfee884e2013-07-04 23:35:21 +02003223 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003224
3225 /*
3226 * Enable digital hotplug on the PCH, and configure the DP short pulse
3227 * duration to 2ms (which is the minimum in the Display Port spec)
3228 *
3229 * This register is the same on all known PCH chips.
3230 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003231 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3232 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3233 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3234 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3235 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3236 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3237}
3238
Paulo Zanonid46da432013-02-08 17:35:15 -02003239static void ibx_irq_postinstall(struct drm_device *dev)
3240{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003241 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003242 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003243
Daniel Vetter692a04c2013-05-29 21:43:05 +02003244 if (HAS_PCH_NOP(dev))
3245 return;
3246
Paulo Zanoni105b1222014-04-01 15:37:17 -03003247 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003248 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003249 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003250 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003251
Paulo Zanoni337ba012014-04-01 15:37:16 -03003252 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003253 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003254}
3255
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003256static void gen5_gt_irq_postinstall(struct drm_device *dev)
3257{
3258 struct drm_i915_private *dev_priv = dev->dev_private;
3259 u32 pm_irqs, gt_irqs;
3260
3261 pm_irqs = gt_irqs = 0;
3262
3263 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003264 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003265 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003266 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3267 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003268 }
3269
3270 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3271 if (IS_GEN5(dev)) {
3272 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3273 ILK_BSD_USER_INTERRUPT;
3274 } else {
3275 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3276 }
3277
Paulo Zanoni35079892014-04-01 15:37:15 -03003278 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003279
3280 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003281 /*
3282 * RPS interrupts will get enabled/disabled on demand when RPS
3283 * itself is enabled/disabled.
3284 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003285 if (HAS_VEBOX(dev))
3286 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3287
Paulo Zanoni605cd252013-08-06 18:57:15 -03003288 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003289 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003290 }
3291}
3292
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003293static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003294{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003295 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003296 u32 display_mask, extra_mask;
3297
3298 if (INTEL_INFO(dev)->gen >= 7) {
3299 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3300 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3301 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003302 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003303 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003304 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003305 } else {
3306 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3307 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003308 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003309 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3310 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003311 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3312 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003313 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003314
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003315 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003316
Paulo Zanoni0c841212014-04-01 15:37:27 -03003317 I915_WRITE(HWSTAM, 0xeffe);
3318
Paulo Zanoni622364b2014-04-01 15:37:22 -03003319 ibx_irq_pre_postinstall(dev);
3320
Paulo Zanoni35079892014-04-01 15:37:15 -03003321 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003322
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003323 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003324
Paulo Zanonid46da432013-02-08 17:35:15 -02003325 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003326
Jesse Barnesf97108d2010-01-29 11:27:07 -08003327 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003328 /* Enable PCU event interrupts
3329 *
3330 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003331 * setup is guaranteed to run in single-threaded context. But we
3332 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003333 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003334 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003335 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003336 }
3337
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003338 return 0;
3339}
3340
Imre Deakf8b79e52014-03-04 19:23:07 +02003341static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3342{
3343 u32 pipestat_mask;
3344 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003345 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003346
3347 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3348 PIPE_FIFO_UNDERRUN_STATUS;
3349
Ville Syrjälä120dda42014-10-30 19:42:57 +02003350 for_each_pipe(dev_priv, pipe)
3351 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003352 POSTING_READ(PIPESTAT(PIPE_A));
3353
3354 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3355 PIPE_CRC_DONE_INTERRUPT_STATUS;
3356
Ville Syrjälä120dda42014-10-30 19:42:57 +02003357 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3358 for_each_pipe(dev_priv, pipe)
3359 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003360
3361 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3362 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3363 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003364 if (IS_CHERRYVIEW(dev_priv))
3365 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003366 dev_priv->irq_mask &= ~iir_mask;
3367
3368 I915_WRITE(VLV_IIR, iir_mask);
3369 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003370 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003371 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3372 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003373}
3374
3375static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3376{
3377 u32 pipestat_mask;
3378 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003379 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003380
3381 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3382 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003383 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003384 if (IS_CHERRYVIEW(dev_priv))
3385 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003386
3387 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003388 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003389 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003390 I915_WRITE(VLV_IIR, iir_mask);
3391 I915_WRITE(VLV_IIR, iir_mask);
3392 POSTING_READ(VLV_IIR);
3393
3394 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3395 PIPE_CRC_DONE_INTERRUPT_STATUS;
3396
Ville Syrjälä120dda42014-10-30 19:42:57 +02003397 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3398 for_each_pipe(dev_priv, pipe)
3399 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003400
3401 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3402 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003403
3404 for_each_pipe(dev_priv, pipe)
3405 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003406 POSTING_READ(PIPESTAT(PIPE_A));
3407}
3408
3409void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3410{
3411 assert_spin_locked(&dev_priv->irq_lock);
3412
3413 if (dev_priv->display_irqs_enabled)
3414 return;
3415
3416 dev_priv->display_irqs_enabled = true;
3417
Imre Deak950eaba2014-09-08 15:21:09 +03003418 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003419 valleyview_display_irqs_install(dev_priv);
3420}
3421
3422void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3423{
3424 assert_spin_locked(&dev_priv->irq_lock);
3425
3426 if (!dev_priv->display_irqs_enabled)
3427 return;
3428
3429 dev_priv->display_irqs_enabled = false;
3430
Imre Deak950eaba2014-09-08 15:21:09 +03003431 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003432 valleyview_display_irqs_uninstall(dev_priv);
3433}
3434
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003435static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003436{
Imre Deakf8b79e52014-03-04 19:23:07 +02003437 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003438
Daniel Vetter20afbda2012-12-11 14:05:07 +01003439 I915_WRITE(PORT_HOTPLUG_EN, 0);
3440 POSTING_READ(PORT_HOTPLUG_EN);
3441
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003442 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003443 I915_WRITE(VLV_IIR, 0xffffffff);
3444 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3445 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3446 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003447
Daniel Vetterb79480b2013-06-27 17:52:10 +02003448 /* Interrupt setup is already guaranteed to be single-threaded, this is
3449 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003450 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003451 if (dev_priv->display_irqs_enabled)
3452 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003453 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003454}
3455
3456static int valleyview_irq_postinstall(struct drm_device *dev)
3457{
3458 struct drm_i915_private *dev_priv = dev->dev_private;
3459
3460 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003461
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003462 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003463
3464 /* ack & enable invalid PTE error interrupts */
3465#if 0 /* FIXME: add support to irq handler for checking these bits */
3466 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3467 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3468#endif
3469
3470 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003471
3472 return 0;
3473}
3474
Ben Widawskyabd58f02013-11-02 21:07:09 -07003475static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3476{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003477 /* These are interrupts we'll toggle with the ring mask register */
3478 uint32_t gt_interrupts[] = {
3479 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003480 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003481 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003482 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3483 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003484 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003485 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3486 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3487 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003488 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003489 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3490 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003491 };
3492
Ben Widawsky09610212014-05-15 20:58:08 +03003493 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303494 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3495 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003496 /*
3497 * RPS interrupts will get enabled/disabled on demand when RPS itself
3498 * is enabled/disabled.
3499 */
3500 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303501 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003502}
3503
3504static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3505{
Damien Lespiau770de832014-03-20 20:45:01 +00003506 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3507 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003508 int pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00003509 u32 aux_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003510
Jesse Barnes88e04702014-11-13 17:51:48 +00003511 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003512 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3513 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003514 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3515 GEN9_AUX_CHANNEL_D;
3516 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003517 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3518 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3519
3520 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3521 GEN8_PIPE_FIFO_UNDERRUN;
3522
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003523 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3524 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3525 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003526
Damien Lespiau055e3932014-08-18 13:49:10 +01003527 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003528 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003529 POWER_DOMAIN_PIPE(pipe)))
3530 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3531 dev_priv->de_irq_mask[pipe],
3532 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003533
Jesse Barnes88e04702014-11-13 17:51:48 +00003534 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003535}
3536
3537static int gen8_irq_postinstall(struct drm_device *dev)
3538{
3539 struct drm_i915_private *dev_priv = dev->dev_private;
3540
Paulo Zanoni622364b2014-04-01 15:37:22 -03003541 ibx_irq_pre_postinstall(dev);
3542
Ben Widawskyabd58f02013-11-02 21:07:09 -07003543 gen8_gt_irq_postinstall(dev_priv);
3544 gen8_de_irq_postinstall(dev_priv);
3545
3546 ibx_irq_postinstall(dev);
3547
3548 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3549 POSTING_READ(GEN8_MASTER_IRQ);
3550
3551 return 0;
3552}
3553
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003554static int cherryview_irq_postinstall(struct drm_device *dev)
3555{
3556 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003557
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003558 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003559
3560 gen8_gt_irq_postinstall(dev_priv);
3561
3562 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3563 POSTING_READ(GEN8_MASTER_IRQ);
3564
3565 return 0;
3566}
3567
Ben Widawskyabd58f02013-11-02 21:07:09 -07003568static void gen8_irq_uninstall(struct drm_device *dev)
3569{
3570 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003571
3572 if (!dev_priv)
3573 return;
3574
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003575 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003576}
3577
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003578static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3579{
3580 /* Interrupt setup is already guaranteed to be single-threaded, this is
3581 * just to make the assert_spin_locked check happy. */
3582 spin_lock_irq(&dev_priv->irq_lock);
3583 if (dev_priv->display_irqs_enabled)
3584 valleyview_display_irqs_uninstall(dev_priv);
3585 spin_unlock_irq(&dev_priv->irq_lock);
3586
3587 vlv_display_irq_reset(dev_priv);
3588
Imre Deakc352d1b2014-11-20 16:05:55 +02003589 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003590}
3591
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003592static void valleyview_irq_uninstall(struct drm_device *dev)
3593{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003595
3596 if (!dev_priv)
3597 return;
3598
Imre Deak843d0e72014-04-14 20:24:23 +03003599 I915_WRITE(VLV_MASTER_IER, 0);
3600
Ville Syrjälä893fce82014-10-30 19:42:56 +02003601 gen5_gt_irq_reset(dev);
3602
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003603 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003604
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003605 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003606}
3607
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003608static void cherryview_irq_uninstall(struct drm_device *dev)
3609{
3610 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003611
3612 if (!dev_priv)
3613 return;
3614
3615 I915_WRITE(GEN8_MASTER_IRQ, 0);
3616 POSTING_READ(GEN8_MASTER_IRQ);
3617
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003618 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003619
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003620 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003621
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003622 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003623}
3624
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003625static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003626{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003627 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003628
3629 if (!dev_priv)
3630 return;
3631
Paulo Zanonibe30b292014-04-01 15:37:25 -03003632 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003633}
3634
Chris Wilsonc2798b12012-04-22 21:13:57 +01003635static void i8xx_irq_preinstall(struct drm_device * dev)
3636{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003637 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003638 int pipe;
3639
Damien Lespiau055e3932014-08-18 13:49:10 +01003640 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003641 I915_WRITE(PIPESTAT(pipe), 0);
3642 I915_WRITE16(IMR, 0xffff);
3643 I915_WRITE16(IER, 0x0);
3644 POSTING_READ16(IER);
3645}
3646
3647static int i8xx_irq_postinstall(struct drm_device *dev)
3648{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003649 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003650
Chris Wilsonc2798b12012-04-22 21:13:57 +01003651 I915_WRITE16(EMR,
3652 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3653
3654 /* Unmask the interrupts that we always want on. */
3655 dev_priv->irq_mask =
3656 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3657 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3658 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3659 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3660 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3661 I915_WRITE16(IMR, dev_priv->irq_mask);
3662
3663 I915_WRITE16(IER,
3664 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3665 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3666 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3667 I915_USER_INTERRUPT);
3668 POSTING_READ16(IER);
3669
Daniel Vetter379ef822013-10-16 22:55:56 +02003670 /* Interrupt setup is already guaranteed to be single-threaded, this is
3671 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003672 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003673 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3674 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003675 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003676
Chris Wilsonc2798b12012-04-22 21:13:57 +01003677 return 0;
3678}
3679
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003680/*
3681 * Returns true when a page flip has completed.
3682 */
3683static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003684 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003685{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003686 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003687 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003688
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003689 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003690 return false;
3691
3692 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003693 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003694
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003695 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3696 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3697 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3698 * the flip is completed (no longer pending). Since this doesn't raise
3699 * an interrupt per se, we watch for the change at vblank.
3700 */
3701 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003702 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003703
Ville Syrjälä7d475592014-12-17 23:08:03 +02003704 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003705 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003706 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003707
3708check_page_flip:
3709 intel_check_page_flip(dev, pipe);
3710 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003711}
3712
Daniel Vetterff1f5252012-10-02 15:10:55 +02003713static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003714{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003715 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003716 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003717 u16 iir, new_iir;
3718 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003719 int pipe;
3720 u16 flip_mask =
3721 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3722 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3723
Imre Deak2dd2a882015-02-24 11:14:30 +02003724 if (!intel_irqs_enabled(dev_priv))
3725 return IRQ_NONE;
3726
Chris Wilsonc2798b12012-04-22 21:13:57 +01003727 iir = I915_READ16(IIR);
3728 if (iir == 0)
3729 return IRQ_NONE;
3730
3731 while (iir & ~flip_mask) {
3732 /* Can't rely on pipestat interrupt bit in iir as it might
3733 * have been cleared after the pipestat interrupt was received.
3734 * It doesn't set the bit in iir again, but it still produces
3735 * interrupts (for non-MSI).
3736 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003737 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003738 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003739 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003740
Damien Lespiau055e3932014-08-18 13:49:10 +01003741 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003742 int reg = PIPESTAT(pipe);
3743 pipe_stats[pipe] = I915_READ(reg);
3744
3745 /*
3746 * Clear the PIPE*STAT regs before the IIR
3747 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003748 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003749 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003750 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003751 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003752
3753 I915_WRITE16(IIR, iir & ~flip_mask);
3754 new_iir = I915_READ16(IIR); /* Flush posted writes */
3755
Chris Wilsonc2798b12012-04-22 21:13:57 +01003756 if (iir & I915_USER_INTERRUPT)
3757 notify_ring(dev, &dev_priv->ring[RCS]);
3758
Damien Lespiau055e3932014-08-18 13:49:10 +01003759 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003760 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003761 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003762 plane = !plane;
3763
Daniel Vetter4356d582013-10-16 22:55:55 +02003764 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003765 i8xx_handle_vblank(dev, plane, pipe, iir))
3766 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003767
Daniel Vetter4356d582013-10-16 22:55:55 +02003768 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003769 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003770
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003771 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3772 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3773 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003774 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003775
3776 iir = new_iir;
3777 }
3778
3779 return IRQ_HANDLED;
3780}
3781
3782static void i8xx_irq_uninstall(struct drm_device * dev)
3783{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003784 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003785 int pipe;
3786
Damien Lespiau055e3932014-08-18 13:49:10 +01003787 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003788 /* Clear enable bits; then clear status bits */
3789 I915_WRITE(PIPESTAT(pipe), 0);
3790 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3791 }
3792 I915_WRITE16(IMR, 0xffff);
3793 I915_WRITE16(IER, 0x0);
3794 I915_WRITE16(IIR, I915_READ16(IIR));
3795}
3796
Chris Wilsona266c7d2012-04-24 22:59:44 +01003797static void i915_irq_preinstall(struct drm_device * dev)
3798{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003799 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003800 int pipe;
3801
Chris Wilsona266c7d2012-04-24 22:59:44 +01003802 if (I915_HAS_HOTPLUG(dev)) {
3803 I915_WRITE(PORT_HOTPLUG_EN, 0);
3804 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3805 }
3806
Chris Wilson00d98eb2012-04-24 22:59:48 +01003807 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003808 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003809 I915_WRITE(PIPESTAT(pipe), 0);
3810 I915_WRITE(IMR, 0xffffffff);
3811 I915_WRITE(IER, 0x0);
3812 POSTING_READ(IER);
3813}
3814
3815static int i915_irq_postinstall(struct drm_device *dev)
3816{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003817 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003818 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003819
Chris Wilson38bde182012-04-24 22:59:50 +01003820 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3821
3822 /* Unmask the interrupts that we always want on. */
3823 dev_priv->irq_mask =
3824 ~(I915_ASLE_INTERRUPT |
3825 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3826 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3827 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3828 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3829 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3830
3831 enable_mask =
3832 I915_ASLE_INTERRUPT |
3833 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3834 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3835 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3836 I915_USER_INTERRUPT;
3837
Chris Wilsona266c7d2012-04-24 22:59:44 +01003838 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003839 I915_WRITE(PORT_HOTPLUG_EN, 0);
3840 POSTING_READ(PORT_HOTPLUG_EN);
3841
Chris Wilsona266c7d2012-04-24 22:59:44 +01003842 /* Enable in IER... */
3843 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3844 /* and unmask in IMR */
3845 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3846 }
3847
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848 I915_WRITE(IMR, dev_priv->irq_mask);
3849 I915_WRITE(IER, enable_mask);
3850 POSTING_READ(IER);
3851
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003852 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003853
Daniel Vetter379ef822013-10-16 22:55:56 +02003854 /* Interrupt setup is already guaranteed to be single-threaded, this is
3855 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003856 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003857 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3858 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003859 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003860
Daniel Vetter20afbda2012-12-11 14:05:07 +01003861 return 0;
3862}
3863
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003864/*
3865 * Returns true when a page flip has completed.
3866 */
3867static bool i915_handle_vblank(struct drm_device *dev,
3868 int plane, int pipe, u32 iir)
3869{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003870 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003871 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3872
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003873 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003874 return false;
3875
3876 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003877 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003878
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003879 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3880 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3881 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3882 * the flip is completed (no longer pending). Since this doesn't raise
3883 * an interrupt per se, we watch for the change at vblank.
3884 */
3885 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003886 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003887
Ville Syrjälä7d475592014-12-17 23:08:03 +02003888 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003889 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003890 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003891
3892check_page_flip:
3893 intel_check_page_flip(dev, pipe);
3894 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003895}
3896
Daniel Vetterff1f5252012-10-02 15:10:55 +02003897static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003898{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003899 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003900 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003901 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003902 u32 flip_mask =
3903 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3904 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003905 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003906
Imre Deak2dd2a882015-02-24 11:14:30 +02003907 if (!intel_irqs_enabled(dev_priv))
3908 return IRQ_NONE;
3909
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003911 do {
3912 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003913 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003914
3915 /* Can't rely on pipestat interrupt bit in iir as it might
3916 * have been cleared after the pipestat interrupt was received.
3917 * It doesn't set the bit in iir again, but it still produces
3918 * interrupts (for non-MSI).
3919 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003920 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003921 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003922 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003923
Damien Lespiau055e3932014-08-18 13:49:10 +01003924 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003925 int reg = PIPESTAT(pipe);
3926 pipe_stats[pipe] = I915_READ(reg);
3927
Chris Wilson38bde182012-04-24 22:59:50 +01003928 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003929 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003931 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003932 }
3933 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003934 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003935
3936 if (!irq_received)
3937 break;
3938
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003940 if (I915_HAS_HOTPLUG(dev) &&
3941 iir & I915_DISPLAY_PORT_INTERRUPT)
3942 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943
Chris Wilson38bde182012-04-24 22:59:50 +01003944 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945 new_iir = I915_READ(IIR); /* Flush posted writes */
3946
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947 if (iir & I915_USER_INTERRUPT)
3948 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003949
Damien Lespiau055e3932014-08-18 13:49:10 +01003950 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003951 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003952 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003953 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003954
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003955 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3956 i915_handle_vblank(dev, plane, pipe, iir))
3957 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003958
3959 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3960 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003961
3962 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003963 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003964
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003965 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3966 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3967 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968 }
3969
Chris Wilsona266c7d2012-04-24 22:59:44 +01003970 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3971 intel_opregion_asle_intr(dev);
3972
3973 /* With MSI, interrupts are only generated when iir
3974 * transitions from zero to nonzero. If another bit got
3975 * set while we were handling the existing iir bits, then
3976 * we would never get another interrupt.
3977 *
3978 * This is fine on non-MSI as well, as if we hit this path
3979 * we avoid exiting the interrupt handler only to generate
3980 * another one.
3981 *
3982 * Note that for MSI this could cause a stray interrupt report
3983 * if an interrupt landed in the time between writing IIR and
3984 * the posting read. This should be rare enough to never
3985 * trigger the 99% of 100,000 interrupts test for disabling
3986 * stray interrupts.
3987 */
Chris Wilson38bde182012-04-24 22:59:50 +01003988 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003989 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003990 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991
3992 return ret;
3993}
3994
3995static void i915_irq_uninstall(struct drm_device * dev)
3996{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003997 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998 int pipe;
3999
Chris Wilsona266c7d2012-04-24 22:59:44 +01004000 if (I915_HAS_HOTPLUG(dev)) {
4001 I915_WRITE(PORT_HOTPLUG_EN, 0);
4002 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4003 }
4004
Chris Wilson00d98eb2012-04-24 22:59:48 +01004005 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004006 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004007 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004008 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004009 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4010 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004011 I915_WRITE(IMR, 0xffffffff);
4012 I915_WRITE(IER, 0x0);
4013
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014 I915_WRITE(IIR, I915_READ(IIR));
4015}
4016
4017static void i965_irq_preinstall(struct drm_device * dev)
4018{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004019 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004020 int pipe;
4021
Chris Wilsonadca4732012-05-11 18:01:31 +01004022 I915_WRITE(PORT_HOTPLUG_EN, 0);
4023 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004024
4025 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004026 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027 I915_WRITE(PIPESTAT(pipe), 0);
4028 I915_WRITE(IMR, 0xffffffff);
4029 I915_WRITE(IER, 0x0);
4030 POSTING_READ(IER);
4031}
4032
4033static int i965_irq_postinstall(struct drm_device *dev)
4034{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004035 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004036 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004037 u32 error_mask;
4038
Chris Wilsona266c7d2012-04-24 22:59:44 +01004039 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004040 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004041 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004042 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4043 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4044 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4045 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4046 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4047
4048 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004049 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4050 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004051 enable_mask |= I915_USER_INTERRUPT;
4052
4053 if (IS_G4X(dev))
4054 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055
Daniel Vetterb79480b2013-06-27 17:52:10 +02004056 /* Interrupt setup is already guaranteed to be single-threaded, this is
4057 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004058 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004059 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4060 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4061 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004062 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064 /*
4065 * Enable some error detection, note the instruction error mask
4066 * bit is reserved, so we leave it masked.
4067 */
4068 if (IS_G4X(dev)) {
4069 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4070 GM45_ERROR_MEM_PRIV |
4071 GM45_ERROR_CP_PRIV |
4072 I915_ERROR_MEMORY_REFRESH);
4073 } else {
4074 error_mask = ~(I915_ERROR_PAGE_TABLE |
4075 I915_ERROR_MEMORY_REFRESH);
4076 }
4077 I915_WRITE(EMR, error_mask);
4078
4079 I915_WRITE(IMR, dev_priv->irq_mask);
4080 I915_WRITE(IER, enable_mask);
4081 POSTING_READ(IER);
4082
Daniel Vetter20afbda2012-12-11 14:05:07 +01004083 I915_WRITE(PORT_HOTPLUG_EN, 0);
4084 POSTING_READ(PORT_HOTPLUG_EN);
4085
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004086 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004087
4088 return 0;
4089}
4090
Egbert Eichbac56d52013-02-25 12:06:51 -05004091static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004092{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004093 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004094 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004095 u32 hotplug_en;
4096
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004097 assert_spin_locked(&dev_priv->irq_lock);
4098
Ville Syrjälä778eb332015-01-09 14:21:13 +02004099 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4100 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4101 /* Note HDMI and DP share hotplug bits */
4102 /* enable bits are the same for all generations */
4103 for_each_intel_encoder(dev, intel_encoder)
4104 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4105 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4106 /* Programming the CRT detection parameters tends
4107 to generate a spurious hotplug event about three
4108 seconds later. So just do it once.
4109 */
4110 if (IS_G4X(dev))
4111 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4112 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4113 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114
Ville Syrjälä778eb332015-01-09 14:21:13 +02004115 /* Ignore TV since it's buggy */
4116 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004117}
4118
Daniel Vetterff1f5252012-10-02 15:10:55 +02004119static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004121 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004122 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004123 u32 iir, new_iir;
4124 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004125 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004126 u32 flip_mask =
4127 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4128 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004129
Imre Deak2dd2a882015-02-24 11:14:30 +02004130 if (!intel_irqs_enabled(dev_priv))
4131 return IRQ_NONE;
4132
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133 iir = I915_READ(IIR);
4134
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004136 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004137 bool blc_event = false;
4138
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 /* Can't rely on pipestat interrupt bit in iir as it might
4140 * have been cleared after the pipestat interrupt was received.
4141 * It doesn't set the bit in iir again, but it still produces
4142 * interrupts (for non-MSI).
4143 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004144 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004146 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004147
Damien Lespiau055e3932014-08-18 13:49:10 +01004148 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004149 int reg = PIPESTAT(pipe);
4150 pipe_stats[pipe] = I915_READ(reg);
4151
4152 /*
4153 * Clear the PIPE*STAT regs before the IIR
4154 */
4155 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004157 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158 }
4159 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004160 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004161
4162 if (!irq_received)
4163 break;
4164
4165 ret = IRQ_HANDLED;
4166
4167 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004168 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4169 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004170
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004171 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004172 new_iir = I915_READ(IIR); /* Flush posted writes */
4173
Chris Wilsona266c7d2012-04-24 22:59:44 +01004174 if (iir & I915_USER_INTERRUPT)
4175 notify_ring(dev, &dev_priv->ring[RCS]);
4176 if (iir & I915_BSD_USER_INTERRUPT)
4177 notify_ring(dev, &dev_priv->ring[VCS]);
4178
Damien Lespiau055e3932014-08-18 13:49:10 +01004179 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004180 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004181 i915_handle_vblank(dev, pipe, pipe, iir))
4182 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004183
4184 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4185 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004186
4187 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004188 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004189
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004190 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4191 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004192 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004193
4194 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4195 intel_opregion_asle_intr(dev);
4196
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004197 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4198 gmbus_irq_handler(dev);
4199
Chris Wilsona266c7d2012-04-24 22:59:44 +01004200 /* With MSI, interrupts are only generated when iir
4201 * transitions from zero to nonzero. If another bit got
4202 * set while we were handling the existing iir bits, then
4203 * we would never get another interrupt.
4204 *
4205 * This is fine on non-MSI as well, as if we hit this path
4206 * we avoid exiting the interrupt handler only to generate
4207 * another one.
4208 *
4209 * Note that for MSI this could cause a stray interrupt report
4210 * if an interrupt landed in the time between writing IIR and
4211 * the posting read. This should be rare enough to never
4212 * trigger the 99% of 100,000 interrupts test for disabling
4213 * stray interrupts.
4214 */
4215 iir = new_iir;
4216 }
4217
4218 return ret;
4219}
4220
4221static void i965_irq_uninstall(struct drm_device * dev)
4222{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004223 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004224 int pipe;
4225
4226 if (!dev_priv)
4227 return;
4228
Chris Wilsonadca4732012-05-11 18:01:31 +01004229 I915_WRITE(PORT_HOTPLUG_EN, 0);
4230 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004231
4232 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004233 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234 I915_WRITE(PIPESTAT(pipe), 0);
4235 I915_WRITE(IMR, 0xffffffff);
4236 I915_WRITE(IER, 0x0);
4237
Damien Lespiau055e3932014-08-18 13:49:10 +01004238 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239 I915_WRITE(PIPESTAT(pipe),
4240 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4241 I915_WRITE(IIR, I915_READ(IIR));
4242}
4243
Daniel Vetter4cb21832014-09-15 14:55:26 +02004244static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004245{
Imre Deak63237512014-08-18 15:37:02 +03004246 struct drm_i915_private *dev_priv =
4247 container_of(work, typeof(*dev_priv),
4248 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004249 struct drm_device *dev = dev_priv->dev;
4250 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004251 int i;
4252
Imre Deak63237512014-08-18 15:37:02 +03004253 intel_runtime_pm_get(dev_priv);
4254
Daniel Vetter4cb21832014-09-15 14:55:26 +02004255 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004256 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4257 struct drm_connector *connector;
4258
4259 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4260 continue;
4261
4262 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4263
4264 list_for_each_entry(connector, &mode_config->connector_list, head) {
4265 struct intel_connector *intel_connector = to_intel_connector(connector);
4266
4267 if (intel_connector->encoder->hpd_pin == i) {
4268 if (connector->polled != intel_connector->polled)
4269 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004270 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004271 connector->polled = intel_connector->polled;
4272 if (!connector->polled)
4273 connector->polled = DRM_CONNECTOR_POLL_HPD;
4274 }
4275 }
4276 }
4277 if (dev_priv->display.hpd_irq_setup)
4278 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004279 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004280
4281 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004282}
4283
Daniel Vetterfca52a52014-09-30 10:56:45 +02004284/**
4285 * intel_irq_init - initializes irq support
4286 * @dev_priv: i915 device instance
4287 *
4288 * This function initializes all the irq support including work items, timers
4289 * and all the vtables. It does not setup the interrupt itself though.
4290 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004291void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004292{
Daniel Vetterb9632912014-09-30 10:56:44 +02004293 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004294
4295 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004296 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004297 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004298 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004299
Deepak Sa6706b42014-03-15 20:23:22 +05304300 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004301 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004302 /* WaGsvRC0ResidencyMethod:vlv */
Deepak S31685c22014-07-03 17:33:01 -04004303 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4304 else
4305 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304306
Chris Wilson737b1502015-01-26 18:03:03 +02004307 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4308 i915_hangcheck_elapsed);
Imre Deak63237512014-08-18 15:37:02 +03004309 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004310 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004311
Tomas Janousek97a19a22012-12-08 13:48:13 +01004312 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004313
Daniel Vetterb9632912014-09-30 10:56:44 +02004314 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004315 dev->max_vblank_count = 0;
4316 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004317 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004318 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4319 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004320 } else {
4321 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4322 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004323 }
4324
Ville Syrjälä21da2702014-08-06 14:49:55 +03004325 /*
4326 * Opt out of the vblank disable timer on everything except gen2.
4327 * Gen2 doesn't have a hardware frame counter and so depends on
4328 * vblank interrupts to produce sane vblank seuquence numbers.
4329 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004330 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004331 dev->vblank_disable_immediate = true;
4332
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004333 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4334 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004335
Daniel Vetterb9632912014-09-30 10:56:44 +02004336 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004337 dev->driver->irq_handler = cherryview_irq_handler;
4338 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4339 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4340 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4341 dev->driver->enable_vblank = valleyview_enable_vblank;
4342 dev->driver->disable_vblank = valleyview_disable_vblank;
4343 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004344 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004345 dev->driver->irq_handler = valleyview_irq_handler;
4346 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4347 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4348 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4349 dev->driver->enable_vblank = valleyview_enable_vblank;
4350 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004351 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004352 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004353 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004354 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004355 dev->driver->irq_postinstall = gen8_irq_postinstall;
4356 dev->driver->irq_uninstall = gen8_irq_uninstall;
4357 dev->driver->enable_vblank = gen8_enable_vblank;
4358 dev->driver->disable_vblank = gen8_disable_vblank;
4359 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004360 } else if (HAS_PCH_SPLIT(dev)) {
4361 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004362 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004363 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4364 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4365 dev->driver->enable_vblank = ironlake_enable_vblank;
4366 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004367 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004368 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004369 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004370 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4371 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4372 dev->driver->irq_handler = i8xx_irq_handler;
4373 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004374 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004375 dev->driver->irq_preinstall = i915_irq_preinstall;
4376 dev->driver->irq_postinstall = i915_irq_postinstall;
4377 dev->driver->irq_uninstall = i915_irq_uninstall;
4378 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004379 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004380 dev->driver->irq_preinstall = i965_irq_preinstall;
4381 dev->driver->irq_postinstall = i965_irq_postinstall;
4382 dev->driver->irq_uninstall = i965_irq_uninstall;
4383 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004384 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004385 if (I915_HAS_HOTPLUG(dev_priv))
4386 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004387 dev->driver->enable_vblank = i915_enable_vblank;
4388 dev->driver->disable_vblank = i915_disable_vblank;
4389 }
4390}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004391
Daniel Vetterfca52a52014-09-30 10:56:45 +02004392/**
4393 * intel_hpd_init - initializes and enables hpd support
4394 * @dev_priv: i915 device instance
4395 *
4396 * This function enables the hotplug support. It requires that interrupts have
4397 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4398 * poll request can run concurrently to other code, so locking rules must be
4399 * obeyed.
4400 *
4401 * This is a separate step from interrupt enabling to simplify the locking rules
4402 * in the driver load and resume code.
4403 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004404void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004405{
Daniel Vetterb9632912014-09-30 10:56:44 +02004406 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004407 struct drm_mode_config *mode_config = &dev->mode_config;
4408 struct drm_connector *connector;
4409 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004410
Egbert Eich821450c2013-04-16 13:36:55 +02004411 for (i = 1; i < HPD_NUM_PINS; i++) {
4412 dev_priv->hpd_stats[i].hpd_cnt = 0;
4413 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4414 }
4415 list_for_each_entry(connector, &mode_config->connector_list, head) {
4416 struct intel_connector *intel_connector = to_intel_connector(connector);
4417 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004418 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4419 connector->polled = DRM_CONNECTOR_POLL_HPD;
4420 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004421 connector->polled = DRM_CONNECTOR_POLL_HPD;
4422 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004423
4424 /* Interrupt setup is already guaranteed to be single-threaded, this is
4425 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004426 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004427 if (dev_priv->display.hpd_irq_setup)
4428 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004429 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004430}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004431
Daniel Vetterfca52a52014-09-30 10:56:45 +02004432/**
4433 * intel_irq_install - enables the hardware interrupt
4434 * @dev_priv: i915 device instance
4435 *
4436 * This function enables the hardware interrupt handling, but leaves the hotplug
4437 * handling still disabled. It is called after intel_irq_init().
4438 *
4439 * In the driver load and resume code we need working interrupts in a few places
4440 * but don't want to deal with the hassle of concurrent probe and hotplug
4441 * workers. Hence the split into this two-stage approach.
4442 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004443int intel_irq_install(struct drm_i915_private *dev_priv)
4444{
4445 /*
4446 * We enable some interrupt sources in our postinstall hooks, so mark
4447 * interrupts as enabled _before_ actually enabling them to avoid
4448 * special cases in our ordering checks.
4449 */
4450 dev_priv->pm.irqs_enabled = true;
4451
4452 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4453}
4454
Daniel Vetterfca52a52014-09-30 10:56:45 +02004455/**
4456 * intel_irq_uninstall - finilizes all irq handling
4457 * @dev_priv: i915 device instance
4458 *
4459 * This stops interrupt and hotplug handling and unregisters and frees all
4460 * resources acquired in the init functions.
4461 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004462void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4463{
4464 drm_irq_uninstall(dev_priv->dev);
4465 intel_hpd_cancel_work(dev_priv);
4466 dev_priv->pm.irqs_enabled = false;
4467}
4468
Daniel Vetterfca52a52014-09-30 10:56:45 +02004469/**
4470 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4471 * @dev_priv: i915 device instance
4472 *
4473 * This function is used to disable interrupts at runtime, both in the runtime
4474 * pm and the system suspend/resume code.
4475 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004476void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004477{
Daniel Vetterb9632912014-09-30 10:56:44 +02004478 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004479 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004480 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004481}
4482
Daniel Vetterfca52a52014-09-30 10:56:45 +02004483/**
4484 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4485 * @dev_priv: i915 device instance
4486 *
4487 * This function is used to enable interrupts at runtime, both in the runtime
4488 * pm and the system suspend/resume code.
4489 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004490void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004491{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004492 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004493 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4494 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004495}