blob: 0d29d15aa62b9bf851451e6f5d8a5743c35f1468 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
29#include "radeon_fixed.h"
30#include "radeon.h"
Dave Airlie4ce001a2009-08-13 16:32:14 +100031#include "atom.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032
Jerome Glissec93bb852009-07-13 21:04:08 +020033static void radeon_legacy_rmx_mode_set(struct drm_crtc *crtc,
34 struct drm_display_mode *mode,
35 struct drm_display_mode *adjusted_mode)
36{
37 struct drm_device *dev = crtc->dev;
38 struct radeon_device *rdev = dev->dev_private;
39 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
40 int xres = mode->hdisplay;
41 int yres = mode->vdisplay;
42 bool hscale = true, vscale = true;
43 int hsync_wid;
44 int vsync_wid;
45 int hsync_start;
46 int blank_width;
47 u32 scale, inc, crtc_more_cntl;
48 u32 fp_horz_stretch, fp_vert_stretch, fp_horz_vert_active;
49 u32 fp_h_sync_strt_wid, fp_crtc_h_total_disp;
50 u32 fp_v_sync_strt_wid, fp_crtc_v_total_disp;
51 struct radeon_native_mode *native_mode = &radeon_crtc->native_mode;
52
53 fp_vert_stretch = RREG32(RADEON_FP_VERT_STRETCH) &
54 (RADEON_VERT_STRETCH_RESERVED |
55 RADEON_VERT_AUTO_RATIO_INC);
56 fp_horz_stretch = RREG32(RADEON_FP_HORZ_STRETCH) &
57 (RADEON_HORZ_FP_LOOP_STRETCH |
58 RADEON_HORZ_AUTO_RATIO_INC);
59
60 crtc_more_cntl = 0;
61 if ((rdev->family == CHIP_RS100) ||
62 (rdev->family == CHIP_RS200)) {
63 /* This is to workaround the asic bug for RMX, some versions
64 of BIOS dosen't have this register initialized correctly. */
65 crtc_more_cntl |= RADEON_CRTC_H_CUTOFF_ACTIVE_EN;
66 }
67
68
69 fp_crtc_h_total_disp = ((((mode->crtc_htotal / 8) - 1) & 0x3ff)
70 | ((((mode->crtc_hdisplay / 8) - 1) & 0x1ff) << 16));
71
72 hsync_wid = (mode->crtc_hsync_end - mode->crtc_hsync_start) / 8;
73 if (!hsync_wid)
74 hsync_wid = 1;
75 hsync_start = mode->crtc_hsync_start - 8;
76
77 fp_h_sync_strt_wid = ((hsync_start & 0x1fff)
78 | ((hsync_wid & 0x3f) << 16)
79 | ((mode->flags & DRM_MODE_FLAG_NHSYNC)
80 ? RADEON_CRTC_H_SYNC_POL
81 : 0));
82
83 fp_crtc_v_total_disp = (((mode->crtc_vtotal - 1) & 0xffff)
84 | ((mode->crtc_vdisplay - 1) << 16));
85
86 vsync_wid = mode->crtc_vsync_end - mode->crtc_vsync_start;
87 if (!vsync_wid)
88 vsync_wid = 1;
89
90 fp_v_sync_strt_wid = (((mode->crtc_vsync_start - 1) & 0xfff)
91 | ((vsync_wid & 0x1f) << 16)
92 | ((mode->flags & DRM_MODE_FLAG_NVSYNC)
93 ? RADEON_CRTC_V_SYNC_POL
94 : 0));
95
96 fp_horz_vert_active = 0;
97
98 if (native_mode->panel_xres == 0 ||
99 native_mode->panel_yres == 0) {
100 hscale = false;
101 vscale = false;
102 } else {
103 if (xres > native_mode->panel_xres)
104 xres = native_mode->panel_xres;
105 if (yres > native_mode->panel_yres)
106 yres = native_mode->panel_yres;
107
108 if (xres == native_mode->panel_xres)
109 hscale = false;
110 if (yres == native_mode->panel_yres)
111 vscale = false;
112 }
113
114 switch (radeon_crtc->rmx_type) {
115 case RMX_FULL:
116 case RMX_ASPECT:
117 if (!hscale)
118 fp_horz_stretch |= ((xres/8-1) << 16);
119 else {
120 inc = (fp_horz_stretch & RADEON_HORZ_AUTO_RATIO_INC) ? 1 : 0;
121 scale = ((xres + inc) * RADEON_HORZ_STRETCH_RATIO_MAX)
122 / native_mode->panel_xres + 1;
123 fp_horz_stretch |= (((scale) & RADEON_HORZ_STRETCH_RATIO_MASK) |
124 RADEON_HORZ_STRETCH_BLEND |
125 RADEON_HORZ_STRETCH_ENABLE |
126 ((native_mode->panel_xres/8-1) << 16));
127 }
128
129 if (!vscale)
130 fp_vert_stretch |= ((yres-1) << 12);
131 else {
132 inc = (fp_vert_stretch & RADEON_VERT_AUTO_RATIO_INC) ? 1 : 0;
133 scale = ((yres + inc) * RADEON_VERT_STRETCH_RATIO_MAX)
134 / native_mode->panel_yres + 1;
135 fp_vert_stretch |= (((scale) & RADEON_VERT_STRETCH_RATIO_MASK) |
136 RADEON_VERT_STRETCH_ENABLE |
137 RADEON_VERT_STRETCH_BLEND |
138 ((native_mode->panel_yres-1) << 12));
139 }
140 break;
141 case RMX_CENTER:
142 fp_horz_stretch |= ((xres/8-1) << 16);
143 fp_vert_stretch |= ((yres-1) << 12);
144
145 crtc_more_cntl |= (RADEON_CRTC_AUTO_HORZ_CENTER_EN |
146 RADEON_CRTC_AUTO_VERT_CENTER_EN);
147
148 blank_width = (mode->crtc_hblank_end - mode->crtc_hblank_start) / 8;
149 if (blank_width > 110)
150 blank_width = 110;
151
152 fp_crtc_h_total_disp = (((blank_width) & 0x3ff)
153 | ((((mode->crtc_hdisplay / 8) - 1) & 0x1ff) << 16));
154
155 hsync_wid = (mode->crtc_hsync_end - mode->crtc_hsync_start) / 8;
156 if (!hsync_wid)
157 hsync_wid = 1;
158
159 fp_h_sync_strt_wid = ((((mode->crtc_hsync_start - mode->crtc_hblank_start) / 8) & 0x1fff)
160 | ((hsync_wid & 0x3f) << 16)
161 | ((mode->flags & DRM_MODE_FLAG_NHSYNC)
162 ? RADEON_CRTC_H_SYNC_POL
163 : 0));
164
165 fp_crtc_v_total_disp = (((mode->crtc_vblank_end - mode->crtc_vblank_start) & 0xffff)
166 | ((mode->crtc_vdisplay - 1) << 16));
167
168 vsync_wid = mode->crtc_vsync_end - mode->crtc_vsync_start;
169 if (!vsync_wid)
170 vsync_wid = 1;
171
172 fp_v_sync_strt_wid = ((((mode->crtc_vsync_start - mode->crtc_vblank_start) & 0xfff)
173 | ((vsync_wid & 0x1f) << 16)
174 | ((mode->flags & DRM_MODE_FLAG_NVSYNC)
175 ? RADEON_CRTC_V_SYNC_POL
176 : 0)));
177
178 fp_horz_vert_active = (((native_mode->panel_yres) & 0xfff) |
179 (((native_mode->panel_xres / 8) & 0x1ff) << 16));
180 break;
181 case RMX_OFF:
182 default:
183 fp_horz_stretch |= ((xres/8-1) << 16);
184 fp_vert_stretch |= ((yres-1) << 12);
185 break;
186 }
187
188 WREG32(RADEON_FP_HORZ_STRETCH, fp_horz_stretch);
189 WREG32(RADEON_FP_VERT_STRETCH, fp_vert_stretch);
190 WREG32(RADEON_CRTC_MORE_CNTL, crtc_more_cntl);
191 WREG32(RADEON_FP_HORZ_VERT_ACTIVE, fp_horz_vert_active);
192 WREG32(RADEON_FP_H_SYNC_STRT_WID, fp_h_sync_strt_wid);
193 WREG32(RADEON_FP_V_SYNC_STRT_WID, fp_v_sync_strt_wid);
194 WREG32(RADEON_FP_CRTC_H_TOTAL_DISP, fp_crtc_h_total_disp);
195 WREG32(RADEON_FP_CRTC_V_TOTAL_DISP, fp_crtc_v_total_disp);
196}
197
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198void radeon_restore_common_regs(struct drm_device *dev)
199{
200 /* don't need this yet */
201}
202
203static void radeon_pll_wait_for_read_update_complete(struct drm_device *dev)
204{
205 struct radeon_device *rdev = dev->dev_private;
206 int i = 0;
207
208 /* FIXME: Certain revisions of R300 can't recover here. Not sure of
209 the cause yet, but this workaround will mask the problem for now.
210 Other chips usually will pass at the very first test, so the
211 workaround shouldn't have any effect on them. */
212 for (i = 0;
213 (i < 10000 &&
214 RREG32_PLL(RADEON_PPLL_REF_DIV) & RADEON_PPLL_ATOMIC_UPDATE_R);
215 i++);
216}
217
218static void radeon_pll_write_update(struct drm_device *dev)
219{
220 struct radeon_device *rdev = dev->dev_private;
221
222 while (RREG32_PLL(RADEON_PPLL_REF_DIV) & RADEON_PPLL_ATOMIC_UPDATE_R);
223
224 WREG32_PLL_P(RADEON_PPLL_REF_DIV,
225 RADEON_PPLL_ATOMIC_UPDATE_W,
226 ~(RADEON_PPLL_ATOMIC_UPDATE_W));
227}
228
229static void radeon_pll2_wait_for_read_update_complete(struct drm_device *dev)
230{
231 struct radeon_device *rdev = dev->dev_private;
232 int i = 0;
233
234
235 /* FIXME: Certain revisions of R300 can't recover here. Not sure of
236 the cause yet, but this workaround will mask the problem for now.
237 Other chips usually will pass at the very first test, so the
238 workaround shouldn't have any effect on them. */
239 for (i = 0;
240 (i < 10000 &&
241 RREG32_PLL(RADEON_P2PLL_REF_DIV) & RADEON_P2PLL_ATOMIC_UPDATE_R);
242 i++);
243}
244
245static void radeon_pll2_write_update(struct drm_device *dev)
246{
247 struct radeon_device *rdev = dev->dev_private;
248
249 while (RREG32_PLL(RADEON_P2PLL_REF_DIV) & RADEON_P2PLL_ATOMIC_UPDATE_R);
250
251 WREG32_PLL_P(RADEON_P2PLL_REF_DIV,
252 RADEON_P2PLL_ATOMIC_UPDATE_W,
253 ~(RADEON_P2PLL_ATOMIC_UPDATE_W));
254}
255
256static uint8_t radeon_compute_pll_gain(uint16_t ref_freq, uint16_t ref_div,
257 uint16_t fb_div)
258{
259 unsigned int vcoFreq;
260
261 if (!ref_div)
262 return 1;
263
264 vcoFreq = ((unsigned)ref_freq & fb_div) / ref_div;
265
266 /*
267 * This is horribly crude: the VCO frequency range is divided into
268 * 3 parts, each part having a fixed PLL gain value.
269 */
270 if (vcoFreq >= 30000)
271 /*
272 * [300..max] MHz : 7
273 */
274 return 7;
275 else if (vcoFreq >= 18000)
276 /*
277 * [180..300) MHz : 4
278 */
279 return 4;
280 else
281 /*
282 * [0..180) MHz : 1
283 */
284 return 1;
285}
286
287void radeon_crtc_dpms(struct drm_crtc *crtc, int mode)
288{
289 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
290 struct drm_device *dev = crtc->dev;
291 struct radeon_device *rdev = dev->dev_private;
292 uint32_t mask;
293
294 if (radeon_crtc->crtc_id)
295 mask = (RADEON_CRTC2_EN |
296 RADEON_CRTC2_DISP_DIS |
297 RADEON_CRTC2_VSYNC_DIS |
298 RADEON_CRTC2_HSYNC_DIS |
299 RADEON_CRTC2_DISP_REQ_EN_B);
300 else
301 mask = (RADEON_CRTC_DISPLAY_DIS |
302 RADEON_CRTC_VSYNC_DIS |
303 RADEON_CRTC_HSYNC_DIS);
304
305 switch (mode) {
306 case DRM_MODE_DPMS_ON:
307 if (radeon_crtc->crtc_id)
308 WREG32_P(RADEON_CRTC2_GEN_CNTL, RADEON_CRTC2_EN, ~mask);
309 else {
310 WREG32_P(RADEON_CRTC_GEN_CNTL, RADEON_CRTC_EN, ~(RADEON_CRTC_EN |
311 RADEON_CRTC_DISP_REQ_EN_B));
312 WREG32_P(RADEON_CRTC_EXT_CNTL, 0, ~mask);
313 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200314 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
315 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316 break;
317 case DRM_MODE_DPMS_STANDBY:
318 case DRM_MODE_DPMS_SUSPEND:
319 case DRM_MODE_DPMS_OFF:
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200320 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 if (radeon_crtc->crtc_id)
322 WREG32_P(RADEON_CRTC2_GEN_CNTL, mask, ~mask);
323 else {
324 WREG32_P(RADEON_CRTC_GEN_CNTL, RADEON_CRTC_DISP_REQ_EN_B, ~(RADEON_CRTC_EN |
325 RADEON_CRTC_DISP_REQ_EN_B));
326 WREG32_P(RADEON_CRTC_EXT_CNTL, mask, ~mask);
327 }
328 break;
329 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200330}
331
332/* properly set crtc bpp when using atombios */
333void radeon_legacy_atom_set_surface(struct drm_crtc *crtc)
334{
335 struct drm_device *dev = crtc->dev;
336 struct radeon_device *rdev = dev->dev_private;
337 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
338 int format;
339 uint32_t crtc_gen_cntl;
340 uint32_t disp_merge_cntl;
341 uint32_t crtc_pitch;
342
343 switch (crtc->fb->bits_per_pixel) {
344 case 15: /* 555 */
345 format = 3;
346 break;
347 case 16: /* 565 */
348 format = 4;
349 break;
350 case 24: /* RGB */
351 format = 5;
352 break;
353 case 32: /* xRGB */
354 format = 6;
355 break;
356 default:
357 return;
358 }
359
360 crtc_pitch = ((((crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8)) * crtc->fb->bits_per_pixel) +
361 ((crtc->fb->bits_per_pixel * 8) - 1)) /
362 (crtc->fb->bits_per_pixel * 8));
363 crtc_pitch |= crtc_pitch << 16;
364
365 WREG32(RADEON_CRTC_PITCH + radeon_crtc->crtc_offset, crtc_pitch);
366
367 switch (radeon_crtc->crtc_id) {
368 case 0:
369 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
370 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
371 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
372
373 crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL) & 0xfffff0ff;
374 crtc_gen_cntl |= (format << 8);
375 crtc_gen_cntl |= RADEON_CRTC_EXT_DISP_EN;
376 WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
377 break;
378 case 1:
379 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
380 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
381 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
382
383 crtc_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL) & 0xfffff0ff;
384 crtc_gen_cntl |= (format << 8);
385 WREG32(RADEON_CRTC2_GEN_CNTL, crtc_gen_cntl);
386 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
387 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
388 break;
389 }
390}
391
392int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
393 struct drm_framebuffer *old_fb)
394{
395 struct drm_device *dev = crtc->dev;
396 struct radeon_device *rdev = dev->dev_private;
397 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
398 struct radeon_framebuffer *radeon_fb;
399 struct drm_gem_object *obj;
400 uint64_t base;
401 uint32_t crtc_offset, crtc_offset_cntl, crtc_tile_x0_y0 = 0;
402 uint32_t crtc_pitch, pitch_pixels;
Dave Airliee024e112009-06-24 09:48:08 +1000403 uint32_t tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404
405 DRM_DEBUG("\n");
406
407 radeon_fb = to_radeon_framebuffer(crtc->fb);
408
409 obj = radeon_fb->obj;
410 if (radeon_gem_object_pin(obj, RADEON_GEM_DOMAIN_VRAM, &base)) {
411 return -EINVAL;
412 }
Dave Airlie41623382009-07-09 15:04:19 +1000413 /* if scanout was in GTT this really wouldn't work */
414 /* crtc offset is from display base addr not FB location */
415 radeon_crtc->legacy_display_base_addr = rdev->mc.vram_location;
416
417 base -= radeon_crtc->legacy_display_base_addr;
418
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200419 crtc_offset_cntl = 0;
420
421 pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
422 crtc_pitch = (((pitch_pixels * crtc->fb->bits_per_pixel) +
423 ((crtc->fb->bits_per_pixel * 8) - 1)) /
424 (crtc->fb->bits_per_pixel * 8));
425 crtc_pitch |= crtc_pitch << 16;
426
Dave Airliee024e112009-06-24 09:48:08 +1000427 radeon_object_get_tiling_flags(obj->driver_private,
428 &tiling_flags, NULL);
429 if (tiling_flags & RADEON_TILING_MICRO)
430 DRM_ERROR("trying to scanout microtiled buffer\n");
431
432 if (tiling_flags & RADEON_TILING_MACRO) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200433 if (ASIC_IS_R300(rdev))
434 crtc_offset_cntl |= (R300_CRTC_X_Y_MODE_EN |
435 R300_CRTC_MICRO_TILE_BUFFER_DIS |
436 R300_CRTC_MACRO_TILE_EN);
437 else
438 crtc_offset_cntl |= RADEON_CRTC_TILE_EN;
439 } else {
440 if (ASIC_IS_R300(rdev))
441 crtc_offset_cntl &= ~(R300_CRTC_X_Y_MODE_EN |
442 R300_CRTC_MICRO_TILE_BUFFER_DIS |
443 R300_CRTC_MACRO_TILE_EN);
444 else
445 crtc_offset_cntl &= ~RADEON_CRTC_TILE_EN;
446 }
447
Dave Airliee024e112009-06-24 09:48:08 +1000448 if (tiling_flags & RADEON_TILING_MACRO) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200449 if (ASIC_IS_R300(rdev)) {
450 crtc_tile_x0_y0 = x | (y << 16);
451 base &= ~0x7ff;
452 } else {
453 int byteshift = crtc->fb->bits_per_pixel >> 4;
Dave Airliee024e112009-06-24 09:48:08 +1000454 int tile_addr = (((y >> 3) * pitch_pixels + x) >> (8 - byteshift)) << 11;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200455 base += tile_addr + ((x << byteshift) % 256) + ((y % 8) << 8);
456 crtc_offset_cntl |= (y % 16);
457 }
458 } else {
459 int offset = y * pitch_pixels + x;
460 switch (crtc->fb->bits_per_pixel) {
461 case 15:
462 case 16:
463 offset *= 2;
464 break;
465 case 24:
466 offset *= 3;
467 break;
468 case 32:
469 offset *= 4;
470 break;
471 default:
472 return false;
473 }
474 base += offset;
475 }
476
477 base &= ~7;
478
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200479 crtc_offset = (u32)base;
480
Dave Airlie41623382009-07-09 15:04:19 +1000481 WREG32(RADEON_DISPLAY_BASE_ADDR + radeon_crtc->crtc_offset, radeon_crtc->legacy_display_base_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200482
483 if (ASIC_IS_R300(rdev)) {
484 if (radeon_crtc->crtc_id)
485 WREG32(R300_CRTC2_TILE_X0_Y0, crtc_tile_x0_y0);
486 else
487 WREG32(R300_CRTC_TILE_X0_Y0, crtc_tile_x0_y0);
488 }
489 WREG32(RADEON_CRTC_OFFSET_CNTL + radeon_crtc->crtc_offset, crtc_offset_cntl);
490 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, crtc_offset);
491 WREG32(RADEON_CRTC_PITCH + radeon_crtc->crtc_offset, crtc_pitch);
492
493 if (old_fb && old_fb != crtc->fb) {
494 radeon_fb = to_radeon_framebuffer(old_fb);
495 radeon_gem_object_unpin(radeon_fb->obj);
496 }
497 return 0;
498}
499
500static bool radeon_set_crtc_timing(struct drm_crtc *crtc, struct drm_display_mode *mode)
501{
502 struct drm_device *dev = crtc->dev;
503 struct radeon_device *rdev = dev->dev_private;
504 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000505 struct drm_encoder *encoder;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506 int format;
507 int hsync_start;
508 int hsync_wid;
509 int vsync_wid;
510 uint32_t crtc_h_total_disp;
511 uint32_t crtc_h_sync_strt_wid;
512 uint32_t crtc_v_total_disp;
513 uint32_t crtc_v_sync_strt_wid;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000514 bool is_tv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200515
516 DRM_DEBUG("\n");
Dave Airlie4ce001a2009-08-13 16:32:14 +1000517 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
518 if (encoder->crtc == crtc) {
519 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
520 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
521 is_tv = true;
522 DRM_INFO("crtc %d is connected to a TV\n", radeon_crtc->crtc_id);
523 break;
524 }
525 }
526 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527
528 switch (crtc->fb->bits_per_pixel) {
529 case 15: /* 555 */
530 format = 3;
531 break;
532 case 16: /* 565 */
533 format = 4;
534 break;
535 case 24: /* RGB */
536 format = 5;
537 break;
538 case 32: /* xRGB */
539 format = 6;
540 break;
541 default:
542 return false;
543 }
544
545 crtc_h_total_disp = ((((mode->crtc_htotal / 8) - 1) & 0x3ff)
546 | ((((mode->crtc_hdisplay / 8) - 1) & 0x1ff) << 16));
547
548 hsync_wid = (mode->crtc_hsync_end - mode->crtc_hsync_start) / 8;
549 if (!hsync_wid)
550 hsync_wid = 1;
551 hsync_start = mode->crtc_hsync_start - 8;
552
553 crtc_h_sync_strt_wid = ((hsync_start & 0x1fff)
554 | ((hsync_wid & 0x3f) << 16)
555 | ((mode->flags & DRM_MODE_FLAG_NHSYNC)
556 ? RADEON_CRTC_H_SYNC_POL
557 : 0));
558
559 /* This works for double scan mode. */
560 crtc_v_total_disp = (((mode->crtc_vtotal - 1) & 0xffff)
561 | ((mode->crtc_vdisplay - 1) << 16));
562
563 vsync_wid = mode->crtc_vsync_end - mode->crtc_vsync_start;
564 if (!vsync_wid)
565 vsync_wid = 1;
566
567 crtc_v_sync_strt_wid = (((mode->crtc_vsync_start - 1) & 0xfff)
568 | ((vsync_wid & 0x1f) << 16)
569 | ((mode->flags & DRM_MODE_FLAG_NVSYNC)
570 ? RADEON_CRTC_V_SYNC_POL
571 : 0));
572
573 /* TODO -> Dell Server */
574 if (0) {
575 uint32_t disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
576 uint32_t tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
577 uint32_t dac2_cntl = RREG32(RADEON_DAC_CNTL2);
578 uint32_t crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
579
580 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
581 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
582
583 /* For CRT on DAC2, don't turn it on if BIOS didn't
584 enable it, even it's detected.
585 */
586 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
587 tv_dac_cntl &= ~((1<<2) | (3<<8) | (7<<24) | (0xff<<16));
588 tv_dac_cntl |= (0x03 | (2<<8) | (0x58<<16));
589
590 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
591 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
592 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
593 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
594 }
595
596 if (radeon_crtc->crtc_id) {
597 uint32_t crtc2_gen_cntl;
598 uint32_t disp2_merge_cntl;
599
600 /* check to see if TV DAC is enabled for another crtc and keep it enabled */
601 if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_CRT2_ON)
602 crtc2_gen_cntl = RADEON_CRTC2_CRT2_ON;
603 else
604 crtc2_gen_cntl = 0;
605
606 crtc2_gen_cntl |= ((format << 8)
607 | RADEON_CRTC2_VSYNC_DIS
608 | RADEON_CRTC2_HSYNC_DIS
609 | RADEON_CRTC2_DISP_DIS
610 | RADEON_CRTC2_DISP_REQ_EN_B
611 | ((mode->flags & DRM_MODE_FLAG_DBLSCAN)
612 ? RADEON_CRTC2_DBL_SCAN_EN
613 : 0)
614 | ((mode->flags & DRM_MODE_FLAG_CSYNC)
615 ? RADEON_CRTC2_CSYNC_EN
616 : 0)
617 | ((mode->flags & DRM_MODE_FLAG_INTERLACE)
618 ? RADEON_CRTC2_INTERLACE_EN
619 : 0));
620
621 disp2_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
622 disp2_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
623
624 WREG32(RADEON_DISP2_MERGE_CNTL, disp2_merge_cntl);
625 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
626 } else {
627 uint32_t crtc_gen_cntl;
628 uint32_t crtc_ext_cntl;
629 uint32_t disp_merge_cntl;
630
631 crtc_gen_cntl = (RADEON_CRTC_EXT_DISP_EN
632 | (format << 8)
633 | RADEON_CRTC_DISP_REQ_EN_B
634 | ((mode->flags & DRM_MODE_FLAG_DBLSCAN)
635 ? RADEON_CRTC_DBL_SCAN_EN
636 : 0)
637 | ((mode->flags & DRM_MODE_FLAG_CSYNC)
638 ? RADEON_CRTC_CSYNC_EN
639 : 0)
640 | ((mode->flags & DRM_MODE_FLAG_INTERLACE)
641 ? RADEON_CRTC_INTERLACE_EN
642 : 0));
643
644 crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
645 crtc_ext_cntl |= (RADEON_XCRT_CNT_EN |
646 RADEON_CRTC_VSYNC_DIS |
647 RADEON_CRTC_HSYNC_DIS |
648 RADEON_CRTC_DISPLAY_DIS);
649
650 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
651 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
652
653 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
654 WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
655 WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
656 }
657
Dave Airlie4ce001a2009-08-13 16:32:14 +1000658 if (is_tv)
659 radeon_legacy_tv_adjust_crtc_reg(encoder, &crtc_h_total_disp,
660 &crtc_h_sync_strt_wid, &crtc_v_total_disp,
661 &crtc_v_sync_strt_wid);
662
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200663 WREG32(RADEON_CRTC_H_TOTAL_DISP + radeon_crtc->crtc_offset, crtc_h_total_disp);
664 WREG32(RADEON_CRTC_H_SYNC_STRT_WID + radeon_crtc->crtc_offset, crtc_h_sync_strt_wid);
665 WREG32(RADEON_CRTC_V_TOTAL_DISP + radeon_crtc->crtc_offset, crtc_v_total_disp);
666 WREG32(RADEON_CRTC_V_SYNC_STRT_WID + radeon_crtc->crtc_offset, crtc_v_sync_strt_wid);
667
668 return true;
669}
670
671static void radeon_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
672{
673 struct drm_device *dev = crtc->dev;
674 struct radeon_device *rdev = dev->dev_private;
675 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
676 struct drm_encoder *encoder;
677 uint32_t feedback_div = 0;
678 uint32_t frac_fb_div = 0;
679 uint32_t reference_div = 0;
680 uint32_t post_divider = 0;
681 uint32_t freq = 0;
682 uint8_t pll_gain;
683 int pll_flags = RADEON_PLL_LEGACY;
684 bool use_bios_divs = false;
685 /* PLL registers */
686 uint32_t pll_ref_div = 0;
687 uint32_t pll_fb_post_div = 0;
688 uint32_t htotal_cntl = 0;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000689 bool is_tv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200690 struct radeon_pll *pll;
691
692 struct {
693 int divider;
694 int bitvalue;
695 } *post_div, post_divs[] = {
696 /* From RAGE 128 VR/RAGE 128 GL Register
697 * Reference Manual (Technical Reference
698 * Manual P/N RRG-G04100-C Rev. 0.04), page
699 * 3-17 (PLL_DIV_[3:0]).
700 */
701 { 1, 0 }, /* VCLK_SRC */
702 { 2, 1 }, /* VCLK_SRC/2 */
703 { 4, 2 }, /* VCLK_SRC/4 */
704 { 8, 3 }, /* VCLK_SRC/8 */
705 { 3, 4 }, /* VCLK_SRC/3 */
706 { 16, 5 }, /* VCLK_SRC/16 */
707 { 6, 6 }, /* VCLK_SRC/6 */
708 { 12, 7 }, /* VCLK_SRC/12 */
709 { 0, 0 }
710 };
711
712 if (radeon_crtc->crtc_id)
713 pll = &rdev->clock.p2pll;
714 else
715 pll = &rdev->clock.p1pll;
716
717 if (mode->clock > 200000) /* range limits??? */
718 pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
719 else
720 pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
721
722 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
723 if (encoder->crtc == crtc) {
Dave Airlie4ce001a2009-08-13 16:32:14 +1000724 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
725
726 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
727 is_tv = true;
728 break;
729 }
730
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200731 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
732 pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
733 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS) {
734 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
735 struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
736 if (lvds) {
737 if (lvds->use_bios_dividers) {
738 pll_ref_div = lvds->panel_ref_divider;
739 pll_fb_post_div = (lvds->panel_fb_divider |
740 (lvds->panel_post_divider << 16));
741 htotal_cntl = 0;
742 use_bios_divs = true;
743 }
744 }
745 pll_flags |= RADEON_PLL_USE_REF_DIV;
746 }
747 }
748 }
749
750 DRM_DEBUG("\n");
751
752 if (!use_bios_divs) {
753 radeon_compute_pll(pll, mode->clock,
754 &freq, &feedback_div, &frac_fb_div,
755 &reference_div, &post_divider,
756 pll_flags);
757
758 for (post_div = &post_divs[0]; post_div->divider; ++post_div) {
759 if (post_div->divider == post_divider)
760 break;
761 }
762
763 if (!post_div->divider)
764 post_div = &post_divs[0];
765
766 DRM_DEBUG("dc=%u, fd=%d, rd=%d, pd=%d\n",
767 (unsigned)freq,
768 feedback_div,
769 reference_div,
770 post_divider);
771
772 pll_ref_div = reference_div;
773#if defined(__powerpc__) && (0) /* TODO */
774 /* apparently programming this otherwise causes a hang??? */
775 if (info->MacModel == RADEON_MAC_IBOOK)
776 pll_fb_post_div = 0x000600ad;
777 else
778#endif
779 pll_fb_post_div = (feedback_div | (post_div->bitvalue << 16));
780
781 htotal_cntl = mode->htotal & 0x7;
782
783 }
784
785 pll_gain = radeon_compute_pll_gain(pll->reference_freq,
786 pll_ref_div & 0x3ff,
787 pll_fb_post_div & 0x7ff);
788
789 if (radeon_crtc->crtc_id) {
790 uint32_t pixclks_cntl = ((RREG32_PLL(RADEON_PIXCLKS_CNTL) &
791 ~(RADEON_PIX2CLK_SRC_SEL_MASK)) |
792 RADEON_PIX2CLK_SRC_SEL_P2PLLCLK);
793
Dave Airlie4ce001a2009-08-13 16:32:14 +1000794 if (is_tv) {
795 radeon_legacy_tv_adjust_pll2(encoder, &htotal_cntl,
796 &pll_ref_div, &pll_fb_post_div,
797 &pixclks_cntl);
798 }
799
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800 WREG32_PLL_P(RADEON_PIXCLKS_CNTL,
801 RADEON_PIX2CLK_SRC_SEL_CPUCLK,
802 ~(RADEON_PIX2CLK_SRC_SEL_MASK));
803
804 WREG32_PLL_P(RADEON_P2PLL_CNTL,
805 RADEON_P2PLL_RESET
806 | RADEON_P2PLL_ATOMIC_UPDATE_EN
807 | ((uint32_t)pll_gain << RADEON_P2PLL_PVG_SHIFT),
808 ~(RADEON_P2PLL_RESET
809 | RADEON_P2PLL_ATOMIC_UPDATE_EN
810 | RADEON_P2PLL_PVG_MASK));
811
812 WREG32_PLL_P(RADEON_P2PLL_REF_DIV,
813 pll_ref_div,
814 ~RADEON_P2PLL_REF_DIV_MASK);
815
816 WREG32_PLL_P(RADEON_P2PLL_DIV_0,
817 pll_fb_post_div,
818 ~RADEON_P2PLL_FB0_DIV_MASK);
819
820 WREG32_PLL_P(RADEON_P2PLL_DIV_0,
821 pll_fb_post_div,
822 ~RADEON_P2PLL_POST0_DIV_MASK);
823
824 radeon_pll2_write_update(dev);
825 radeon_pll2_wait_for_read_update_complete(dev);
826
827 WREG32_PLL(RADEON_HTOTAL2_CNTL, htotal_cntl);
828
829 WREG32_PLL_P(RADEON_P2PLL_CNTL,
830 0,
831 ~(RADEON_P2PLL_RESET
832 | RADEON_P2PLL_SLEEP
833 | RADEON_P2PLL_ATOMIC_UPDATE_EN));
834
835 DRM_DEBUG("Wrote2: 0x%08x 0x%08x 0x%08x (0x%08x)\n",
836 (unsigned)pll_ref_div,
837 (unsigned)pll_fb_post_div,
838 (unsigned)htotal_cntl,
839 RREG32_PLL(RADEON_P2PLL_CNTL));
840 DRM_DEBUG("Wrote2: rd=%u, fd=%u, pd=%u\n",
841 (unsigned)pll_ref_div & RADEON_P2PLL_REF_DIV_MASK,
842 (unsigned)pll_fb_post_div & RADEON_P2PLL_FB0_DIV_MASK,
843 (unsigned)((pll_fb_post_div &
844 RADEON_P2PLL_POST0_DIV_MASK) >> 16));
845
846 mdelay(50); /* Let the clock to lock */
847
848 WREG32_PLL_P(RADEON_PIXCLKS_CNTL,
849 RADEON_PIX2CLK_SRC_SEL_P2PLLCLK,
850 ~(RADEON_PIX2CLK_SRC_SEL_MASK));
851
852 WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
853 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +1000854 uint32_t pixclks_cntl;
855
856
857 if (is_tv) {
858 pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
859 radeon_legacy_tv_adjust_pll1(encoder, &htotal_cntl, &pll_ref_div,
860 &pll_fb_post_div, &pixclks_cntl);
861 }
862
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863 if (rdev->flags & RADEON_IS_MOBILITY) {
864 /* A temporal workaround for the occational blanking on certain laptop panels.
865 This appears to related to the PLL divider registers (fail to lock?).
866 It occurs even when all dividers are the same with their old settings.
867 In this case we really don't need to fiddle with PLL registers.
868 By doing this we can avoid the blanking problem with some panels.
869 */
870 if ((pll_ref_div == (RREG32_PLL(RADEON_PPLL_REF_DIV) & RADEON_PPLL_REF_DIV_MASK)) &&
871 (pll_fb_post_div == (RREG32_PLL(RADEON_PPLL_DIV_3) &
872 (RADEON_PPLL_POST3_DIV_MASK | RADEON_PPLL_FB3_DIV_MASK)))) {
873 WREG32_P(RADEON_CLOCK_CNTL_INDEX,
874 RADEON_PLL_DIV_SEL,
875 ~(RADEON_PLL_DIV_SEL));
876 r100_pll_errata_after_index(rdev);
877 return;
878 }
879 }
880
881 WREG32_PLL_P(RADEON_VCLK_ECP_CNTL,
882 RADEON_VCLK_SRC_SEL_CPUCLK,
883 ~(RADEON_VCLK_SRC_SEL_MASK));
884 WREG32_PLL_P(RADEON_PPLL_CNTL,
885 RADEON_PPLL_RESET
886 | RADEON_PPLL_ATOMIC_UPDATE_EN
887 | RADEON_PPLL_VGA_ATOMIC_UPDATE_EN
888 | ((uint32_t)pll_gain << RADEON_PPLL_PVG_SHIFT),
889 ~(RADEON_PPLL_RESET
890 | RADEON_PPLL_ATOMIC_UPDATE_EN
891 | RADEON_PPLL_VGA_ATOMIC_UPDATE_EN
892 | RADEON_PPLL_PVG_MASK));
893
894 WREG32_P(RADEON_CLOCK_CNTL_INDEX,
895 RADEON_PLL_DIV_SEL,
896 ~(RADEON_PLL_DIV_SEL));
897 r100_pll_errata_after_index(rdev);
898
899 if (ASIC_IS_R300(rdev) ||
900 (rdev->family == CHIP_RS300) ||
901 (rdev->family == CHIP_RS400) ||
902 (rdev->family == CHIP_RS480)) {
903 if (pll_ref_div & R300_PPLL_REF_DIV_ACC_MASK) {
904 /* When restoring console mode, use saved PPLL_REF_DIV
905 * setting.
906 */
907 WREG32_PLL_P(RADEON_PPLL_REF_DIV,
908 pll_ref_div,
909 0);
910 } else {
911 /* R300 uses ref_div_acc field as real ref divider */
912 WREG32_PLL_P(RADEON_PPLL_REF_DIV,
913 (pll_ref_div << R300_PPLL_REF_DIV_ACC_SHIFT),
914 ~R300_PPLL_REF_DIV_ACC_MASK);
915 }
916 } else
917 WREG32_PLL_P(RADEON_PPLL_REF_DIV,
918 pll_ref_div,
919 ~RADEON_PPLL_REF_DIV_MASK);
920
921 WREG32_PLL_P(RADEON_PPLL_DIV_3,
922 pll_fb_post_div,
923 ~RADEON_PPLL_FB3_DIV_MASK);
924
925 WREG32_PLL_P(RADEON_PPLL_DIV_3,
926 pll_fb_post_div,
927 ~RADEON_PPLL_POST3_DIV_MASK);
928
929 radeon_pll_write_update(dev);
930 radeon_pll_wait_for_read_update_complete(dev);
931
932 WREG32_PLL(RADEON_HTOTAL_CNTL, htotal_cntl);
933
934 WREG32_PLL_P(RADEON_PPLL_CNTL,
935 0,
936 ~(RADEON_PPLL_RESET
937 | RADEON_PPLL_SLEEP
938 | RADEON_PPLL_ATOMIC_UPDATE_EN
939 | RADEON_PPLL_VGA_ATOMIC_UPDATE_EN));
940
941 DRM_DEBUG("Wrote: 0x%08x 0x%08x 0x%08x (0x%08x)\n",
942 pll_ref_div,
943 pll_fb_post_div,
944 (unsigned)htotal_cntl,
945 RREG32_PLL(RADEON_PPLL_CNTL));
946 DRM_DEBUG("Wrote: rd=%d, fd=%d, pd=%d\n",
947 pll_ref_div & RADEON_PPLL_REF_DIV_MASK,
948 pll_fb_post_div & RADEON_PPLL_FB3_DIV_MASK,
949 (pll_fb_post_div & RADEON_PPLL_POST3_DIV_MASK) >> 16);
950
951 mdelay(50); /* Let the clock to lock */
952
953 WREG32_PLL_P(RADEON_VCLK_ECP_CNTL,
954 RADEON_VCLK_SRC_SEL_PPLLCLK,
955 ~(RADEON_VCLK_SRC_SEL_MASK));
956
Dave Airlie4ce001a2009-08-13 16:32:14 +1000957 if (is_tv)
958 WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200959 }
960}
961
962static bool radeon_crtc_mode_fixup(struct drm_crtc *crtc,
963 struct drm_display_mode *mode,
964 struct drm_display_mode *adjusted_mode)
965{
Jerome Glissec93bb852009-07-13 21:04:08 +0200966 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
967 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200968 return true;
969}
970
971static int radeon_crtc_mode_set(struct drm_crtc *crtc,
972 struct drm_display_mode *mode,
973 struct drm_display_mode *adjusted_mode,
974 int x, int y, struct drm_framebuffer *old_fb)
975{
Jerome Glissec93bb852009-07-13 21:04:08 +0200976 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
977 struct drm_device *dev = crtc->dev;
978 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979
980 /* TODO TV */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200981 radeon_crtc_set_base(crtc, x, y, old_fb);
982 radeon_set_crtc_timing(crtc, adjusted_mode);
983 radeon_set_pll(crtc, adjusted_mode);
Jerome Glissec93bb852009-07-13 21:04:08 +0200984 radeon_bandwidth_update(rdev);
985 if (radeon_crtc->crtc_id == 0) {
986 radeon_legacy_rmx_mode_set(crtc, mode, adjusted_mode);
987 } else {
988 if (radeon_crtc->rmx_type != RMX_OFF) {
989 /* FIXME: only first crtc has rmx what should we
990 * do ?
991 */
992 DRM_ERROR("Mode need scaling but only first crtc can do that.\n");
993 }
994 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200995 return 0;
996}
997
998static void radeon_crtc_prepare(struct drm_crtc *crtc)
999{
1000 radeon_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1001}
1002
1003static void radeon_crtc_commit(struct drm_crtc *crtc)
1004{
1005 radeon_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
1006}
1007
1008static const struct drm_crtc_helper_funcs legacy_helper_funcs = {
1009 .dpms = radeon_crtc_dpms,
1010 .mode_fixup = radeon_crtc_mode_fixup,
1011 .mode_set = radeon_crtc_mode_set,
1012 .mode_set_base = radeon_crtc_set_base,
1013 .prepare = radeon_crtc_prepare,
1014 .commit = radeon_crtc_commit,
1015};
1016
1017
1018void radeon_legacy_init_crtc(struct drm_device *dev,
1019 struct radeon_crtc *radeon_crtc)
1020{
1021 if (radeon_crtc->crtc_id == 1)
1022 radeon_crtc->crtc_offset = RADEON_CRTC2_H_TOTAL_DISP - RADEON_CRTC_H_TOTAL_DISP;
1023 drm_crtc_helper_add(&radeon_crtc->base, &legacy_helper_funcs);
1024}