blob: 938f198f3562f56e18ad8fde83480310a9de8227 [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800pci
23 Abstract: rt2800pci device specific routines.
24 Supported chipsets: RT2800E & RT2800ED.
25 */
26
27#include <linux/crc-ccitt.h>
28#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/pci.h>
34#include <linux/platform_device.h>
35#include <linux/eeprom_93cx6.h>
36
37#include "rt2x00.h"
38#include "rt2x00pci.h"
39#include "rt2x00soc.h"
Bartlomiej Zolnierkiewicz7ef5cc92009-11-04 18:35:32 +010040#include "rt2800lib.h"
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010041#include "rt2800.h"
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020042#include "rt2800pci.h"
43
44#ifdef CONFIG_RT2800PCI_PCI_MODULE
45#define CONFIG_RT2800PCI_PCI
46#endif
47
48#ifdef CONFIG_RT2800PCI_WISOC_MODULE
49#define CONFIG_RT2800PCI_WISOC
50#endif
51
52/*
53 * Allow hardware encryption to be disabled.
54 */
55static int modparam_nohwcrypt = 1;
56module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
57MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
58
59/*
60 * Register access.
Bartlomiej Zolnierkiewicz8807bb82009-11-04 18:32:32 +010061 * All access to the CSR registers will go through the methods
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010062 * rt2800_register_read and rt2800_register_write.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020063 * BBP and RF register require indirect register access,
Bartlomiej Zolnierkiewicz8807bb82009-11-04 18:32:32 +010064 * and use the CSR registers BBPCSR and RFCSR to achieve this.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020065 * These indirect registers work with busy bits,
66 * and we will try maximal REGISTER_BUSY_COUNT times to access
67 * the register while taking a REGISTER_BUSY_DELAY us delay
68 * between each attampt. When the busy bit is still set at that time,
69 * the access attempt is considered to have failed,
70 * and we will print an error.
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010071 * The _lock versions must be used if you already hold the csr_mutex
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020072 */
73#define WAIT_FOR_BBP(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010074 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020075#define WAIT_FOR_RFCSR(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010076 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020077#define WAIT_FOR_RF(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010078 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020079#define WAIT_FOR_MCU(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010080 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
81 H2M_MAILBOX_CSR_OWNER, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020082
83static void rt2800pci_bbp_write(struct rt2x00_dev *rt2x00dev,
84 const unsigned int word, const u8 value)
85{
86 u32 reg;
87
88 mutex_lock(&rt2x00dev->csr_mutex);
89
90 /*
91 * Wait until the BBP becomes available, afterwards we
92 * can safely write the new data into the register.
93 */
94 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
95 reg = 0;
96 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
97 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
98 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
99 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +0100100 if (rt2x00_intf_is_pci(rt2x00dev))
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200102
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100103 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200104 }
105
106 mutex_unlock(&rt2x00dev->csr_mutex);
107}
108
109static void rt2800pci_bbp_read(struct rt2x00_dev *rt2x00dev,
110 const unsigned int word, u8 *value)
111{
112 u32 reg;
113
114 mutex_lock(&rt2x00dev->csr_mutex);
115
116 /*
117 * Wait until the BBP becomes available, afterwards we
118 * can safely write the read request into the register.
119 * After the data has been written, we wait until hardware
120 * returns the correct value, if at any time the register
121 * doesn't become available in time, reg will be 0xffffffff
122 * which means we return 0xff to the caller.
123 */
124 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
125 reg = 0;
126 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
127 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
128 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +0100129 if (rt2x00_intf_is_pci(rt2x00dev))
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200131
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100132 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200133
134 WAIT_FOR_BBP(rt2x00dev, &reg);
135 }
136
137 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
138
139 mutex_unlock(&rt2x00dev->csr_mutex);
140}
141
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100142static inline void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
143 const unsigned int word, const u8 value)
144{
145 rt2800pci_bbp_write(rt2x00dev, word, value);
146}
147
148static inline void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
149 const unsigned int word, u8 *value)
150{
151 rt2800pci_bbp_read(rt2x00dev, word, value);
152}
153
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200154static void rt2800pci_rfcsr_write(struct rt2x00_dev *rt2x00dev,
155 const unsigned int word, const u8 value)
156{
157 u32 reg;
158
159 mutex_lock(&rt2x00dev->csr_mutex);
160
161 /*
162 * Wait until the RFCSR becomes available, afterwards we
163 * can safely write the new data into the register.
164 */
165 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
166 reg = 0;
167 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
168 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
169 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
170 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
171
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100172 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200173 }
174
175 mutex_unlock(&rt2x00dev->csr_mutex);
176}
177
178static void rt2800pci_rfcsr_read(struct rt2x00_dev *rt2x00dev,
179 const unsigned int word, u8 *value)
180{
181 u32 reg;
182
183 mutex_lock(&rt2x00dev->csr_mutex);
184
185 /*
186 * Wait until the RFCSR becomes available, afterwards we
187 * can safely write the read request into the register.
188 * After the data has been written, we wait until hardware
189 * returns the correct value, if at any time the register
190 * doesn't become available in time, reg will be 0xffffffff
191 * which means we return 0xff to the caller.
192 */
193 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
194 reg = 0;
195 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
196 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
197 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
198
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100199 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200200
201 WAIT_FOR_RFCSR(rt2x00dev, &reg);
202 }
203
204 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
205
206 mutex_unlock(&rt2x00dev->csr_mutex);
207}
208
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100209static inline void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
210 const unsigned int word, const u8 value)
211{
212 rt2800pci_rfcsr_write(rt2x00dev, word, value);
213}
214
215static inline void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
216 const unsigned int word, u8 *value)
217{
218 rt2800pci_rfcsr_read(rt2x00dev, word, value);
219}
220
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200221static void rt2800pci_rf_write(struct rt2x00_dev *rt2x00dev,
222 const unsigned int word, const u32 value)
223{
224 u32 reg;
225
226 mutex_lock(&rt2x00dev->csr_mutex);
227
228 /*
229 * Wait until the RF becomes available, afterwards we
230 * can safely write the new data into the register.
231 */
232 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
233 reg = 0;
234 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
235 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
236 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
237 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
238
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100239 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200240 rt2x00_rf_write(rt2x00dev, word, value);
241 }
242
243 mutex_unlock(&rt2x00dev->csr_mutex);
244}
245
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100246static inline void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
247 const unsigned int word, const u32 value)
248{
249 rt2800pci_rf_write(rt2x00dev, word, value);
250}
251
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200252static void rt2800pci_mcu_request(struct rt2x00_dev *rt2x00dev,
253 const u8 command, const u8 token,
254 const u8 arg0, const u8 arg1)
255{
256 u32 reg;
257
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +0100258 if (rt2x00_intf_is_pci(rt2x00dev)) {
259 /*
260 * RT2880 and RT3052 don't support MCU requests.
261 */
262 if (rt2x00_rt(&rt2x00dev->chip, RT2880) ||
263 rt2x00_rt(&rt2x00dev->chip, RT3052))
264 return;
265 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200266
267 mutex_lock(&rt2x00dev->csr_mutex);
268
269 /*
270 * Wait until the MCU becomes available, afterwards we
271 * can safely write the new data into the register.
272 */
273 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
274 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
275 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
276 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
277 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100278 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200279
280 reg = 0;
281 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100282 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200283 }
284
285 mutex_unlock(&rt2x00dev->csr_mutex);
286}
287
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100288static inline void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
289 const u8 command, const u8 token,
290 const u8 arg0, const u8 arg1)
291{
292 rt2800pci_mcu_request(rt2x00dev, command, token, arg0, arg1);
293}
294
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200295static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
296{
297 unsigned int i;
298 u32 reg;
299
300 for (i = 0; i < 200; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100301 rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200302
303 if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
304 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
305 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
306 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
307 break;
308
309 udelay(REGISTER_BUSY_DELAY);
310 }
311
312 if (i == 200)
313 ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
314
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100315 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
316 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200317}
318
319#ifdef CONFIG_RT2800PCI_WISOC
320static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
321{
322 u32 *base_addr = (u32 *) KSEG1ADDR(0x1F040000); /* XXX for RT3052 */
323
324 memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
325}
326#else
327static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
328{
329}
330#endif /* CONFIG_RT2800PCI_WISOC */
331
332#ifdef CONFIG_RT2800PCI_PCI
333static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
334{
335 struct rt2x00_dev *rt2x00dev = eeprom->data;
336 u32 reg;
337
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100338 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200339
340 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
341 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
342 eeprom->reg_data_clock =
343 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
344 eeprom->reg_chip_select =
345 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
346}
347
348static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
349{
350 struct rt2x00_dev *rt2x00dev = eeprom->data;
351 u32 reg = 0;
352
353 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
354 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
355 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
356 !!eeprom->reg_data_clock);
357 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
358 !!eeprom->reg_chip_select);
359
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100360 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200361}
362
363static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
364{
365 struct eeprom_93cx6 eeprom;
366 u32 reg;
367
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100368 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200369
370 eeprom.data = rt2x00dev;
371 eeprom.register_read = rt2800pci_eepromregister_read;
372 eeprom.register_write = rt2800pci_eepromregister_write;
373 eeprom.width = !rt2x00_get_field32(reg, E2PROM_CSR_TYPE) ?
374 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
375 eeprom.reg_data_in = 0;
376 eeprom.reg_data_out = 0;
377 eeprom.reg_data_clock = 0;
378 eeprom.reg_chip_select = 0;
379
380 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
381 EEPROM_SIZE / sizeof(u16));
382}
383
384static void rt2800pci_efuse_read(struct rt2x00_dev *rt2x00dev,
385 unsigned int i)
386{
387 u32 reg;
388
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100389 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200390 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
391 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
392 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100393 rt2800_register_write(rt2x00dev, EFUSE_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200394
395 /* Wait until the EEPROM has been loaded */
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +0100396 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200397
398 /* Apparently the data is read from end to start */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100399 rt2800_register_read(rt2x00dev, EFUSE_DATA3,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200400 (u32 *)&rt2x00dev->eeprom[i]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100401 rt2800_register_read(rt2x00dev, EFUSE_DATA2,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200402 (u32 *)&rt2x00dev->eeprom[i + 2]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100403 rt2800_register_read(rt2x00dev, EFUSE_DATA1,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200404 (u32 *)&rt2x00dev->eeprom[i + 4]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100405 rt2800_register_read(rt2x00dev, EFUSE_DATA0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200406 (u32 *)&rt2x00dev->eeprom[i + 6]);
407}
408
409static void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
410{
411 unsigned int i;
412
413 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
414 rt2800pci_efuse_read(rt2x00dev, i);
415}
416#else
417static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
418{
419}
420
421static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
422{
423}
424#endif /* CONFIG_RT2800PCI_PCI */
425
426#ifdef CONFIG_RT2X00_LIB_DEBUGFS
427static const struct rt2x00debug rt2800pci_rt2x00debug = {
428 .owner = THIS_MODULE,
429 .csr = {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100430 .read = rt2800_register_read,
431 .write = rt2800_register_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200432 .flags = RT2X00DEBUGFS_OFFSET,
433 .word_base = CSR_REG_BASE,
434 .word_size = sizeof(u32),
435 .word_count = CSR_REG_SIZE / sizeof(u32),
436 },
437 .eeprom = {
438 .read = rt2x00_eeprom_read,
439 .write = rt2x00_eeprom_write,
440 .word_base = EEPROM_BASE,
441 .word_size = sizeof(u16),
442 .word_count = EEPROM_SIZE / sizeof(u16),
443 },
444 .bbp = {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100445 .read = rt2800_bbp_read,
446 .write = rt2800_bbp_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200447 .word_base = BBP_BASE,
448 .word_size = sizeof(u8),
449 .word_count = BBP_SIZE / sizeof(u8),
450 },
451 .rf = {
452 .read = rt2x00_rf_read,
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100453 .write = rt2800_rf_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200454 .word_base = RF_BASE,
455 .word_size = sizeof(u32),
456 .word_count = RF_SIZE / sizeof(u32),
457 },
458};
459#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
460
461static int rt2800pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
462{
463 u32 reg;
464
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100465 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200466 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
467}
468
469#ifdef CONFIG_RT2X00_LIB_LEDS
470static void rt2800pci_brightness_set(struct led_classdev *led_cdev,
471 enum led_brightness brightness)
472{
473 struct rt2x00_led *led =
474 container_of(led_cdev, struct rt2x00_led, led_dev);
475 unsigned int enabled = brightness != LED_OFF;
476 unsigned int bg_mode =
477 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
478 unsigned int polarity =
479 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
480 EEPROM_FREQ_LED_POLARITY);
481 unsigned int ledmode =
482 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
483 EEPROM_FREQ_LED_MODE);
484
485 if (led->type == LED_TYPE_RADIO) {
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100486 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200487 enabled ? 0x20 : 0);
488 } else if (led->type == LED_TYPE_ASSOC) {
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100489 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200490 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
491 } else if (led->type == LED_TYPE_QUALITY) {
492 /*
493 * The brightness is divided into 6 levels (0 - 5),
494 * The specs tell us the following levels:
495 * 0, 1 ,3, 7, 15, 31
496 * to determine the level in a simple way we can simply
497 * work with bitshifting:
498 * (1 << level) - 1
499 */
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100500 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200501 (1 << brightness / (LED_FULL / 6)) - 1,
502 polarity);
503 }
504}
505
506static int rt2800pci_blink_set(struct led_classdev *led_cdev,
507 unsigned long *delay_on,
508 unsigned long *delay_off)
509{
510 struct rt2x00_led *led =
511 container_of(led_cdev, struct rt2x00_led, led_dev);
512 u32 reg;
513
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100514 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200515 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
516 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
517 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
518 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
519 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
520 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
521 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100522 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200523
524 return 0;
525}
526
527static void rt2800pci_init_led(struct rt2x00_dev *rt2x00dev,
528 struct rt2x00_led *led,
529 enum led_type type)
530{
531 led->rt2x00dev = rt2x00dev;
532 led->type = type;
533 led->led_dev.brightness_set = rt2800pci_brightness_set;
534 led->led_dev.blink_set = rt2800pci_blink_set;
535 led->flags = LED_INITIALIZED;
536}
537#endif /* CONFIG_RT2X00_LIB_LEDS */
538
539/*
540 * Configuration handlers.
541 */
542static void rt2800pci_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
543 struct rt2x00lib_crypto *crypto,
544 struct ieee80211_key_conf *key)
545{
546 struct mac_wcid_entry wcid_entry;
547 struct mac_iveiv_entry iveiv_entry;
548 u32 offset;
549 u32 reg;
550
551 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
552
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100553 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200554 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
555 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
556 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
557 (crypto->cmd == SET_KEY) * crypto->cipher);
558 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
559 (crypto->cmd == SET_KEY) * crypto->bssidx);
560 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100561 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200562
563 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
564
565 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
566 if ((crypto->cipher == CIPHER_TKIP) ||
567 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
568 (crypto->cipher == CIPHER_AES))
569 iveiv_entry.iv[3] |= 0x20;
570 iveiv_entry.iv[3] |= key->keyidx << 6;
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100571 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200572 &iveiv_entry, sizeof(iveiv_entry));
573
574 offset = MAC_WCID_ENTRY(key->hw_key_idx);
575
576 memset(&wcid_entry, 0, sizeof(wcid_entry));
577 if (crypto->cmd == SET_KEY)
578 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100579 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200580 &wcid_entry, sizeof(wcid_entry));
581}
582
583static int rt2800pci_config_shared_key(struct rt2x00_dev *rt2x00dev,
584 struct rt2x00lib_crypto *crypto,
585 struct ieee80211_key_conf *key)
586{
587 struct hw_key_entry key_entry;
588 struct rt2x00_field32 field;
589 u32 offset;
590 u32 reg;
591
592 if (crypto->cmd == SET_KEY) {
593 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
594
595 memcpy(key_entry.key, crypto->key,
596 sizeof(key_entry.key));
597 memcpy(key_entry.tx_mic, crypto->tx_mic,
598 sizeof(key_entry.tx_mic));
599 memcpy(key_entry.rx_mic, crypto->rx_mic,
600 sizeof(key_entry.rx_mic));
601
602 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100603 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200604 &key_entry, sizeof(key_entry));
605 }
606
607 /*
608 * The cipher types are stored over multiple registers
609 * starting with SHARED_KEY_MODE_BASE each word will have
610 * 32 bits and contains the cipher types for 2 bssidx each.
611 * Using the correct defines correctly will cause overhead,
612 * so just calculate the correct offset.
613 */
614 field.bit_offset = 4 * (key->hw_key_idx % 8);
615 field.bit_mask = 0x7 << field.bit_offset;
616
617 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
618
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100619 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200620 rt2x00_set_field32(&reg, field,
621 (crypto->cmd == SET_KEY) * crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100622 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200623
624 /*
625 * Update WCID information
626 */
627 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
628
629 return 0;
630}
631
632static int rt2800pci_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
633 struct rt2x00lib_crypto *crypto,
634 struct ieee80211_key_conf *key)
635{
636 struct hw_key_entry key_entry;
637 u32 offset;
638
639 if (crypto->cmd == SET_KEY) {
640 /*
641 * 1 pairwise key is possible per AID, this means that the AID
642 * equals our hw_key_idx. Make sure the WCID starts _after_ the
643 * last possible shared key entry.
644 */
645 if (crypto->aid > (256 - 32))
646 return -ENOSPC;
647
648 key->hw_key_idx = 32 + crypto->aid;
649
650
651 memcpy(key_entry.key, crypto->key,
652 sizeof(key_entry.key));
653 memcpy(key_entry.tx_mic, crypto->tx_mic,
654 sizeof(key_entry.tx_mic));
655 memcpy(key_entry.rx_mic, crypto->rx_mic,
656 sizeof(key_entry.rx_mic));
657
658 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100659 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200660 &key_entry, sizeof(key_entry));
661 }
662
663 /*
664 * Update WCID information
665 */
666 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
667
668 return 0;
669}
670
671static void rt2800pci_config_filter(struct rt2x00_dev *rt2x00dev,
672 const unsigned int filter_flags)
673{
674 u32 reg;
675
676 /*
677 * Start configuration steps.
678 * Note that the version error will always be dropped
679 * and broadcast frames will always be accepted since
680 * there is no filter for it at this time.
681 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100682 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200683 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
684 !(filter_flags & FIF_FCSFAIL));
685 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
686 !(filter_flags & FIF_PLCPFAIL));
687 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
688 !(filter_flags & FIF_PROMISC_IN_BSS));
689 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
690 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
691 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
692 !(filter_flags & FIF_ALLMULTI));
693 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
694 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
695 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
696 !(filter_flags & FIF_CONTROL));
697 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
698 !(filter_flags & FIF_CONTROL));
699 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
700 !(filter_flags & FIF_CONTROL));
701 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
702 !(filter_flags & FIF_CONTROL));
703 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
704 !(filter_flags & FIF_CONTROL));
705 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
706 !(filter_flags & FIF_PSPOLL));
707 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
708 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
709 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
710 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100711 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200712}
713
714static void rt2800pci_config_intf(struct rt2x00_dev *rt2x00dev,
715 struct rt2x00_intf *intf,
716 struct rt2x00intf_conf *conf,
717 const unsigned int flags)
718{
719 unsigned int beacon_base;
720 u32 reg;
721
722 if (flags & CONFIG_UPDATE_TYPE) {
723 /*
724 * Clear current synchronisation setup.
725 * For the Beacon base registers we only need to clear
726 * the first byte since that byte contains the VALID and OWNER
727 * bits which (when set to 0) will invalidate the entire beacon.
728 */
729 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100730 rt2800_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200731
732 /*
733 * Enable synchronisation.
734 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100735 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200736 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
737 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
738 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100739 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200740 }
741
742 if (flags & CONFIG_UPDATE_MAC) {
743 reg = le32_to_cpu(conf->mac[1]);
744 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
745 conf->mac[1] = cpu_to_le32(reg);
746
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100747 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200748 conf->mac, sizeof(conf->mac));
749 }
750
751 if (flags & CONFIG_UPDATE_BSSID) {
752 reg = le32_to_cpu(conf->bssid[1]);
753 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
754 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
755 conf->bssid[1] = cpu_to_le32(reg);
756
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100757 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200758 conf->bssid, sizeof(conf->bssid));
759 }
760}
761
762static void rt2800pci_config_erp(struct rt2x00_dev *rt2x00dev,
763 struct rt2x00lib_erp *erp)
764{
765 u32 reg;
766
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100767 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200768 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100769 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200770
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100771 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200772 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
773 !!erp->short_preamble);
774 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
775 !!erp->short_preamble);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100776 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200777
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100778 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200779 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
780 erp->cts_protection ? 2 : 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100781 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200782
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100783 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200784 erp->basic_rates);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100785 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200786
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100787 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200788 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
789 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100790 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200791
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100792 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200793 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
794 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
795 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
796 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
797 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100798 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200799
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100800 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200801 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
802 erp->beacon_int * 16);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100803 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200804}
805
806static void rt2800pci_config_ant(struct rt2x00_dev *rt2x00dev,
807 struct antenna_setup *ant)
808{
809 u8 r1;
810 u8 r3;
811
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100812 rt2800_bbp_read(rt2x00dev, 1, &r1);
813 rt2800_bbp_read(rt2x00dev, 3, &r3);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200814
815 /*
816 * Configure the TX antenna.
817 */
818 switch ((int)ant->tx) {
819 case 1:
820 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +0100821 if (rt2x00_intf_is_pci(rt2x00dev))
822 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200823 break;
824 case 2:
825 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
826 break;
827 case 3:
828 /* Do nothing */
829 break;
830 }
831
832 /*
833 * Configure the RX antenna.
834 */
835 switch ((int)ant->rx) {
836 case 1:
837 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
838 break;
839 case 2:
840 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
841 break;
842 case 3:
843 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
844 break;
845 }
846
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100847 rt2800_bbp_write(rt2x00dev, 3, r3);
848 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200849}
850
851static void rt2800pci_config_lna_gain(struct rt2x00_dev *rt2x00dev,
852 struct rt2x00lib_conf *libconf)
853{
854 u16 eeprom;
855 short lna_gain;
856
857 if (libconf->rf.channel <= 14) {
858 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
859 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
860 } else if (libconf->rf.channel <= 64) {
861 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
862 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
863 } else if (libconf->rf.channel <= 128) {
864 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
865 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
866 } else {
867 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
868 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
869 }
870
871 rt2x00dev->lna_gain = lna_gain;
872}
873
874static void rt2800pci_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
875 struct ieee80211_conf *conf,
876 struct rf_channel *rf,
877 struct channel_info *info)
878{
879 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
880
881 if (rt2x00dev->default_ant.tx == 1)
882 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
883
884 if (rt2x00dev->default_ant.rx == 1) {
885 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
886 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
887 } else if (rt2x00dev->default_ant.rx == 2)
888 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
889
890 if (rf->channel > 14) {
891 /*
892 * When TX power is below 0, we should increase it by 7 to
893 * make it a positive value (Minumum value is -7).
894 * However this means that values between 0 and 7 have
895 * double meaning, and we should set a 7DBm boost flag.
896 */
897 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
898 (info->tx_power1 >= 0));
899
900 if (info->tx_power1 < 0)
901 info->tx_power1 += 7;
902
903 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
904 TXPOWER_A_TO_DEV(info->tx_power1));
905
906 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
907 (info->tx_power2 >= 0));
908
909 if (info->tx_power2 < 0)
910 info->tx_power2 += 7;
911
912 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
913 TXPOWER_A_TO_DEV(info->tx_power2));
914 } else {
915 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
916 TXPOWER_G_TO_DEV(info->tx_power1));
917 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
918 TXPOWER_G_TO_DEV(info->tx_power2));
919 }
920
921 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
922
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100923 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
924 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
925 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
926 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200927
928 udelay(200);
929
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100930 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
931 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
932 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
933 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200934
935 udelay(200);
936
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100937 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
938 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
939 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
940 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200941}
942
943static void rt2800pci_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
944 struct ieee80211_conf *conf,
945 struct rf_channel *rf,
946 struct channel_info *info)
947{
948 u8 rfcsr;
949
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100950 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
951 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf3);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200952
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100953 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200954 rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100955 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200956
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100957 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200958 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
959 TXPOWER_G_TO_DEV(info->tx_power1));
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100960 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200961
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100962 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200963 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100964 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200965
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100966 rt2800_rfcsr_write(rt2x00dev, 24,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200967 rt2x00dev->calibration[conf_is_ht40(conf)]);
968
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100969 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200970 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100971 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200972}
973
974static void rt2800pci_config_channel(struct rt2x00_dev *rt2x00dev,
975 struct ieee80211_conf *conf,
976 struct rf_channel *rf,
977 struct channel_info *info)
978{
979 u32 reg;
980 unsigned int tx_pin;
981 u8 bbp;
982
983 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
984 rt2800pci_config_channel_rt2x(rt2x00dev, conf, rf, info);
985 else
986 rt2800pci_config_channel_rt3x(rt2x00dev, conf, rf, info);
987
988 /*
989 * Change BBP settings
990 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100991 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
992 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
993 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
994 rt2800_bbp_write(rt2x00dev, 86, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200995
996 if (rf->channel <= 14) {
997 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100998 rt2800_bbp_write(rt2x00dev, 82, 0x62);
999 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001000 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001001 rt2800_bbp_write(rt2x00dev, 82, 0x84);
1002 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001003 }
1004 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001005 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001006
1007 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001008 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001009 else
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001010 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001011 }
1012
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001013 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001014 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
1015 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1016 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001017 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001018
1019 tx_pin = 0;
1020
1021 /* Turn on unused PA or LNA when not using 1T or 1R */
1022 if (rt2x00dev->default_ant.tx != 1) {
1023 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1024 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1025 }
1026
1027 /* Turn on unused PA or LNA when not using 1T or 1R */
1028 if (rt2x00dev->default_ant.rx != 1) {
1029 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1030 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1031 }
1032
1033 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1034 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1035 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1036 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1037 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1038 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1039
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001040 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001041
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001042 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001043 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001044 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001045
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001046 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001047 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001048 rt2800_bbp_write(rt2x00dev, 3, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001049
1050 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
1051 if (conf_is_ht40(conf)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001052 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1053 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1054 rt2800_bbp_write(rt2x00dev, 73, 0x16);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001055 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001056 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1057 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1058 rt2800_bbp_write(rt2x00dev, 73, 0x11);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001059 }
1060 }
1061
1062 msleep(1);
1063}
1064
1065static void rt2800pci_config_txpower(struct rt2x00_dev *rt2x00dev,
1066 const int txpower)
1067{
1068 u32 reg;
1069 u32 value = TXPOWER_G_TO_DEV(txpower);
1070 u8 r1;
1071
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001072 rt2800_bbp_read(rt2x00dev, 1, &r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001073 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001074 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001075
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001076 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001077 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
1078 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
1079 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
1080 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
1081 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
1082 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
1083 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
1084 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001085 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001086
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001087 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001088 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
1089 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
1090 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
1091 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
1092 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
1093 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
1094 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
1095 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001096 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001097
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001098 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001099 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
1100 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
1101 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
1102 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
1103 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
1104 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
1105 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
1106 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001107 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001108
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001109 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001110 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
1111 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
1112 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
1113 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
1114 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
1115 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
1116 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
1117 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001118 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001119
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001120 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001121 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
1122 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
1123 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
1124 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001125 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001126}
1127
1128static void rt2800pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1129 struct rt2x00lib_conf *libconf)
1130{
1131 u32 reg;
1132
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001133 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001134 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1135 libconf->conf->short_frame_max_tx_count);
1136 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1137 libconf->conf->long_frame_max_tx_count);
1138 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1139 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1140 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1141 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001142 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001143}
1144
1145static void rt2800pci_config_ps(struct rt2x00_dev *rt2x00dev,
1146 struct rt2x00lib_conf *libconf)
1147{
1148 enum dev_state state =
1149 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1150 STATE_SLEEP : STATE_AWAKE;
1151 u32 reg;
1152
1153 if (state == STATE_SLEEP) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001154 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001155
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001156 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001157 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1158 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1159 libconf->conf->listen_interval - 1);
1160 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001161 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001162
1163 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1164 } else {
1165 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1166
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001167 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001168 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1169 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1170 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001171 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001172 }
1173}
1174
1175static void rt2800pci_config(struct rt2x00_dev *rt2x00dev,
1176 struct rt2x00lib_conf *libconf,
1177 const unsigned int flags)
1178{
1179 /* Always recalculate LNA gain before changing configuration */
1180 rt2800pci_config_lna_gain(rt2x00dev, libconf);
1181
1182 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1183 rt2800pci_config_channel(rt2x00dev, libconf->conf,
1184 &libconf->rf, &libconf->channel);
1185 if (flags & IEEE80211_CONF_CHANGE_POWER)
1186 rt2800pci_config_txpower(rt2x00dev, libconf->conf->power_level);
1187 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1188 rt2800pci_config_retry_limit(rt2x00dev, libconf);
1189 if (flags & IEEE80211_CONF_CHANGE_PS)
1190 rt2800pci_config_ps(rt2x00dev, libconf);
1191}
1192
1193/*
1194 * Link tuning
1195 */
1196static void rt2800pci_link_stats(struct rt2x00_dev *rt2x00dev,
1197 struct link_qual *qual)
1198{
1199 u32 reg;
1200
1201 /*
1202 * Update FCS error count from register.
1203 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001204 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001205 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1206}
1207
1208static u8 rt2800pci_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1209{
1210 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ)
1211 return 0x2e + rt2x00dev->lna_gain;
1212
1213 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1214 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1215 else
1216 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1217}
1218
1219static inline void rt2800pci_set_vgc(struct rt2x00_dev *rt2x00dev,
1220 struct link_qual *qual, u8 vgc_level)
1221{
1222 if (qual->vgc_level != vgc_level) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001223 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001224 qual->vgc_level = vgc_level;
1225 qual->vgc_level_reg = vgc_level;
1226 }
1227}
1228
1229static void rt2800pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
1230 struct link_qual *qual)
1231{
1232 rt2800pci_set_vgc(rt2x00dev, qual,
1233 rt2800pci_get_default_vgc(rt2x00dev));
1234}
1235
1236static void rt2800pci_link_tuner(struct rt2x00_dev *rt2x00dev,
1237 struct link_qual *qual, const u32 count)
1238{
1239 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
1240 return;
1241
1242 /*
1243 * When RSSI is better then -80 increase VGC level with 0x10
1244 */
1245 rt2800pci_set_vgc(rt2x00dev, qual,
1246 rt2800pci_get_default_vgc(rt2x00dev) +
1247 ((qual->rssi > -80) * 0x10));
1248}
1249
1250/*
1251 * Firmware functions
1252 */
1253static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1254{
1255 return FIRMWARE_RT2860;
1256}
1257
1258static int rt2800pci_check_firmware(struct rt2x00_dev *rt2x00dev,
1259 const u8 *data, const size_t len)
1260{
1261 u16 fw_crc;
1262 u16 crc;
1263
1264 /*
1265 * Only support 8kb firmware files.
1266 */
1267 if (len != 8192)
1268 return FW_BAD_LENGTH;
1269
1270 /*
1271 * The last 2 bytes in the firmware array are the crc checksum itself,
1272 * this means that we should never pass those 2 bytes to the crc
1273 * algorithm.
1274 */
1275 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1276
1277 /*
1278 * Use the crc ccitt algorithm.
1279 * This will return the same value as the legacy driver which
1280 * used bit ordering reversion on the both the firmware bytes
1281 * before input input as well as on the final output.
1282 * Obviously using crc ccitt directly is much more efficient.
1283 */
1284 crc = crc_ccitt(~0, data, len - 2);
1285
1286 /*
1287 * There is a small difference between the crc-itu-t + bitrev and
1288 * the crc-ccitt crc calculation. In the latter method the 2 bytes
1289 * will be swapped, use swab16 to convert the crc to the correct
1290 * value.
1291 */
1292 crc = swab16(crc);
1293
1294 return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
1295}
1296
1297static int rt2800pci_load_firmware(struct rt2x00_dev *rt2x00dev,
1298 const u8 *data, const size_t len)
1299{
1300 unsigned int i;
1301 u32 reg;
1302
1303 /*
1304 * Wait for stable hardware.
1305 */
1306 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001307 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001308 if (reg && reg != ~0)
1309 break;
1310 msleep(1);
1311 }
1312
1313 if (i == REGISTER_BUSY_COUNT) {
1314 ERROR(rt2x00dev, "Unstable hardware.\n");
1315 return -EBUSY;
1316 }
1317
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001318 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
1319 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001320
1321 /*
1322 * Disable DMA, will be reenabled later when enabling
1323 * the radio.
1324 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001325 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001326 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1327 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1328 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1329 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1330 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001331 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001332
1333 /*
1334 * enable Host program ram write selection
1335 */
1336 reg = 0;
1337 rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001338 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001339
1340 /*
1341 * Write firmware to device.
1342 */
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01001343 rt2800_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001344 data, len);
1345
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001346 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
1347 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001348
1349 /*
1350 * Wait for device to stabilize.
1351 */
1352 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001353 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001354 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
1355 break;
1356 msleep(1);
1357 }
1358
1359 if (i == REGISTER_BUSY_COUNT) {
1360 ERROR(rt2x00dev, "PBF system register not ready.\n");
1361 return -EBUSY;
1362 }
1363
1364 /*
1365 * Disable interrupts
1366 */
1367 rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_RADIO_IRQ_OFF);
1368
1369 /*
1370 * Initialize BBP R/W access agent
1371 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001372 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1373 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001374
1375 return 0;
1376}
1377
1378/*
1379 * Initialization functions.
1380 */
1381static bool rt2800pci_get_entry_state(struct queue_entry *entry)
1382{
1383 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1384 u32 word;
1385
1386 if (entry->queue->qid == QID_RX) {
1387 rt2x00_desc_read(entry_priv->desc, 1, &word);
1388
1389 return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
1390 } else {
1391 rt2x00_desc_read(entry_priv->desc, 1, &word);
1392
1393 return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
1394 }
1395}
1396
1397static void rt2800pci_clear_entry(struct queue_entry *entry)
1398{
1399 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1400 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1401 u32 word;
1402
1403 if (entry->queue->qid == QID_RX) {
1404 rt2x00_desc_read(entry_priv->desc, 0, &word);
1405 rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
1406 rt2x00_desc_write(entry_priv->desc, 0, word);
1407
1408 rt2x00_desc_read(entry_priv->desc, 1, &word);
1409 rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
1410 rt2x00_desc_write(entry_priv->desc, 1, word);
1411 } else {
1412 rt2x00_desc_read(entry_priv->desc, 1, &word);
1413 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
1414 rt2x00_desc_write(entry_priv->desc, 1, word);
1415 }
1416}
1417
1418static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
1419{
1420 struct queue_entry_priv_pci *entry_priv;
1421 u32 reg;
1422
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001423 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001424 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
1425 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
1426 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
1427 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
1428 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
1429 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
1430 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001431 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001432
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001433 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
1434 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001435
1436 /*
1437 * Initialize registers.
1438 */
1439 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001440 rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
1441 rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
1442 rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
1443 rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001444
1445 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001446 rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
1447 rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
1448 rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
1449 rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001450
1451 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001452 rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
1453 rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
1454 rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
1455 rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001456
1457 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001458 rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
1459 rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
1460 rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
1461 rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001462
1463 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001464 rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
1465 rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
1466 rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
1467 rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001468
1469 /*
1470 * Enable global DMA configuration
1471 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001472 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001473 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1474 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1475 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001476 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001477
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001478 rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001479
1480 return 0;
1481}
1482
1483static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
1484{
1485 u32 reg;
1486 unsigned int i;
1487
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001488 if (rt2x00_intf_is_pci(rt2x00dev))
1489 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001490
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001491 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001492 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1493 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001494 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001495
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001496 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001497
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001498 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001499 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1500 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1501 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1502 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001503 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001504
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001505 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001506 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1507 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1508 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1509 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001510 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001511
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001512 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1513 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001514
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001515 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001516
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001517 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001518 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1519 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1520 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1521 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1522 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1523 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001524 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001525
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001526 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1527 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001528
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001529 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001530 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1531 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1532 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1533 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1534 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1535 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1536 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1537 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001538 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001539
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001540 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001541 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
1542 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001543 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001544
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001545 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001546 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
1547 if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
1548 rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
1549 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1550 else
1551 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1552 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1553 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001554 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001555
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001556 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001557
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001558 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001559 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
1560 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1561 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
1562 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1563 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001564 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001565
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001566 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001567 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
1568 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1569 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1570 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1571 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1572 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1573 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1574 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1575 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001576 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001577
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001578 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001579 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
1580 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1581 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1582 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1583 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1584 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1585 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1586 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1587 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001588 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001589
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001590 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001591 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1592 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1593 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1594 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1595 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1596 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1597 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1598 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1599 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001600 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001601
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001602 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001603 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
1604 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
1605 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1606 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1607 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1608 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1609 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1610 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1611 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001612 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001613
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001614 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001615 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1616 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1617 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1618 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1619 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1620 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1621 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1622 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1623 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001624 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001625
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001626 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001627 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1628 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1629 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1630 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1631 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1632 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1633 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1634 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1635 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001636 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001637
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001638 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1639 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001640
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001641 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001642 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1643 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1644 IEEE80211_MAX_RTS_THRESHOLD);
1645 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001646 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001647
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001648 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
1649 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001650
1651 /*
1652 * ASIC will keep garbage value after boot, clear encryption keys.
1653 */
1654 for (i = 0; i < 4; i++)
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001655 rt2800_register_write(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001656 SHARED_KEY_MODE_ENTRY(i), 0);
1657
1658 for (i = 0; i < 256; i++) {
1659 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01001660 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001661 wcid, sizeof(wcid));
1662
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001663 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1664 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001665 }
1666
1667 /*
1668 * Clear all beacons
1669 * For the Beacon base registers we only need to clear
1670 * the first byte since that byte contains the VALID and OWNER
1671 * bits which (when set to 0) will invalidate the entire beacon.
1672 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001673 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1674 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1675 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1676 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1677 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1678 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1679 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1680 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001681
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001682 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001683 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1684 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1685 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1686 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1687 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1688 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1689 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1690 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001691 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001692
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001693 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001694 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1695 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1696 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1697 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1698 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1699 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1700 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1701 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001702 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001703
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001704 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001705 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1706 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1707 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1708 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1709 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1710 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1711 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1712 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001713 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001714
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001715 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001716 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1717 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1718 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1719 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001720 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001721
1722 /*
1723 * We must clear the error counters.
1724 * These registers are cleared on read,
1725 * so we may pass a useless variable to store the value.
1726 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001727 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1728 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1729 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1730 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1731 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1732 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001733
1734 return 0;
1735}
1736
1737static int rt2800pci_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1738{
1739 unsigned int i;
1740 u32 reg;
1741
1742 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001743 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001744 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1745 return 0;
1746
1747 udelay(REGISTER_BUSY_DELAY);
1748 }
1749
1750 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1751 return -EACCES;
1752}
1753
1754static int rt2800pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1755{
1756 unsigned int i;
1757 u8 value;
1758
1759 /*
1760 * BBP was enabled after firmware was loaded,
1761 * but we need to reactivate it now.
1762 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001763 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1764 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001765 msleep(1);
1766
1767 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001768 rt2800_bbp_read(rt2x00dev, 0, &value);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001769 if ((value != 0xff) && (value != 0x00))
1770 return 0;
1771 udelay(REGISTER_BUSY_DELAY);
1772 }
1773
1774 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1775 return -EACCES;
1776}
1777
1778static int rt2800pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1779{
1780 unsigned int i;
1781 u16 eeprom;
1782 u8 reg_id;
1783 u8 value;
1784
1785 if (unlikely(rt2800pci_wait_bbp_rf_ready(rt2x00dev) ||
1786 rt2800pci_wait_bbp_ready(rt2x00dev)))
1787 return -EACCES;
1788
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001789 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1790 rt2800_bbp_write(rt2x00dev, 66, 0x38);
1791 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1792 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1793 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1794 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1795 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1796 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
1797 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1798 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1799 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1800 rt2800_bbp_write(rt2x00dev, 92, 0x00);
1801 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1802 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001803
1804 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001805 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1806 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001807 }
1808
1809 if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION)
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001810 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001811
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001812 if (rt2x00_intf_is_pci(rt2x00dev) &&
1813 rt2x00_rt(&rt2x00dev->chip, RT3052)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001814 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1815 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1816 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001817 }
1818
1819 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1820 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1821
1822 if (eeprom != 0xffff && eeprom != 0x0000) {
1823 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1824 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001825 rt2800_bbp_write(rt2x00dev, reg_id, value);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001826 }
1827 }
1828
1829 return 0;
1830}
1831
1832static u8 rt2800pci_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1833 bool bw40, u8 rfcsr24, u8 filter_target)
1834{
1835 unsigned int i;
1836 u8 bbp;
1837 u8 rfcsr;
1838 u8 passband;
1839 u8 stopband;
1840 u8 overtuned = 0;
1841
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001842 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001843
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001844 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001845 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001846 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001847
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001848 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001849 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001850 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001851
1852 /*
1853 * Set power & frequency of passband test tone
1854 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001855 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001856
1857 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001858 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001859 msleep(1);
1860
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001861 rt2800_bbp_read(rt2x00dev, 55, &passband);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001862 if (passband)
1863 break;
1864 }
1865
1866 /*
1867 * Set power & frequency of stopband test tone
1868 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001869 rt2800_bbp_write(rt2x00dev, 24, 0x06);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001870
1871 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001872 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001873 msleep(1);
1874
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001875 rt2800_bbp_read(rt2x00dev, 55, &stopband);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001876
1877 if ((passband - stopband) <= filter_target) {
1878 rfcsr24++;
1879 overtuned += ((passband - stopband) == filter_target);
1880 } else
1881 break;
1882
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001883 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001884 }
1885
1886 rfcsr24 -= !!overtuned;
1887
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001888 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001889 return rfcsr24;
1890}
1891
1892static int rt2800pci_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1893{
1894 u8 rfcsr;
1895 u8 bbp;
1896
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001897 if (rt2x00_intf_is_pci(rt2x00dev)) {
1898 if (!rt2x00_rf(&rt2x00dev->chip, RF3020) &&
1899 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
1900 !rt2x00_rf(&rt2x00dev->chip, RF3022))
1901 return 0;
1902 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001903
1904 /*
1905 * Init RF calibration.
1906 */
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001907 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001908 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001909 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001910 msleep(1);
1911 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001912 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001913
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001914 if (rt2x00_intf_is_pci(rt2x00dev)) {
1915 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
1916 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
1917 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
1918 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
1919 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1920 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1921 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1922 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
1923 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
1924 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1925 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
1926 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1927 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
1928 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
1929 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1930 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1931 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1932 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1933 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1934 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1935 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1936 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1937 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
1938 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
1939 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
1940 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1941 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
1942 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
1943 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
1944 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
1945 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001946
1947 /*
1948 * Set RX Filter calibration for 20MHz and 40MHz
1949 */
1950 rt2x00dev->calibration[0] =
1951 rt2800pci_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1952 rt2x00dev->calibration[1] =
1953 rt2800pci_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
1954
1955 /*
1956 * Set back to initial state
1957 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001958 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001959
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001960 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001961 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001962 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001963
1964 /*
1965 * set BBP back to BW20
1966 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001967 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001968 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001969 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001970
1971 return 0;
1972}
1973
1974/*
1975 * Device state switch handlers.
1976 */
1977static void rt2800pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
1978 enum dev_state state)
1979{
1980 u32 reg;
1981
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001982 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001983 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
1984 (state == STATE_RADIO_RX_ON) ||
1985 (state == STATE_RADIO_RX_ON_LINK));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001986 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001987}
1988
1989static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1990 enum dev_state state)
1991{
1992 int mask = (state == STATE_RADIO_IRQ_ON);
1993 u32 reg;
1994
1995 /*
1996 * When interrupts are being enabled, the interrupt registers
1997 * should clear the register to assure a clean state.
1998 */
1999 if (state == STATE_RADIO_IRQ_ON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002000 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
2001 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002002 }
2003
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002004 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002005 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, mask);
2006 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, mask);
2007 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
2008 rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, mask);
2009 rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, mask);
2010 rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, mask);
2011 rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, mask);
2012 rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, mask);
2013 rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, mask);
2014 rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, mask);
2015 rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, mask);
2016 rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
2017 rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
2018 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
2019 rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
2020 rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, mask);
2021 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, mask);
2022 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, mask);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002023 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002024}
2025
2026static int rt2800pci_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
2027{
2028 unsigned int i;
2029 u32 reg;
2030
2031 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002032 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002033 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
2034 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
2035 return 0;
2036
2037 msleep(1);
2038 }
2039
2040 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
2041 return -EACCES;
2042}
2043
2044static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
2045{
2046 u32 reg;
2047 u16 word;
2048
2049 /*
2050 * Initialize all registers.
2051 */
2052 if (unlikely(rt2800pci_wait_wpdma_ready(rt2x00dev) ||
2053 rt2800pci_init_queues(rt2x00dev) ||
2054 rt2800pci_init_registers(rt2x00dev) ||
2055 rt2800pci_wait_wpdma_ready(rt2x00dev) ||
2056 rt2800pci_init_bbp(rt2x00dev) ||
2057 rt2800pci_init_rfcsr(rt2x00dev)))
2058 return -EIO;
2059
2060 /*
2061 * Send signal to firmware during boot time.
2062 */
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002063 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0xff, 0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002064
2065 /*
2066 * Enable RX.
2067 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002068 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002069 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2070 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002071 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002072
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002073 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002074 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
2075 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
2076 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
2077 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002078 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002079
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002080 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002081 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2082 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002083 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002084
2085 /*
2086 * Initialize LED control
2087 */
2088 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002089 rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002090 word & 0xff, (word >> 8) & 0xff);
2091
2092 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002093 rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002094 word & 0xff, (word >> 8) & 0xff);
2095
2096 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002097 rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002098 word & 0xff, (word >> 8) & 0xff);
2099
2100 return 0;
2101}
2102
2103static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
2104{
2105 u32 reg;
2106
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002107 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002108 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2109 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2110 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2111 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2112 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002113 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002114
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002115 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
2116 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
2117 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002118
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002119 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001280);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002120
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002121 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002122 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
2123 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
2124 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
2125 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
2126 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
2127 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
2128 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002129 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002130
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002131 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
2132 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002133
2134 /* Wait for DMA, ignore error */
2135 rt2800pci_wait_wpdma_ready(rt2x00dev);
2136}
2137
2138static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
2139 enum dev_state state)
2140{
2141 /*
2142 * Always put the device to sleep (even when we intend to wakeup!)
2143 * if the device is booting and wasn't asleep it will return
2144 * failure when attempting to wakeup.
2145 */
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002146 rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002147
2148 if (state == STATE_AWAKE) {
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002149 rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002150 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
2151 }
2152
2153 return 0;
2154}
2155
2156static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
2157 enum dev_state state)
2158{
2159 int retval = 0;
2160
2161 switch (state) {
2162 case STATE_RADIO_ON:
2163 /*
2164 * Before the radio can be enabled, the device first has
2165 * to be woken up. After that it needs a bit of time
2166 * to be fully awake and then the radio can be enabled.
2167 */
2168 rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
2169 msleep(1);
2170 retval = rt2800pci_enable_radio(rt2x00dev);
2171 break;
2172 case STATE_RADIO_OFF:
2173 /*
2174 * After the radio has been disabled, the device should
2175 * be put to sleep for powersaving.
2176 */
2177 rt2800pci_disable_radio(rt2x00dev);
2178 rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
2179 break;
2180 case STATE_RADIO_RX_ON:
2181 case STATE_RADIO_RX_ON_LINK:
2182 case STATE_RADIO_RX_OFF:
2183 case STATE_RADIO_RX_OFF_LINK:
2184 rt2800pci_toggle_rx(rt2x00dev, state);
2185 break;
2186 case STATE_RADIO_IRQ_ON:
2187 case STATE_RADIO_IRQ_OFF:
2188 rt2800pci_toggle_irq(rt2x00dev, state);
2189 break;
2190 case STATE_DEEP_SLEEP:
2191 case STATE_SLEEP:
2192 case STATE_STANDBY:
2193 case STATE_AWAKE:
2194 retval = rt2800pci_set_state(rt2x00dev, state);
2195 break;
2196 default:
2197 retval = -ENOTSUPP;
2198 break;
2199 }
2200
2201 if (unlikely(retval))
2202 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
2203 state, retval);
2204
2205 return retval;
2206}
2207
2208/*
2209 * TX descriptor initialization
2210 */
2211static void rt2800pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
2212 struct sk_buff *skb,
2213 struct txentry_desc *txdesc)
2214{
2215 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
2216 __le32 *txd = skbdesc->desc;
2217 __le32 *txwi = (__le32 *)(skb->data - rt2x00dev->hw->extra_tx_headroom);
2218 u32 word;
2219
2220 /*
2221 * Initialize TX Info descriptor
2222 */
2223 rt2x00_desc_read(txwi, 0, &word);
2224 rt2x00_set_field32(&word, TXWI_W0_FRAG,
2225 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2226 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
2227 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
2228 rt2x00_set_field32(&word, TXWI_W0_TS,
2229 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
2230 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
2231 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
2232 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
2233 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->ifs);
2234 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
2235 rt2x00_set_field32(&word, TXWI_W0_BW,
2236 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
2237 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
2238 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
2239 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
2240 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
2241 rt2x00_desc_write(txwi, 0, word);
2242
2243 rt2x00_desc_read(txwi, 1, &word);
2244 rt2x00_set_field32(&word, TXWI_W1_ACK,
2245 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
2246 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
2247 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
2248 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
2249 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
2250 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Bartlomiej Zolnierkiewiczf644fea2009-11-04 18:32:24 +01002251 txdesc->key_idx : 0xff);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002252 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
2253 skb->len - txdesc->l2pad);
2254 rt2x00_set_field32(&word, TXWI_W1_PACKETID,
2255 skbdesc->entry->queue->qid + 1);
2256 rt2x00_desc_write(txwi, 1, word);
2257
2258 /*
2259 * Always write 0 to IV/EIV fields, hardware will insert the IV
Bartlomiej Zolnierkiewicz77dba492009-11-04 18:32:40 +01002260 * from the IVEIV register when TXD_W3_WIV is set to 0.
2261 * When TXD_W3_WIV is set to 1 it will use the IV data
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002262 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
2263 * crypto entry in the registers should be used to encrypt the frame.
2264 */
2265 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
2266 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
2267
2268 /*
2269 * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
2270 * must contains a TXWI structure + 802.11 header + padding + 802.11
2271 * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
2272 * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
2273 * data. It means that LAST_SEC0 is always 0.
2274 */
2275
2276 /*
2277 * Initialize TX descriptor
2278 */
2279 rt2x00_desc_read(txd, 0, &word);
2280 rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
2281 rt2x00_desc_write(txd, 0, word);
2282
2283 rt2x00_desc_read(txd, 1, &word);
2284 rt2x00_set_field32(&word, TXD_W1_SD_LEN1, skb->len);
2285 rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
2286 !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2287 rt2x00_set_field32(&word, TXD_W1_BURST,
2288 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
2289 rt2x00_set_field32(&word, TXD_W1_SD_LEN0,
2290 rt2x00dev->hw->extra_tx_headroom);
2291 rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
2292 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
2293 rt2x00_desc_write(txd, 1, word);
2294
2295 rt2x00_desc_read(txd, 2, &word);
2296 rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
2297 skbdesc->skb_dma + rt2x00dev->hw->extra_tx_headroom);
2298 rt2x00_desc_write(txd, 2, word);
2299
2300 rt2x00_desc_read(txd, 3, &word);
2301 rt2x00_set_field32(&word, TXD_W3_WIV,
2302 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
2303 rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
2304 rt2x00_desc_write(txd, 3, word);
2305}
2306
2307/*
2308 * TX data initialization
2309 */
2310static void rt2800pci_write_beacon(struct queue_entry *entry)
2311{
2312 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2313 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2314 unsigned int beacon_base;
2315 u32 reg;
2316
2317 /*
2318 * Disable beaconing while we are reloading the beacon data,
2319 * otherwise we might be sending out invalid data.
2320 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002321 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002322 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002323 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002324
2325 /*
2326 * Write entire beacon with descriptor to register.
2327 */
2328 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002329 rt2800_register_multiwrite(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002330 beacon_base,
2331 skbdesc->desc, skbdesc->desc_len);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002332 rt2800_register_multiwrite(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002333 beacon_base + skbdesc->desc_len,
2334 entry->skb->data, entry->skb->len);
2335
2336 /*
2337 * Clean up beacon skb.
2338 */
2339 dev_kfree_skb_any(entry->skb);
2340 entry->skb = NULL;
2341}
2342
2343static void rt2800pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
2344 const enum data_queue_qid queue_idx)
2345{
2346 struct data_queue *queue;
2347 unsigned int idx, qidx = 0;
2348 u32 reg;
2349
2350 if (queue_idx == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002351 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002352 if (!rt2x00_get_field32(reg, BCN_TIME_CFG_BEACON_GEN)) {
2353 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
2354 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
2355 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002356 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002357 }
2358 return;
2359 }
2360
2361 if (queue_idx > QID_HCCA && queue_idx != QID_MGMT)
2362 return;
2363
2364 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2365 idx = queue->index[Q_INDEX];
2366
2367 if (queue_idx == QID_MGMT)
2368 qidx = 5;
2369 else
2370 qidx = queue_idx;
2371
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002372 rt2800_register_write(rt2x00dev, TX_CTX_IDX(qidx), idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002373}
2374
2375static void rt2800pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
2376 const enum data_queue_qid qid)
2377{
2378 u32 reg;
2379
2380 if (qid == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002381 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002382 return;
2383 }
2384
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002385 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002386 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, (qid == QID_AC_BE));
2387 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, (qid == QID_AC_BK));
2388 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, (qid == QID_AC_VI));
2389 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, (qid == QID_AC_VO));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002390 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002391}
2392
2393/*
2394 * RX control handlers
2395 */
2396static void rt2800pci_fill_rxdone(struct queue_entry *entry,
2397 struct rxdone_entry_desc *rxdesc)
2398{
2399 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2400 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2401 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
2402 __le32 *rxd = entry_priv->desc;
2403 __le32 *rxwi = (__le32 *)entry->skb->data;
2404 u32 rxd3;
2405 u32 rxwi0;
2406 u32 rxwi1;
2407 u32 rxwi2;
2408 u32 rxwi3;
2409
2410 rt2x00_desc_read(rxd, 3, &rxd3);
2411 rt2x00_desc_read(rxwi, 0, &rxwi0);
2412 rt2x00_desc_read(rxwi, 1, &rxwi1);
2413 rt2x00_desc_read(rxwi, 2, &rxwi2);
2414 rt2x00_desc_read(rxwi, 3, &rxwi3);
2415
2416 if (rt2x00_get_field32(rxd3, RXD_W3_CRC_ERROR))
2417 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
2418
2419 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
2420 /*
2421 * Unfortunately we don't know the cipher type used during
2422 * decryption. This prevents us from correct providing
2423 * correct statistics through debugfs.
2424 */
2425 rxdesc->cipher = rt2x00_get_field32(rxwi0, RXWI_W0_UDF);
2426 rxdesc->cipher_status =
2427 rt2x00_get_field32(rxd3, RXD_W3_CIPHER_ERROR);
2428 }
2429
2430 if (rt2x00_get_field32(rxd3, RXD_W3_DECRYPTED)) {
2431 /*
2432 * Hardware has stripped IV/EIV data from 802.11 frame during
2433 * decryption. Unfortunately the descriptor doesn't contain
2434 * any fields with the EIV/IV data either, so they can't
2435 * be restored by rt2x00lib.
2436 */
2437 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
2438
2439 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
2440 rxdesc->flags |= RX_FLAG_DECRYPTED;
2441 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
2442 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
2443 }
2444
2445 if (rt2x00_get_field32(rxd3, RXD_W3_MY_BSS))
2446 rxdesc->dev_flags |= RXDONE_MY_BSS;
2447
2448 if (rt2x00_get_field32(rxd3, RXD_W3_L2PAD)) {
2449 rxdesc->dev_flags |= RXDONE_L2PAD;
2450 skbdesc->flags |= SKBDESC_L2_PADDED;
2451 }
2452
2453 if (rt2x00_get_field32(rxwi1, RXWI_W1_SHORT_GI))
2454 rxdesc->flags |= RX_FLAG_SHORT_GI;
2455
2456 if (rt2x00_get_field32(rxwi1, RXWI_W1_BW))
2457 rxdesc->flags |= RX_FLAG_40MHZ;
2458
2459 /*
2460 * Detect RX rate, always use MCS as signal type.
2461 */
2462 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
2463 rxdesc->rate_mode = rt2x00_get_field32(rxwi1, RXWI_W1_PHYMODE);
2464 rxdesc->signal = rt2x00_get_field32(rxwi1, RXWI_W1_MCS);
2465
2466 /*
2467 * Mask of 0x8 bit to remove the short preamble flag.
2468 */
2469 if (rxdesc->rate_mode == RATE_MODE_CCK)
2470 rxdesc->signal &= ~0x8;
2471
2472 rxdesc->rssi =
2473 (rt2x00_get_field32(rxwi2, RXWI_W2_RSSI0) +
2474 rt2x00_get_field32(rxwi2, RXWI_W2_RSSI1)) / 2;
2475
2476 rxdesc->noise =
2477 (rt2x00_get_field32(rxwi3, RXWI_W3_SNR0) +
2478 rt2x00_get_field32(rxwi3, RXWI_W3_SNR1)) / 2;
2479
2480 rxdesc->size = rt2x00_get_field32(rxwi0, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
2481
2482 /*
2483 * Set RX IDX in register to inform hardware that we have handled
2484 * this entry and it is available for reuse again.
2485 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002486 rt2800_register_write(rt2x00dev, RX_CRX_IDX, entry->entry_idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002487
2488 /*
2489 * Remove TXWI descriptor from start of buffer.
2490 */
2491 skb_pull(entry->skb, RXWI_DESC_SIZE);
2492 skb_trim(entry->skb, rxdesc->size);
2493}
2494
2495/*
2496 * Interrupt functions.
2497 */
2498static void rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
2499{
2500 struct data_queue *queue;
2501 struct queue_entry *entry;
2502 struct queue_entry *entry_done;
2503 struct queue_entry_priv_pci *entry_priv;
2504 struct txdone_entry_desc txdesc;
2505 u32 word;
2506 u32 reg;
2507 u32 old_reg;
2508 unsigned int type;
2509 unsigned int index;
2510 u16 mcs, real_mcs;
2511
2512 /*
2513 * During each loop we will compare the freshly read
2514 * TX_STA_FIFO register value with the value read from
2515 * the previous loop. If the 2 values are equal then
2516 * we should stop processing because the chance it
2517 * quite big that the device has been unplugged and
2518 * we risk going into an endless loop.
2519 */
2520 old_reg = 0;
2521
2522 while (1) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002523 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002524 if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
2525 break;
2526
2527 if (old_reg == reg)
2528 break;
2529 old_reg = reg;
2530
2531 /*
2532 * Skip this entry when it contains an invalid
2533 * queue identication number.
2534 */
2535 type = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE) - 1;
2536 if (type >= QID_RX)
2537 continue;
2538
2539 queue = rt2x00queue_get_queue(rt2x00dev, type);
2540 if (unlikely(!queue))
2541 continue;
2542
2543 /*
2544 * Skip this entry when it contains an invalid
2545 * index number.
2546 */
2547 index = rt2x00_get_field32(reg, TX_STA_FIFO_WCID) - 1;
2548 if (unlikely(index >= queue->limit))
2549 continue;
2550
2551 entry = &queue->entries[index];
2552 entry_priv = entry->priv_data;
2553 rt2x00_desc_read((__le32 *)entry->skb->data, 0, &word);
2554
2555 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2556 while (entry != entry_done) {
2557 /*
2558 * Catch up.
2559 * Just report any entries we missed as failed.
2560 */
2561 WARNING(rt2x00dev,
2562 "TX status report missed for entry %d\n",
2563 entry_done->entry_idx);
2564
2565 txdesc.flags = 0;
2566 __set_bit(TXDONE_UNKNOWN, &txdesc.flags);
2567 txdesc.retry = 0;
2568
2569 rt2x00lib_txdone(entry_done, &txdesc);
2570 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2571 }
2572
2573 /*
2574 * Obtain the status about this packet.
2575 */
2576 txdesc.flags = 0;
2577 if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS))
2578 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
2579 else
2580 __set_bit(TXDONE_FAILURE, &txdesc.flags);
2581
2582 /*
2583 * Ralink has a retry mechanism using a global fallback
2584 * table. We setup this fallback table to try immediate
2585 * lower rate for all rates. In the TX_STA_FIFO,
2586 * the MCS field contains the MCS used for the successfull
2587 * transmission. If the first transmission succeed,
2588 * we have mcs == tx_mcs. On the second transmission,
2589 * we have mcs = tx_mcs - 1. So the number of
2590 * retry is (tx_mcs - mcs).
2591 */
2592 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
2593 real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
2594 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
2595 txdesc.retry = mcs - min(mcs, real_mcs);
2596
2597 rt2x00lib_txdone(entry, &txdesc);
2598 }
2599}
2600
2601static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
2602{
2603 struct rt2x00_dev *rt2x00dev = dev_instance;
2604 u32 reg;
2605
2606 /* Read status and ACK all interrupts */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002607 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
2608 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002609
2610 if (!reg)
2611 return IRQ_NONE;
2612
2613 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2614 return IRQ_HANDLED;
2615
2616 /*
2617 * 1 - Rx ring done interrupt.
2618 */
2619 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
2620 rt2x00pci_rxdone(rt2x00dev);
2621
2622 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS))
2623 rt2800pci_txdone(rt2x00dev);
2624
2625 return IRQ_HANDLED;
2626}
2627
2628/*
2629 * Device probe functions.
2630 */
2631static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2632{
2633 u16 word;
2634 u8 *mac;
2635 u8 default_lna_gain;
2636
2637 /*
2638 * Read EEPROM into buffer
2639 */
2640 switch(rt2x00dev->chip.rt) {
2641 case RT2880:
2642 case RT3052:
2643 rt2800pci_read_eeprom_soc(rt2x00dev);
2644 break;
2645 case RT3090:
2646 rt2800pci_read_eeprom_efuse(rt2x00dev);
2647 break;
2648 default:
2649 rt2800pci_read_eeprom_pci(rt2x00dev);
2650 break;
2651 }
2652
2653 /*
2654 * Start validation of the data that has been read.
2655 */
2656 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2657 if (!is_valid_ether_addr(mac)) {
2658 random_ether_addr(mac);
2659 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2660 }
2661
2662 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2663 if (word == 0xffff) {
2664 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2665 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2666 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2667 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2668 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
2669 } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
2670 /*
2671 * There is a max of 2 RX streams for RT2860 series
2672 */
2673 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2674 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2675 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2676 }
2677
2678 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2679 if (word == 0xffff) {
2680 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2681 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2682 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2683 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2684 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2685 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2686 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2687 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2688 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2689 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2690 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2691 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2692 }
2693
2694 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2695 if ((word & 0x00ff) == 0x00ff) {
2696 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2697 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2698 LED_MODE_TXRX_ACTIVITY);
2699 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2700 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2701 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2702 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2703 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2704 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2705 }
2706
2707 /*
2708 * During the LNA validation we are going to use
2709 * lna0 as correct value. Note that EEPROM_LNA
2710 * is never validated.
2711 */
2712 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2713 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2714
2715 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2716 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2717 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2718 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2719 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2720 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2721
2722 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2723 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2724 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2725 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2726 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2727 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2728 default_lna_gain);
2729 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2730
2731 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2732 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2733 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2734 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2735 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2736 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2737
2738 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2739 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2740 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2741 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2742 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2743 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2744 default_lna_gain);
2745 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2746
2747 return 0;
2748}
2749
2750static int rt2800pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
2751{
2752 u32 reg;
2753 u16 value;
2754 u16 eeprom;
2755
2756 /*
2757 * Read EEPROM word for configuration.
2758 */
2759 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2760
2761 /*
2762 * Identify RF chipset.
2763 */
2764 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002765 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002766 rt2x00_set_chip_rf(rt2x00dev, value, reg);
2767
2768 if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
2769 !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
2770 !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
2771 !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
2772 !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
2773 !rt2x00_rf(&rt2x00dev->chip, RF2020) &&
2774 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
2775 !rt2x00_rf(&rt2x00dev->chip, RF3022)) {
2776 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2777 return -ENODEV;
2778 }
2779
2780 /*
2781 * Identify default antenna configuration.
2782 */
2783 rt2x00dev->default_ant.tx =
2784 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2785 rt2x00dev->default_ant.rx =
2786 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2787
2788 /*
2789 * Read frequency offset and RF programming sequence.
2790 */
2791 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2792 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2793
2794 /*
2795 * Read external LNA informations.
2796 */
2797 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2798
2799 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2800 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2801 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2802 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2803
2804 /*
2805 * Detect if this device has an hardware controlled radio.
2806 */
2807 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2808 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2809
2810 /*
2811 * Store led settings, for correct led behaviour.
2812 */
2813#ifdef CONFIG_RT2X00_LIB_LEDS
2814 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2815 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2816 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2817
2818 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2819#endif /* CONFIG_RT2X00_LIB_LEDS */
2820
2821 return 0;
2822}
2823
2824/*
2825 * RF value list for rt2860
2826 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2827 */
2828static const struct rf_channel rf_vals[] = {
2829 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2830 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2831 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2832 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2833 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2834 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2835 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2836 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2837 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2838 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2839 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2840 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2841 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2842 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2843
2844 /* 802.11 UNI / HyperLan 2 */
2845 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2846 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2847 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2848 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2849 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2850 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2851 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2852 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2853 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2854 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2855 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2856 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2857
2858 /* 802.11 HyperLan 2 */
2859 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2860 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2861 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2862 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2863 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2864 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2865 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2866 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2867 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2868 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2869 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2870 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2871 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2872 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2873 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2874 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2875
2876 /* 802.11 UNII */
2877 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2878 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2879 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2880 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2881 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2882 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2883 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2884
2885 /* 802.11 Japan */
2886 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2887 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2888 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2889 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2890 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2891 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2892 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2893};
2894
2895static int rt2800pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2896{
2897 struct hw_mode_spec *spec = &rt2x00dev->spec;
2898 struct channel_info *info;
2899 char *tx_power1;
2900 char *tx_power2;
2901 unsigned int i;
2902 u16 eeprom;
2903
2904 /*
2905 * Initialize all hw fields.
2906 */
2907 rt2x00dev->hw->flags =
2908 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2909 IEEE80211_HW_SIGNAL_DBM |
2910 IEEE80211_HW_SUPPORTS_PS |
2911 IEEE80211_HW_PS_NULLFUNC_STACK;
2912 rt2x00dev->hw->extra_tx_headroom = TXWI_DESC_SIZE;
2913
2914 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2915 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2916 rt2x00_eeprom_addr(rt2x00dev,
2917 EEPROM_MAC_ADDR_0));
2918
2919 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2920
2921 /*
2922 * Initialize hw_mode information.
2923 */
2924 spec->supported_bands = SUPPORT_BAND_2GHZ;
2925 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2926
2927 if (rt2x00_rf(&rt2x00dev->chip, RF2820) ||
2928 rt2x00_rf(&rt2x00dev->chip, RF2720) ||
2929 rt2x00_rf(&rt2x00dev->chip, RF3020) ||
2930 rt2x00_rf(&rt2x00dev->chip, RF3021) ||
2931 rt2x00_rf(&rt2x00dev->chip, RF3022) ||
2932 rt2x00_rf(&rt2x00dev->chip, RF2020) ||
2933 rt2x00_rf(&rt2x00dev->chip, RF3052)) {
2934 spec->num_channels = 14;
2935 spec->channels = rf_vals;
2936 } else if (rt2x00_rf(&rt2x00dev->chip, RF2850) ||
2937 rt2x00_rf(&rt2x00dev->chip, RF2750)) {
2938 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2939 spec->num_channels = ARRAY_SIZE(rf_vals);
2940 spec->channels = rf_vals;
2941 }
2942
2943 /*
2944 * Initialize HT information.
2945 */
2946 spec->ht.ht_supported = true;
2947 spec->ht.cap =
2948 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
2949 IEEE80211_HT_CAP_GRN_FLD |
2950 IEEE80211_HT_CAP_SGI_20 |
2951 IEEE80211_HT_CAP_SGI_40 |
2952 IEEE80211_HT_CAP_TX_STBC |
2953 IEEE80211_HT_CAP_RX_STBC |
2954 IEEE80211_HT_CAP_PSMP_SUPPORT;
2955 spec->ht.ampdu_factor = 3;
2956 spec->ht.ampdu_density = 4;
2957 spec->ht.mcs.tx_params =
2958 IEEE80211_HT_MCS_TX_DEFINED |
2959 IEEE80211_HT_MCS_TX_RX_DIFF |
2960 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2961 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2962
2963 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2964 case 3:
2965 spec->ht.mcs.rx_mask[2] = 0xff;
2966 case 2:
2967 spec->ht.mcs.rx_mask[1] = 0xff;
2968 case 1:
2969 spec->ht.mcs.rx_mask[0] = 0xff;
2970 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2971 break;
2972 }
2973
2974 /*
2975 * Create channel information array
2976 */
2977 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2978 if (!info)
2979 return -ENOMEM;
2980
2981 spec->channels_info = info;
2982
2983 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2984 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2985
2986 for (i = 0; i < 14; i++) {
2987 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2988 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2989 }
2990
2991 if (spec->num_channels > 14) {
2992 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2993 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2994
2995 for (i = 14; i < spec->num_channels; i++) {
2996 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2997 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2998 }
2999 }
3000
3001 return 0;
3002}
3003
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +01003004static const struct rt2800_ops rt2800pci_rt2800_ops = {
3005 .register_read = rt2x00pci_register_read,
3006 .register_write = rt2x00pci_register_write,
3007 .register_write_lock = rt2x00pci_register_write, /* same for PCI */
3008
3009 .register_multiread = rt2x00pci_register_multiread,
3010 .register_multiwrite = rt2x00pci_register_multiwrite,
3011
3012 .regbusy_read = rt2x00pci_regbusy_read,
3013};
3014
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003015static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
3016{
3017 int retval;
3018
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01003019 rt2x00_set_chip_intf(rt2x00dev, RT2X00_CHIP_INTF_PCI);
3020
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +01003021 rt2x00dev->priv = (void *)&rt2800pci_rt2800_ops;
3022
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003023 /*
3024 * Allocate eeprom data.
3025 */
3026 retval = rt2800pci_validate_eeprom(rt2x00dev);
3027 if (retval)
3028 return retval;
3029
3030 retval = rt2800pci_init_eeprom(rt2x00dev);
3031 if (retval)
3032 return retval;
3033
3034 /*
3035 * Initialize hw specifications.
3036 */
3037 retval = rt2800pci_probe_hw_mode(rt2x00dev);
3038 if (retval)
3039 return retval;
3040
3041 /*
3042 * This device has multiple filters for control frames
3043 * and has a separate filter for PS Poll frames.
3044 */
3045 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
3046 __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
3047
3048 /*
3049 * This device requires firmware.
3050 */
3051 if (!rt2x00_rt(&rt2x00dev->chip, RT2880) &&
3052 !rt2x00_rt(&rt2x00dev->chip, RT3052))
3053 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
3054 __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
3055 __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
3056 if (!modparam_nohwcrypt)
3057 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
3058
3059 /*
3060 * Set the rssi offset.
3061 */
3062 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
3063
3064 return 0;
3065}
3066
3067/*
3068 * IEEE80211 stack callback functions.
3069 */
3070static void rt2800pci_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
3071 u32 *iv32, u16 *iv16)
3072{
3073 struct rt2x00_dev *rt2x00dev = hw->priv;
3074 struct mac_iveiv_entry iveiv_entry;
3075 u32 offset;
3076
3077 offset = MAC_IVEIV_ENTRY(hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01003078 rt2800_register_multiread(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003079 &iveiv_entry, sizeof(iveiv_entry));
3080
3081 memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
3082 memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
3083}
3084
3085static int rt2800pci_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
3086{
3087 struct rt2x00_dev *rt2x00dev = hw->priv;
3088 u32 reg;
3089 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
3090
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003091 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003092 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003093 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003094
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003095 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003096 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003097 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003098
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003099 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003100 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003101 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003102
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003103 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003104 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003105 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003106
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003107 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003108 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003109 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003110
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003111 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003112 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003113 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003114
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003115 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003116 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003117 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003118
3119 return 0;
3120}
3121
3122static int rt2800pci_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
3123 const struct ieee80211_tx_queue_params *params)
3124{
3125 struct rt2x00_dev *rt2x00dev = hw->priv;
3126 struct data_queue *queue;
3127 struct rt2x00_field32 field;
3128 int retval;
3129 u32 reg;
3130 u32 offset;
3131
3132 /*
3133 * First pass the configuration through rt2x00lib, that will
3134 * update the queue settings and validate the input. After that
3135 * we are free to update the registers based on the value
3136 * in the queue parameter.
3137 */
3138 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
3139 if (retval)
3140 return retval;
3141
3142 /*
3143 * We only need to perform additional register initialization
3144 * for WMM queues/
3145 */
3146 if (queue_idx >= 4)
3147 return 0;
3148
3149 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
3150
3151 /* Update WMM TXOP register */
3152 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
3153 field.bit_offset = (queue_idx & 1) * 16;
3154 field.bit_mask = 0xffff << field.bit_offset;
3155
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003156 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003157 rt2x00_set_field32(&reg, field, queue->txop);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003158 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003159
3160 /* Update WMM registers */
3161 field.bit_offset = queue_idx * 4;
3162 field.bit_mask = 0xf << field.bit_offset;
3163
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003164 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003165 rt2x00_set_field32(&reg, field, queue->aifs);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003166 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003167
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003168 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003169 rt2x00_set_field32(&reg, field, queue->cw_min);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003170 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003171
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003172 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003173 rt2x00_set_field32(&reg, field, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003174 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003175
3176 /* Update EDCA registers */
3177 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
3178
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003179 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003180 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
3181 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
3182 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
3183 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003184 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003185
3186 return 0;
3187}
3188
3189static u64 rt2800pci_get_tsf(struct ieee80211_hw *hw)
3190{
3191 struct rt2x00_dev *rt2x00dev = hw->priv;
3192 u64 tsf;
3193 u32 reg;
3194
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003195 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003196 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003197 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003198 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
3199
3200 return tsf;
3201}
3202
3203static const struct ieee80211_ops rt2800pci_mac80211_ops = {
3204 .tx = rt2x00mac_tx,
3205 .start = rt2x00mac_start,
3206 .stop = rt2x00mac_stop,
3207 .add_interface = rt2x00mac_add_interface,
3208 .remove_interface = rt2x00mac_remove_interface,
3209 .config = rt2x00mac_config,
3210 .configure_filter = rt2x00mac_configure_filter,
3211 .set_key = rt2x00mac_set_key,
3212 .get_stats = rt2x00mac_get_stats,
3213 .get_tkip_seq = rt2800pci_get_tkip_seq,
3214 .set_rts_threshold = rt2800pci_set_rts_threshold,
3215 .bss_info_changed = rt2x00mac_bss_info_changed,
3216 .conf_tx = rt2800pci_conf_tx,
3217 .get_tx_stats = rt2x00mac_get_tx_stats,
3218 .get_tsf = rt2800pci_get_tsf,
3219 .rfkill_poll = rt2x00mac_rfkill_poll,
3220};
3221
3222static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
3223 .irq_handler = rt2800pci_interrupt,
3224 .probe_hw = rt2800pci_probe_hw,
3225 .get_firmware_name = rt2800pci_get_firmware_name,
3226 .check_firmware = rt2800pci_check_firmware,
3227 .load_firmware = rt2800pci_load_firmware,
3228 .initialize = rt2x00pci_initialize,
3229 .uninitialize = rt2x00pci_uninitialize,
3230 .get_entry_state = rt2800pci_get_entry_state,
3231 .clear_entry = rt2800pci_clear_entry,
3232 .set_device_state = rt2800pci_set_device_state,
3233 .rfkill_poll = rt2800pci_rfkill_poll,
3234 .link_stats = rt2800pci_link_stats,
3235 .reset_tuner = rt2800pci_reset_tuner,
3236 .link_tuner = rt2800pci_link_tuner,
3237 .write_tx_desc = rt2800pci_write_tx_desc,
3238 .write_tx_data = rt2x00pci_write_tx_data,
3239 .write_beacon = rt2800pci_write_beacon,
3240 .kick_tx_queue = rt2800pci_kick_tx_queue,
3241 .kill_tx_queue = rt2800pci_kill_tx_queue,
3242 .fill_rxdone = rt2800pci_fill_rxdone,
3243 .config_shared_key = rt2800pci_config_shared_key,
3244 .config_pairwise_key = rt2800pci_config_pairwise_key,
3245 .config_filter = rt2800pci_config_filter,
3246 .config_intf = rt2800pci_config_intf,
3247 .config_erp = rt2800pci_config_erp,
3248 .config_ant = rt2800pci_config_ant,
3249 .config = rt2800pci_config,
3250};
3251
3252static const struct data_queue_desc rt2800pci_queue_rx = {
3253 .entry_num = RX_ENTRIES,
3254 .data_size = AGGREGATION_SIZE,
3255 .desc_size = RXD_DESC_SIZE,
3256 .priv_size = sizeof(struct queue_entry_priv_pci),
3257};
3258
3259static const struct data_queue_desc rt2800pci_queue_tx = {
3260 .entry_num = TX_ENTRIES,
3261 .data_size = AGGREGATION_SIZE,
3262 .desc_size = TXD_DESC_SIZE,
3263 .priv_size = sizeof(struct queue_entry_priv_pci),
3264};
3265
3266static const struct data_queue_desc rt2800pci_queue_bcn = {
3267 .entry_num = 8 * BEACON_ENTRIES,
3268 .data_size = 0, /* No DMA required for beacons */
3269 .desc_size = TXWI_DESC_SIZE,
3270 .priv_size = sizeof(struct queue_entry_priv_pci),
3271};
3272
3273static const struct rt2x00_ops rt2800pci_ops = {
3274 .name = KBUILD_MODNAME,
3275 .max_sta_intf = 1,
3276 .max_ap_intf = 8,
3277 .eeprom_size = EEPROM_SIZE,
3278 .rf_size = RF_SIZE,
3279 .tx_queues = NUM_TX_QUEUES,
3280 .rx = &rt2800pci_queue_rx,
3281 .tx = &rt2800pci_queue_tx,
3282 .bcn = &rt2800pci_queue_bcn,
3283 .lib = &rt2800pci_rt2x00_ops,
3284 .hw = &rt2800pci_mac80211_ops,
3285#ifdef CONFIG_RT2X00_LIB_DEBUGFS
3286 .debugfs = &rt2800pci_rt2x00debug,
3287#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
3288};
3289
3290/*
3291 * RT2800pci module information.
3292 */
3293static struct pci_device_id rt2800pci_device_table[] = {
3294 { PCI_DEVICE(0x1462, 0x891a), PCI_DEVICE_DATA(&rt2800pci_ops) },
3295 { PCI_DEVICE(0x1432, 0x7708), PCI_DEVICE_DATA(&rt2800pci_ops) },
3296 { PCI_DEVICE(0x1432, 0x7727), PCI_DEVICE_DATA(&rt2800pci_ops) },
3297 { PCI_DEVICE(0x1432, 0x7728), PCI_DEVICE_DATA(&rt2800pci_ops) },
3298 { PCI_DEVICE(0x1432, 0x7738), PCI_DEVICE_DATA(&rt2800pci_ops) },
3299 { PCI_DEVICE(0x1432, 0x7748), PCI_DEVICE_DATA(&rt2800pci_ops) },
3300 { PCI_DEVICE(0x1432, 0x7758), PCI_DEVICE_DATA(&rt2800pci_ops) },
3301 { PCI_DEVICE(0x1432, 0x7768), PCI_DEVICE_DATA(&rt2800pci_ops) },
3302 { PCI_DEVICE(0x1814, 0x0601), PCI_DEVICE_DATA(&rt2800pci_ops) },
3303 { PCI_DEVICE(0x1814, 0x0681), PCI_DEVICE_DATA(&rt2800pci_ops) },
3304 { PCI_DEVICE(0x1814, 0x0701), PCI_DEVICE_DATA(&rt2800pci_ops) },
3305 { PCI_DEVICE(0x1814, 0x0781), PCI_DEVICE_DATA(&rt2800pci_ops) },
3306 { PCI_DEVICE(0x1814, 0x3060), PCI_DEVICE_DATA(&rt2800pci_ops) },
3307 { PCI_DEVICE(0x1814, 0x3062), PCI_DEVICE_DATA(&rt2800pci_ops) },
3308 { PCI_DEVICE(0x1814, 0x3090), PCI_DEVICE_DATA(&rt2800pci_ops) },
3309 { PCI_DEVICE(0x1814, 0x3091), PCI_DEVICE_DATA(&rt2800pci_ops) },
3310 { PCI_DEVICE(0x1814, 0x3092), PCI_DEVICE_DATA(&rt2800pci_ops) },
3311 { PCI_DEVICE(0x1814, 0x3562), PCI_DEVICE_DATA(&rt2800pci_ops) },
3312 { PCI_DEVICE(0x1814, 0x3592), PCI_DEVICE_DATA(&rt2800pci_ops) },
3313 { PCI_DEVICE(0x1a3b, 0x1059), PCI_DEVICE_DATA(&rt2800pci_ops) },
3314 { 0, }
3315};
3316
3317MODULE_AUTHOR(DRV_PROJECT);
3318MODULE_VERSION(DRV_VERSION);
3319MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
3320MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
3321#ifdef CONFIG_RT2800PCI_PCI
3322MODULE_FIRMWARE(FIRMWARE_RT2860);
3323MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
3324#endif /* CONFIG_RT2800PCI_PCI */
3325MODULE_LICENSE("GPL");
3326
3327#ifdef CONFIG_RT2800PCI_WISOC
3328#if defined(CONFIG_RALINK_RT288X)
3329__rt2x00soc_probe(RT2880, &rt2800pci_ops);
3330#elif defined(CONFIG_RALINK_RT305X)
3331__rt2x00soc_probe(RT3052, &rt2800pci_ops);
3332#endif
3333
3334static struct platform_driver rt2800soc_driver = {
3335 .driver = {
3336 .name = "rt2800_wmac",
3337 .owner = THIS_MODULE,
3338 .mod_name = KBUILD_MODNAME,
3339 },
3340 .probe = __rt2x00soc_probe,
3341 .remove = __devexit_p(rt2x00soc_remove),
3342 .suspend = rt2x00soc_suspend,
3343 .resume = rt2x00soc_resume,
3344};
3345#endif /* CONFIG_RT2800PCI_WISOC */
3346
3347#ifdef CONFIG_RT2800PCI_PCI
3348static struct pci_driver rt2800pci_driver = {
3349 .name = KBUILD_MODNAME,
3350 .id_table = rt2800pci_device_table,
3351 .probe = rt2x00pci_probe,
3352 .remove = __devexit_p(rt2x00pci_remove),
3353 .suspend = rt2x00pci_suspend,
3354 .resume = rt2x00pci_resume,
3355};
3356#endif /* CONFIG_RT2800PCI_PCI */
3357
3358static int __init rt2800pci_init(void)
3359{
3360 int ret = 0;
3361
3362#ifdef CONFIG_RT2800PCI_WISOC
3363 ret = platform_driver_register(&rt2800soc_driver);
3364 if (ret)
3365 return ret;
3366#endif
3367#ifdef CONFIG_RT2800PCI_PCI
3368 ret = pci_register_driver(&rt2800pci_driver);
3369 if (ret) {
3370#ifdef CONFIG_RT2800PCI_WISOC
3371 platform_driver_unregister(&rt2800soc_driver);
3372#endif
3373 return ret;
3374 }
3375#endif
3376
3377 return ret;
3378}
3379
3380static void __exit rt2800pci_exit(void)
3381{
3382#ifdef CONFIG_RT2800PCI_PCI
3383 pci_unregister_driver(&rt2800pci_driver);
3384#endif
3385#ifdef CONFIG_RT2800PCI_WISOC
3386 platform_driver_unregister(&rt2800soc_driver);
3387#endif
3388}
3389
3390module_init(rt2800pci_init);
3391module_exit(rt2800pci_exit);