blob: 45914b59824c11a14a9ec76e6fe016dccc3eaaaf [file] [log] [blame]
Ralf Baechle384740d2008-09-16 19:48:51 +02001/*
2 * Switch a MMU context.
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 */
11#ifndef _ASM_MMU_CONTEXT_H
12#define _ASM_MMU_CONTEXT_H
13
14#include <linux/errno.h>
15#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010016#include <linux/smp.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020017#include <linux/slab.h>
18#include <asm/cacheflush.h>
Ralf Baechlec2ea1d52009-10-13 23:23:28 +020019#include <asm/hazards.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020020#include <asm/tlbflush.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020021#include <asm-generic/mm_hooks.h>
22
Markos Chandrasf1014d12014-07-14 12:47:09 +010023#define htw_set_pwbase(pgd) \
24do { \
25 if (cpu_has_htw) { \
26 write_c0_pwbase(pgd); \
27 back_to_back_c0_hazard(); \
Markos Chandrasf1014d12014-07-14 12:47:09 +010028 } \
29} while (0)
30
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010031#define TLBMISS_HANDLER_SETUP_PGD(pgd) \
32do { \
Jayachandran C6ba045f2013-06-23 17:16:19 +000033 extern void tlbmiss_handler_setup_pgd(unsigned long); \
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010034 tlbmiss_handler_setup_pgd((unsigned long)(pgd)); \
Markos Chandrasf1014d12014-07-14 12:47:09 +010035 htw_set_pwbase((unsigned long)pgd); \
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010036} while (0)
David Daney82622282009-10-14 12:16:56 -070037
Jayachandran Cf4ae17a2013-09-25 16:28:04 +053038#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
James Hoganae4ce452014-03-04 10:20:43 +000039
40#define TLBMISS_HANDLER_RESTORE() \
41 write_c0_xcontext((unsigned long) smp_processor_id() << \
42 SMP_CPUID_REGSHIFT)
43
David Daney82622282009-10-14 12:16:56 -070044#define TLBMISS_HANDLER_SETUP() \
45 do { \
46 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \
James Hoganae4ce452014-03-04 10:20:43 +000047 TLBMISS_HANDLER_RESTORE(); \
David Daney82622282009-10-14 12:16:56 -070048 } while (0)
49
Jayachandran Cc2377a42013-08-11 17:10:16 +053050#else /* !CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/
David Daney82622282009-10-14 12:16:56 -070051
Ralf Baechle384740d2008-09-16 19:48:51 +020052/*
53 * For the fast tlb miss handlers, we keep a per cpu array of pointers
54 * to the current pgd for each processor. Also, the proc. id is stuffed
55 * into the context register.
56 */
57extern unsigned long pgd_current[];
58
James Hoganae4ce452014-03-04 10:20:43 +000059#define TLBMISS_HANDLER_RESTORE() \
Jayachandran Cc2377a42013-08-11 17:10:16 +053060 write_c0_context((unsigned long) smp_processor_id() << \
James Hoganae4ce452014-03-04 10:20:43 +000061 SMP_CPUID_REGSHIFT)
62
63#define TLBMISS_HANDLER_SETUP() \
64 TLBMISS_HANDLER_RESTORE(); \
Ralf Baechlec2ea1d52009-10-13 23:23:28 +020065 back_to_back_c0_hazard(); \
Ralf Baechle384740d2008-09-16 19:48:51 +020066 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
David Daney82622282009-10-14 12:16:56 -070067#endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/
David Daney48c4ac92013-05-13 13:56:44 -070068#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
Ralf Baechle384740d2008-09-16 19:48:51 +020069
David Daney48c4ac92013-05-13 13:56:44 -070070#define ASID_INC 0x40
71#define ASID_MASK 0xfc0
Ralf Baechle384740d2008-09-16 19:48:51 +020072
David Daney48c4ac92013-05-13 13:56:44 -070073#elif defined(CONFIG_CPU_R8000)
Ralf Baechle384740d2008-09-16 19:48:51 +020074
David Daney48c4ac92013-05-13 13:56:44 -070075#define ASID_INC 0x10
76#define ASID_MASK 0xff0
77
David Daney48c4ac92013-05-13 13:56:44 -070078#else /* FIXME: not correct for R6000 */
79
80#define ASID_INC 0x1
81#define ASID_MASK 0xff
82
Ralf Baechle384740d2008-09-16 19:48:51 +020083#endif
84
David Daneyc52d0d32010-02-18 16:13:04 -080085#define cpu_context(cpu, mm) ((mm)->context.asid[cpu])
David Daney48c4ac92013-05-13 13:56:44 -070086#define cpu_asid(cpu, mm) (cpu_context((cpu), (mm)) & ASID_MASK)
Ralf Baechle384740d2008-09-16 19:48:51 +020087#define asid_cache(cpu) (cpu_data[cpu].asid_cache)
88
89static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
90{
91}
92
David Daney48c4ac92013-05-13 13:56:44 -070093/*
94 * All unused by hardware upper bits will be considered
95 * as a software asid extension.
96 */
97#define ASID_VERSION_MASK ((unsigned long)~(ASID_MASK|(ASID_MASK-1)))
98#define ASID_FIRST_VERSION ((unsigned long)(~ASID_VERSION_MASK) + 1)
99
Ralf Baechle384740d2008-09-16 19:48:51 +0200100/* Normal, classic MIPS get_new_mmu_context */
101static inline void
102get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
103{
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800104 extern void kvm_local_flush_tlb_all(void);
Ralf Baechle384740d2008-09-16 19:48:51 +0200105 unsigned long asid = asid_cache(cpu);
106
David Daney48c4ac92013-05-13 13:56:44 -0700107 if (! ((asid += ASID_INC) & ASID_MASK) ) {
Ralf Baechle384740d2008-09-16 19:48:51 +0200108 if (cpu_has_vtag_icache)
109 flush_icache_all();
Markos Chandrasd4149762013-06-10 12:16:16 +0000110#ifdef CONFIG_KVM
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800111 kvm_local_flush_tlb_all(); /* start new asid cycle */
112#else
Ralf Baechle384740d2008-09-16 19:48:51 +0200113 local_flush_tlb_all(); /* start new asid cycle */
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800114#endif
Ralf Baechle384740d2008-09-16 19:48:51 +0200115 if (!asid) /* fix version if needed */
116 asid = ASID_FIRST_VERSION;
117 }
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800118
Ralf Baechle384740d2008-09-16 19:48:51 +0200119 cpu_context(cpu, mm) = asid_cache(cpu) = asid;
120}
121
Ralf Baechle384740d2008-09-16 19:48:51 +0200122/*
123 * Initialize the context related info for a new mm_struct
124 * instance.
125 */
126static inline int
127init_new_context(struct task_struct *tsk, struct mm_struct *mm)
128{
129 int i;
130
Huacai Chen22478672013-03-17 11:50:14 +0000131 for_each_possible_cpu(i)
Ralf Baechle384740d2008-09-16 19:48:51 +0200132 cpu_context(i, mm) = 0;
133
Paul Burton97915542015-01-08 12:17:37 +0000134 atomic_set(&mm->context.fp_mode_switching, 0);
135
Ralf Baechle384740d2008-09-16 19:48:51 +0200136 return 0;
137}
138
139static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next,
Ralf Baechle70342282013-01-22 12:59:30 +0100140 struct task_struct *tsk)
Ralf Baechle384740d2008-09-16 19:48:51 +0200141{
142 unsigned int cpu = smp_processor_id();
143 unsigned long flags;
Ralf Baechle384740d2008-09-16 19:48:51 +0200144 local_irq_save(flags);
Ralf Baechle384740d2008-09-16 19:48:51 +0200145
Markos Chandrased4cbc82015-01-26 13:04:33 +0000146 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200147 /* Check if our ASID is of an older version and thus invalid */
148 if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & ASID_VERSION_MASK)
149 get_new_mmu_context(next, cpu);
Ralf Baechled30cecb2009-05-27 17:29:37 +0100150 write_c0_entryhi(cpu_asid(cpu, next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200151 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
152
153 /*
154 * Mark current->active_mm as not "active" anymore.
155 * We don't want to mislead possible IPI tlb flush routines.
156 */
Rusty Russell55b8cab2009-09-24 09:34:50 -0600157 cpumask_clear_cpu(cpu, mm_cpumask(prev));
158 cpumask_set_cpu(cpu, mm_cpumask(next));
Markos Chandrased4cbc82015-01-26 13:04:33 +0000159 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200160
161 local_irq_restore(flags);
162}
163
164/*
165 * Destroy context related info for an mm_struct that is about
166 * to be put to rest.
167 */
168static inline void destroy_context(struct mm_struct *mm)
169{
170}
171
172#define deactivate_mm(tsk, mm) do { } while (0)
173
174/*
175 * After we have set current->mm to a new value, this activates
176 * the context for the new mm so we see the new mappings.
177 */
178static inline void
179activate_mm(struct mm_struct *prev, struct mm_struct *next)
180{
181 unsigned long flags;
182 unsigned int cpu = smp_processor_id();
183
Ralf Baechle384740d2008-09-16 19:48:51 +0200184 local_irq_save(flags);
185
Markos Chandrased4cbc82015-01-26 13:04:33 +0000186 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200187 /* Unconditionally get a new ASID. */
188 get_new_mmu_context(next, cpu);
189
Ralf Baechled30cecb2009-05-27 17:29:37 +0100190 write_c0_entryhi(cpu_asid(cpu, next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200191 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
192
193 /* mark mmu ownership change */
Rusty Russell55b8cab2009-09-24 09:34:50 -0600194 cpumask_clear_cpu(cpu, mm_cpumask(prev));
195 cpumask_set_cpu(cpu, mm_cpumask(next));
Markos Chandrased4cbc82015-01-26 13:04:33 +0000196 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200197
198 local_irq_restore(flags);
199}
200
201/*
202 * If mm is currently active_mm, we can't really drop it. Instead,
203 * we will get a new one for it.
204 */
205static inline void
206drop_mmu_context(struct mm_struct *mm, unsigned cpu)
207{
208 unsigned long flags;
Ralf Baechle384740d2008-09-16 19:48:51 +0200209
210 local_irq_save(flags);
Markos Chandrased4cbc82015-01-26 13:04:33 +0000211 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200212
Rusty Russell55b8cab2009-09-24 09:34:50 -0600213 if (cpumask_test_cpu(cpu, mm_cpumask(mm))) {
Ralf Baechle384740d2008-09-16 19:48:51 +0200214 get_new_mmu_context(mm, cpu);
Ralf Baechle384740d2008-09-16 19:48:51 +0200215 write_c0_entryhi(cpu_asid(cpu, mm));
Ralf Baechle384740d2008-09-16 19:48:51 +0200216 } else {
217 /* will get a new context next time */
Ralf Baechle384740d2008-09-16 19:48:51 +0200218 cpu_context(cpu, mm) = 0;
Ralf Baechle384740d2008-09-16 19:48:51 +0200219 }
Markos Chandrased4cbc82015-01-26 13:04:33 +0000220 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200221 local_irq_restore(flags);
222}
223
224#endif /* _ASM_MMU_CONTEXT_H */