Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Switch a MMU context. |
| 3 | * |
| 4 | * This file is subject to the terms and conditions of the GNU General Public |
| 5 | * License. See the file "COPYING" in the main directory of this archive |
| 6 | * for more details. |
| 7 | * |
| 8 | * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle |
| 9 | * Copyright (C) 1999 Silicon Graphics, Inc. |
| 10 | */ |
| 11 | #ifndef _ASM_MMU_CONTEXT_H |
| 12 | #define _ASM_MMU_CONTEXT_H |
| 13 | |
| 14 | #include <linux/errno.h> |
| 15 | #include <linux/sched.h> |
Ralf Baechle | 631330f | 2009-06-19 14:05:26 +0100 | [diff] [blame] | 16 | #include <linux/smp.h> |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 17 | #include <linux/slab.h> |
| 18 | #include <asm/cacheflush.h> |
Ralf Baechle | c2ea1d5 | 2009-10-13 23:23:28 +0200 | [diff] [blame] | 19 | #include <asm/hazards.h> |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 20 | #include <asm/tlbflush.h> |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 21 | #include <asm-generic/mm_hooks.h> |
| 22 | |
Markos Chandras | f1014d1 | 2014-07-14 12:47:09 +0100 | [diff] [blame] | 23 | #define htw_set_pwbase(pgd) \ |
| 24 | do { \ |
| 25 | if (cpu_has_htw) { \ |
| 26 | write_c0_pwbase(pgd); \ |
| 27 | back_to_back_c0_hazard(); \ |
Markos Chandras | f1014d1 | 2014-07-14 12:47:09 +0100 | [diff] [blame] | 28 | } \ |
| 29 | } while (0) |
| 30 | |
Ralf Baechle | 0bfbf6a | 2013-03-21 11:28:10 +0100 | [diff] [blame] | 31 | #define TLBMISS_HANDLER_SETUP_PGD(pgd) \ |
| 32 | do { \ |
Jayachandran C | 6ba045f | 2013-06-23 17:16:19 +0000 | [diff] [blame] | 33 | extern void tlbmiss_handler_setup_pgd(unsigned long); \ |
Ralf Baechle | 0bfbf6a | 2013-03-21 11:28:10 +0100 | [diff] [blame] | 34 | tlbmiss_handler_setup_pgd((unsigned long)(pgd)); \ |
Markos Chandras | f1014d1 | 2014-07-14 12:47:09 +0100 | [diff] [blame] | 35 | htw_set_pwbase((unsigned long)pgd); \ |
Ralf Baechle | 0bfbf6a | 2013-03-21 11:28:10 +0100 | [diff] [blame] | 36 | } while (0) |
David Daney | 8262228 | 2009-10-14 12:16:56 -0700 | [diff] [blame] | 37 | |
Jayachandran C | f4ae17a | 2013-09-25 16:28:04 +0530 | [diff] [blame] | 38 | #ifdef CONFIG_MIPS_PGD_C0_CONTEXT |
James Hogan | ae4ce45 | 2014-03-04 10:20:43 +0000 | [diff] [blame] | 39 | |
| 40 | #define TLBMISS_HANDLER_RESTORE() \ |
| 41 | write_c0_xcontext((unsigned long) smp_processor_id() << \ |
| 42 | SMP_CPUID_REGSHIFT) |
| 43 | |
David Daney | 8262228 | 2009-10-14 12:16:56 -0700 | [diff] [blame] | 44 | #define TLBMISS_HANDLER_SETUP() \ |
| 45 | do { \ |
| 46 | TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \ |
James Hogan | ae4ce45 | 2014-03-04 10:20:43 +0000 | [diff] [blame] | 47 | TLBMISS_HANDLER_RESTORE(); \ |
David Daney | 8262228 | 2009-10-14 12:16:56 -0700 | [diff] [blame] | 48 | } while (0) |
| 49 | |
Jayachandran C | c2377a4 | 2013-08-11 17:10:16 +0530 | [diff] [blame] | 50 | #else /* !CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/ |
David Daney | 8262228 | 2009-10-14 12:16:56 -0700 | [diff] [blame] | 51 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 52 | /* |
| 53 | * For the fast tlb miss handlers, we keep a per cpu array of pointers |
| 54 | * to the current pgd for each processor. Also, the proc. id is stuffed |
| 55 | * into the context register. |
| 56 | */ |
| 57 | extern unsigned long pgd_current[]; |
| 58 | |
James Hogan | ae4ce45 | 2014-03-04 10:20:43 +0000 | [diff] [blame] | 59 | #define TLBMISS_HANDLER_RESTORE() \ |
Jayachandran C | c2377a4 | 2013-08-11 17:10:16 +0530 | [diff] [blame] | 60 | write_c0_context((unsigned long) smp_processor_id() << \ |
James Hogan | ae4ce45 | 2014-03-04 10:20:43 +0000 | [diff] [blame] | 61 | SMP_CPUID_REGSHIFT) |
| 62 | |
| 63 | #define TLBMISS_HANDLER_SETUP() \ |
| 64 | TLBMISS_HANDLER_RESTORE(); \ |
Ralf Baechle | c2ea1d5 | 2009-10-13 23:23:28 +0200 | [diff] [blame] | 65 | back_to_back_c0_hazard(); \ |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 66 | TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir) |
David Daney | 8262228 | 2009-10-14 12:16:56 -0700 | [diff] [blame] | 67 | #endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/ |
David Daney | 48c4ac9 | 2013-05-13 13:56:44 -0700 | [diff] [blame] | 68 | #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 69 | |
David Daney | 48c4ac9 | 2013-05-13 13:56:44 -0700 | [diff] [blame] | 70 | #define ASID_INC 0x40 |
| 71 | #define ASID_MASK 0xfc0 |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 72 | |
David Daney | 48c4ac9 | 2013-05-13 13:56:44 -0700 | [diff] [blame] | 73 | #elif defined(CONFIG_CPU_R8000) |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 74 | |
David Daney | 48c4ac9 | 2013-05-13 13:56:44 -0700 | [diff] [blame] | 75 | #define ASID_INC 0x10 |
| 76 | #define ASID_MASK 0xff0 |
| 77 | |
David Daney | 48c4ac9 | 2013-05-13 13:56:44 -0700 | [diff] [blame] | 78 | #else /* FIXME: not correct for R6000 */ |
| 79 | |
| 80 | #define ASID_INC 0x1 |
| 81 | #define ASID_MASK 0xff |
| 82 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 83 | #endif |
| 84 | |
David Daney | c52d0d3 | 2010-02-18 16:13:04 -0800 | [diff] [blame] | 85 | #define cpu_context(cpu, mm) ((mm)->context.asid[cpu]) |
David Daney | 48c4ac9 | 2013-05-13 13:56:44 -0700 | [diff] [blame] | 86 | #define cpu_asid(cpu, mm) (cpu_context((cpu), (mm)) & ASID_MASK) |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 87 | #define asid_cache(cpu) (cpu_data[cpu].asid_cache) |
| 88 | |
| 89 | static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk) |
| 90 | { |
| 91 | } |
| 92 | |
David Daney | 48c4ac9 | 2013-05-13 13:56:44 -0700 | [diff] [blame] | 93 | /* |
| 94 | * All unused by hardware upper bits will be considered |
| 95 | * as a software asid extension. |
| 96 | */ |
| 97 | #define ASID_VERSION_MASK ((unsigned long)~(ASID_MASK|(ASID_MASK-1))) |
| 98 | #define ASID_FIRST_VERSION ((unsigned long)(~ASID_VERSION_MASK) + 1) |
| 99 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 100 | /* Normal, classic MIPS get_new_mmu_context */ |
| 101 | static inline void |
| 102 | get_new_mmu_context(struct mm_struct *mm, unsigned long cpu) |
| 103 | { |
Sanjay Lal | f9afbd4 | 2012-11-21 18:34:11 -0800 | [diff] [blame] | 104 | extern void kvm_local_flush_tlb_all(void); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 105 | unsigned long asid = asid_cache(cpu); |
| 106 | |
David Daney | 48c4ac9 | 2013-05-13 13:56:44 -0700 | [diff] [blame] | 107 | if (! ((asid += ASID_INC) & ASID_MASK) ) { |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 108 | if (cpu_has_vtag_icache) |
| 109 | flush_icache_all(); |
Markos Chandras | d414976 | 2013-06-10 12:16:16 +0000 | [diff] [blame] | 110 | #ifdef CONFIG_KVM |
Sanjay Lal | f9afbd4 | 2012-11-21 18:34:11 -0800 | [diff] [blame] | 111 | kvm_local_flush_tlb_all(); /* start new asid cycle */ |
| 112 | #else |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 113 | local_flush_tlb_all(); /* start new asid cycle */ |
Sanjay Lal | f9afbd4 | 2012-11-21 18:34:11 -0800 | [diff] [blame] | 114 | #endif |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 115 | if (!asid) /* fix version if needed */ |
| 116 | asid = ASID_FIRST_VERSION; |
| 117 | } |
Sanjay Lal | f9afbd4 | 2012-11-21 18:34:11 -0800 | [diff] [blame] | 118 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 119 | cpu_context(cpu, mm) = asid_cache(cpu) = asid; |
| 120 | } |
| 121 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 122 | /* |
| 123 | * Initialize the context related info for a new mm_struct |
| 124 | * instance. |
| 125 | */ |
| 126 | static inline int |
| 127 | init_new_context(struct task_struct *tsk, struct mm_struct *mm) |
| 128 | { |
| 129 | int i; |
| 130 | |
Huacai Chen | 2247867 | 2013-03-17 11:50:14 +0000 | [diff] [blame] | 131 | for_each_possible_cpu(i) |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 132 | cpu_context(i, mm) = 0; |
| 133 | |
Paul Burton | 9791554 | 2015-01-08 12:17:37 +0000 | [diff] [blame] | 134 | atomic_set(&mm->context.fp_mode_switching, 0); |
| 135 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 136 | return 0; |
| 137 | } |
| 138 | |
| 139 | static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next, |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 140 | struct task_struct *tsk) |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 141 | { |
| 142 | unsigned int cpu = smp_processor_id(); |
| 143 | unsigned long flags; |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 144 | local_irq_save(flags); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 145 | |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 146 | htw_stop(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 147 | /* Check if our ASID is of an older version and thus invalid */ |
| 148 | if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & ASID_VERSION_MASK) |
| 149 | get_new_mmu_context(next, cpu); |
Ralf Baechle | d30cecb | 2009-05-27 17:29:37 +0100 | [diff] [blame] | 150 | write_c0_entryhi(cpu_asid(cpu, next)); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 151 | TLBMISS_HANDLER_SETUP_PGD(next->pgd); |
| 152 | |
| 153 | /* |
| 154 | * Mark current->active_mm as not "active" anymore. |
| 155 | * We don't want to mislead possible IPI tlb flush routines. |
| 156 | */ |
Rusty Russell | 55b8cab | 2009-09-24 09:34:50 -0600 | [diff] [blame] | 157 | cpumask_clear_cpu(cpu, mm_cpumask(prev)); |
| 158 | cpumask_set_cpu(cpu, mm_cpumask(next)); |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 159 | htw_start(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 160 | |
| 161 | local_irq_restore(flags); |
| 162 | } |
| 163 | |
| 164 | /* |
| 165 | * Destroy context related info for an mm_struct that is about |
| 166 | * to be put to rest. |
| 167 | */ |
| 168 | static inline void destroy_context(struct mm_struct *mm) |
| 169 | { |
| 170 | } |
| 171 | |
| 172 | #define deactivate_mm(tsk, mm) do { } while (0) |
| 173 | |
| 174 | /* |
| 175 | * After we have set current->mm to a new value, this activates |
| 176 | * the context for the new mm so we see the new mappings. |
| 177 | */ |
| 178 | static inline void |
| 179 | activate_mm(struct mm_struct *prev, struct mm_struct *next) |
| 180 | { |
| 181 | unsigned long flags; |
| 182 | unsigned int cpu = smp_processor_id(); |
| 183 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 184 | local_irq_save(flags); |
| 185 | |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 186 | htw_stop(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 187 | /* Unconditionally get a new ASID. */ |
| 188 | get_new_mmu_context(next, cpu); |
| 189 | |
Ralf Baechle | d30cecb | 2009-05-27 17:29:37 +0100 | [diff] [blame] | 190 | write_c0_entryhi(cpu_asid(cpu, next)); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 191 | TLBMISS_HANDLER_SETUP_PGD(next->pgd); |
| 192 | |
| 193 | /* mark mmu ownership change */ |
Rusty Russell | 55b8cab | 2009-09-24 09:34:50 -0600 | [diff] [blame] | 194 | cpumask_clear_cpu(cpu, mm_cpumask(prev)); |
| 195 | cpumask_set_cpu(cpu, mm_cpumask(next)); |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 196 | htw_start(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 197 | |
| 198 | local_irq_restore(flags); |
| 199 | } |
| 200 | |
| 201 | /* |
| 202 | * If mm is currently active_mm, we can't really drop it. Instead, |
| 203 | * we will get a new one for it. |
| 204 | */ |
| 205 | static inline void |
| 206 | drop_mmu_context(struct mm_struct *mm, unsigned cpu) |
| 207 | { |
| 208 | unsigned long flags; |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 209 | |
| 210 | local_irq_save(flags); |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 211 | htw_stop(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 212 | |
Rusty Russell | 55b8cab | 2009-09-24 09:34:50 -0600 | [diff] [blame] | 213 | if (cpumask_test_cpu(cpu, mm_cpumask(mm))) { |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 214 | get_new_mmu_context(mm, cpu); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 215 | write_c0_entryhi(cpu_asid(cpu, mm)); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 216 | } else { |
| 217 | /* will get a new context next time */ |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 218 | cpu_context(cpu, mm) = 0; |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 219 | } |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 220 | htw_start(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 221 | local_irq_restore(flags); |
| 222 | } |
| 223 | |
| 224 | #endif /* _ASM_MMU_CONTEXT_H */ |