blob: 87f11072f557f684e4a1c2dcc09376cb34fa0a89 [file] [log] [blame]
Ralf Baechle384740d2008-09-16 19:48:51 +02001/*
2 * Switch a MMU context.
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 */
11#ifndef _ASM_MMU_CONTEXT_H
12#define _ASM_MMU_CONTEXT_H
13
14#include <linux/errno.h>
15#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010016#include <linux/smp.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020017#include <linux/slab.h>
18#include <asm/cacheflush.h>
Ralf Baechlec2ea1d52009-10-13 23:23:28 +020019#include <asm/hazards.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020020#include <asm/tlbflush.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020021#include <asm-generic/mm_hooks.h>
22
Markos Chandrasf1014d12014-07-14 12:47:09 +010023#define htw_set_pwbase(pgd) \
24do { \
25 if (cpu_has_htw) { \
26 write_c0_pwbase(pgd); \
27 back_to_back_c0_hazard(); \
28 htw_reset(); \
29 } \
30} while (0)
31
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010032#define TLBMISS_HANDLER_SETUP_PGD(pgd) \
33do { \
Jayachandran C6ba045f2013-06-23 17:16:19 +000034 extern void tlbmiss_handler_setup_pgd(unsigned long); \
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010035 tlbmiss_handler_setup_pgd((unsigned long)(pgd)); \
Markos Chandrasf1014d12014-07-14 12:47:09 +010036 htw_set_pwbase((unsigned long)pgd); \
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010037} while (0)
David Daney82622282009-10-14 12:16:56 -070038
Jayachandran Cf4ae17a2013-09-25 16:28:04 +053039#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
James Hoganae4ce452014-03-04 10:20:43 +000040
41#define TLBMISS_HANDLER_RESTORE() \
42 write_c0_xcontext((unsigned long) smp_processor_id() << \
43 SMP_CPUID_REGSHIFT)
44
David Daney82622282009-10-14 12:16:56 -070045#define TLBMISS_HANDLER_SETUP() \
46 do { \
47 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \
James Hoganae4ce452014-03-04 10:20:43 +000048 TLBMISS_HANDLER_RESTORE(); \
David Daney82622282009-10-14 12:16:56 -070049 } while (0)
50
Jayachandran Cc2377a42013-08-11 17:10:16 +053051#else /* !CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/
David Daney82622282009-10-14 12:16:56 -070052
Ralf Baechle384740d2008-09-16 19:48:51 +020053/*
54 * For the fast tlb miss handlers, we keep a per cpu array of pointers
55 * to the current pgd for each processor. Also, the proc. id is stuffed
56 * into the context register.
57 */
58extern unsigned long pgd_current[];
59
James Hoganae4ce452014-03-04 10:20:43 +000060#define TLBMISS_HANDLER_RESTORE() \
Jayachandran Cc2377a42013-08-11 17:10:16 +053061 write_c0_context((unsigned long) smp_processor_id() << \
James Hoganae4ce452014-03-04 10:20:43 +000062 SMP_CPUID_REGSHIFT)
63
64#define TLBMISS_HANDLER_SETUP() \
65 TLBMISS_HANDLER_RESTORE(); \
Ralf Baechlec2ea1d52009-10-13 23:23:28 +020066 back_to_back_c0_hazard(); \
Ralf Baechle384740d2008-09-16 19:48:51 +020067 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
David Daney82622282009-10-14 12:16:56 -070068#endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/
David Daney48c4ac92013-05-13 13:56:44 -070069#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
Ralf Baechle384740d2008-09-16 19:48:51 +020070
David Daney48c4ac92013-05-13 13:56:44 -070071#define ASID_INC 0x40
72#define ASID_MASK 0xfc0
Ralf Baechle384740d2008-09-16 19:48:51 +020073
David Daney48c4ac92013-05-13 13:56:44 -070074#elif defined(CONFIG_CPU_R8000)
Ralf Baechle384740d2008-09-16 19:48:51 +020075
David Daney48c4ac92013-05-13 13:56:44 -070076#define ASID_INC 0x10
77#define ASID_MASK 0xff0
78
David Daney48c4ac92013-05-13 13:56:44 -070079#else /* FIXME: not correct for R6000 */
80
81#define ASID_INC 0x1
82#define ASID_MASK 0xff
83
Ralf Baechle384740d2008-09-16 19:48:51 +020084#endif
85
David Daneyc52d0d32010-02-18 16:13:04 -080086#define cpu_context(cpu, mm) ((mm)->context.asid[cpu])
David Daney48c4ac92013-05-13 13:56:44 -070087#define cpu_asid(cpu, mm) (cpu_context((cpu), (mm)) & ASID_MASK)
Ralf Baechle384740d2008-09-16 19:48:51 +020088#define asid_cache(cpu) (cpu_data[cpu].asid_cache)
89
90static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
91{
92}
93
David Daney48c4ac92013-05-13 13:56:44 -070094/*
95 * All unused by hardware upper bits will be considered
96 * as a software asid extension.
97 */
98#define ASID_VERSION_MASK ((unsigned long)~(ASID_MASK|(ASID_MASK-1)))
99#define ASID_FIRST_VERSION ((unsigned long)(~ASID_VERSION_MASK) + 1)
100
Ralf Baechle384740d2008-09-16 19:48:51 +0200101/* Normal, classic MIPS get_new_mmu_context */
102static inline void
103get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
104{
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800105 extern void kvm_local_flush_tlb_all(void);
Ralf Baechle384740d2008-09-16 19:48:51 +0200106 unsigned long asid = asid_cache(cpu);
107
David Daney48c4ac92013-05-13 13:56:44 -0700108 if (! ((asid += ASID_INC) & ASID_MASK) ) {
Ralf Baechle384740d2008-09-16 19:48:51 +0200109 if (cpu_has_vtag_icache)
110 flush_icache_all();
Markos Chandrasd4149762013-06-10 12:16:16 +0000111#ifdef CONFIG_KVM
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800112 kvm_local_flush_tlb_all(); /* start new asid cycle */
113#else
Ralf Baechle384740d2008-09-16 19:48:51 +0200114 local_flush_tlb_all(); /* start new asid cycle */
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800115#endif
Ralf Baechle384740d2008-09-16 19:48:51 +0200116 if (!asid) /* fix version if needed */
117 asid = ASID_FIRST_VERSION;
118 }
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800119
Ralf Baechle384740d2008-09-16 19:48:51 +0200120 cpu_context(cpu, mm) = asid_cache(cpu) = asid;
121}
122
Ralf Baechle384740d2008-09-16 19:48:51 +0200123/*
124 * Initialize the context related info for a new mm_struct
125 * instance.
126 */
127static inline int
128init_new_context(struct task_struct *tsk, struct mm_struct *mm)
129{
130 int i;
131
Huacai Chen22478672013-03-17 11:50:14 +0000132 for_each_possible_cpu(i)
Ralf Baechle384740d2008-09-16 19:48:51 +0200133 cpu_context(i, mm) = 0;
134
Paul Burton97915542015-01-08 12:17:37 +0000135 atomic_set(&mm->context.fp_mode_switching, 0);
136
Ralf Baechle384740d2008-09-16 19:48:51 +0200137 return 0;
138}
139
140static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next,
Ralf Baechle70342282013-01-22 12:59:30 +0100141 struct task_struct *tsk)
Ralf Baechle384740d2008-09-16 19:48:51 +0200142{
143 unsigned int cpu = smp_processor_id();
144 unsigned long flags;
Ralf Baechle384740d2008-09-16 19:48:51 +0200145 local_irq_save(flags);
Ralf Baechle384740d2008-09-16 19:48:51 +0200146
147 /* Check if our ASID is of an older version and thus invalid */
148 if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & ASID_VERSION_MASK)
149 get_new_mmu_context(next, cpu);
Ralf Baechled30cecb2009-05-27 17:29:37 +0100150 write_c0_entryhi(cpu_asid(cpu, next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200151 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
152
153 /*
154 * Mark current->active_mm as not "active" anymore.
155 * We don't want to mislead possible IPI tlb flush routines.
156 */
Rusty Russell55b8cab2009-09-24 09:34:50 -0600157 cpumask_clear_cpu(cpu, mm_cpumask(prev));
158 cpumask_set_cpu(cpu, mm_cpumask(next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200159
160 local_irq_restore(flags);
161}
162
163/*
164 * Destroy context related info for an mm_struct that is about
165 * to be put to rest.
166 */
167static inline void destroy_context(struct mm_struct *mm)
168{
169}
170
171#define deactivate_mm(tsk, mm) do { } while (0)
172
173/*
174 * After we have set current->mm to a new value, this activates
175 * the context for the new mm so we see the new mappings.
176 */
177static inline void
178activate_mm(struct mm_struct *prev, struct mm_struct *next)
179{
180 unsigned long flags;
181 unsigned int cpu = smp_processor_id();
182
Ralf Baechle384740d2008-09-16 19:48:51 +0200183 local_irq_save(flags);
184
185 /* Unconditionally get a new ASID. */
186 get_new_mmu_context(next, cpu);
187
Ralf Baechled30cecb2009-05-27 17:29:37 +0100188 write_c0_entryhi(cpu_asid(cpu, next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200189 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
190
191 /* mark mmu ownership change */
Rusty Russell55b8cab2009-09-24 09:34:50 -0600192 cpumask_clear_cpu(cpu, mm_cpumask(prev));
193 cpumask_set_cpu(cpu, mm_cpumask(next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200194
195 local_irq_restore(flags);
196}
197
198/*
199 * If mm is currently active_mm, we can't really drop it. Instead,
200 * we will get a new one for it.
201 */
202static inline void
203drop_mmu_context(struct mm_struct *mm, unsigned cpu)
204{
205 unsigned long flags;
Ralf Baechle384740d2008-09-16 19:48:51 +0200206
207 local_irq_save(flags);
208
Rusty Russell55b8cab2009-09-24 09:34:50 -0600209 if (cpumask_test_cpu(cpu, mm_cpumask(mm))) {
Ralf Baechle384740d2008-09-16 19:48:51 +0200210 get_new_mmu_context(mm, cpu);
Ralf Baechle384740d2008-09-16 19:48:51 +0200211 write_c0_entryhi(cpu_asid(cpu, mm));
Ralf Baechle384740d2008-09-16 19:48:51 +0200212 } else {
213 /* will get a new context next time */
Ralf Baechle384740d2008-09-16 19:48:51 +0200214 cpu_context(cpu, mm) = 0;
Ralf Baechle384740d2008-09-16 19:48:51 +0200215 }
216 local_irq_restore(flags);
217}
218
219#endif /* _ASM_MMU_CONTEXT_H */