blob: e320b5b73ac6191ec7015cce4469440befd32c9a [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Dave Airlie
30 */
31#include <linux/seq_file.h>
32#include <linux/atomic.h>
33#include <linux/wait.h>
34#include <linux/kref.h>
35#include <linux/slab.h>
36#include <linux/firmware.h>
37#include <drm/drmP.h>
38#include "amdgpu.h"
39#include "amdgpu_trace.h"
40
41/*
42 * Fences
43 * Fences mark an event in the GPUs pipeline and are used
44 * for GPU/CPU synchronization. When the fence is written,
45 * it is expected that all buffers associated with that fence
46 * are no longer in use by the associated ring on the GPU and
47 * that the the relevant GPU caches have been flushed.
48 */
49
Christian König22e5a2f2016-03-11 15:12:53 +010050struct amdgpu_fence {
51 struct fence base;
52
53 /* RB, DMA, etc. */
54 struct amdgpu_ring *ring;
Christian König22e5a2f2016-03-11 15:12:53 +010055};
56
Chunming Zhoub49c84a2015-11-05 11:28:28 +080057static struct kmem_cache *amdgpu_fence_slab;
Chunming Zhoub49c84a2015-11-05 11:28:28 +080058
Rex Zhud573de22016-05-12 13:27:28 +080059int amdgpu_fence_slab_init(void)
60{
61 amdgpu_fence_slab = kmem_cache_create(
62 "amdgpu_fence", sizeof(struct amdgpu_fence), 0,
63 SLAB_HWCACHE_ALIGN, NULL);
64 if (!amdgpu_fence_slab)
65 return -ENOMEM;
66 return 0;
67}
68
69void amdgpu_fence_slab_fini(void)
70{
71 kmem_cache_destroy(amdgpu_fence_slab);
72}
Christian König22e5a2f2016-03-11 15:12:53 +010073/*
74 * Cast helper
75 */
76static const struct fence_ops amdgpu_fence_ops;
77static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
78{
79 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
80
81 if (__f->base.ops == &amdgpu_fence_ops)
82 return __f;
83
84 return NULL;
85}
86
Alex Deucherd38ceaf2015-04-20 16:55:21 -040087/**
88 * amdgpu_fence_write - write a fence value
89 *
90 * @ring: ring the fence is associated with
91 * @seq: sequence number to write
92 *
93 * Writes a fence value to memory (all asics).
94 */
95static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
96{
97 struct amdgpu_fence_driver *drv = &ring->fence_drv;
98
99 if (drv->cpu_addr)
100 *drv->cpu_addr = cpu_to_le32(seq);
101}
102
103/**
104 * amdgpu_fence_read - read a fence value
105 *
106 * @ring: ring the fence is associated with
107 *
108 * Reads a fence value from memory (all asics).
109 * Returns the value of the fence read from memory.
110 */
111static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
112{
113 struct amdgpu_fence_driver *drv = &ring->fence_drv;
114 u32 seq = 0;
115
116 if (drv->cpu_addr)
117 seq = le32_to_cpu(*drv->cpu_addr);
118 else
Christian König742c0852016-03-14 15:46:06 +0100119 seq = atomic_read(&drv->last_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120
121 return seq;
122}
123
124/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 * amdgpu_fence_emit - emit a fence on the requested ring
126 *
127 * @ring: ring the fence is associated with
Christian König364beb22016-02-16 17:39:39 +0100128 * @f: resulting fence object
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129 *
130 * Emits a fence command on the requested ring (all asics).
131 * Returns 0 on success, -ENOMEM on failure.
132 */
Christian König364beb22016-02-16 17:39:39 +0100133int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134{
135 struct amdgpu_device *adev = ring->adev;
Christian König364beb22016-02-16 17:39:39 +0100136 struct amdgpu_fence *fence;
Chunming Zhoufc387a02016-03-31 11:07:14 +0800137 struct fence *old, **ptr;
Christian König742c0852016-03-14 15:46:06 +0100138 uint32_t seq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139
Christian König364beb22016-02-16 17:39:39 +0100140 fence = kmem_cache_alloc(amdgpu_fence_slab, GFP_KERNEL);
141 if (fence == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400142 return -ENOMEM;
Christian König364beb22016-02-16 17:39:39 +0100143
Christian König742c0852016-03-14 15:46:06 +0100144 seq = ++ring->fence_drv.sync_seq;
Christian König364beb22016-02-16 17:39:39 +0100145 fence->ring = ring;
146 fence_init(&fence->base, &amdgpu_fence_ops,
Christian König4a7d74f2016-03-14 14:29:46 +0100147 &ring->fence_drv.lock,
Christian König364beb22016-02-16 17:39:39 +0100148 adev->fence_context + ring->idx,
Christian König742c0852016-03-14 15:46:06 +0100149 seq);
Chunming Zhou890ee232015-06-01 14:35:03 +0800150 amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
Christian König742c0852016-03-14 15:46:06 +0100151 seq, AMDGPU_FENCE_FLAG_INT);
Christian Königc89377d2016-03-13 19:19:48 +0100152
Christian König742c0852016-03-14 15:46:06 +0100153 ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
Christian Königc89377d2016-03-13 19:19:48 +0100154 /* This function can't be called concurrently anyway, otherwise
155 * emitting the fence would mess up the hardware ring buffer.
156 */
Chunming Zhoufc387a02016-03-31 11:07:14 +0800157 old = rcu_dereference_protected(*ptr, 1);
158 if (old && !fence_is_signaled(old)) {
159 DRM_INFO("rcu slot is busy\n");
160 fence_wait(old, false);
161 }
Christian Königc89377d2016-03-13 19:19:48 +0100162
163 rcu_assign_pointer(*ptr, fence_get(&fence->base));
164
Christian König364beb22016-02-16 17:39:39 +0100165 *f = &fence->base;
Christian Königc89377d2016-03-13 19:19:48 +0100166
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400167 return 0;
168}
169
170/**
Christian Königc2776af2015-11-03 13:27:39 +0100171 * amdgpu_fence_schedule_fallback - schedule fallback check
172 *
173 * @ring: pointer to struct amdgpu_ring
174 *
175 * Start a timer as fallback to our interrupts.
176 */
177static void amdgpu_fence_schedule_fallback(struct amdgpu_ring *ring)
178{
179 mod_timer(&ring->fence_drv.fallback_timer,
180 jiffies + AMDGPU_FENCE_JIFFIES_TIMEOUT);
181}
182
183/**
Christian Königca08e042016-03-11 17:57:56 +0100184 * amdgpu_fence_process - check for fence activity
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 *
186 * @ring: pointer to struct amdgpu_ring
187 *
188 * Checks the current fence value and calculates the last
Christian Königca08e042016-03-11 17:57:56 +0100189 * signalled fence value. Wakes the fence queue if the
190 * sequence number has increased.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191 */
Christian Königca08e042016-03-11 17:57:56 +0100192void amdgpu_fence_process(struct amdgpu_ring *ring)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193{
Christian König4a7d74f2016-03-14 14:29:46 +0100194 struct amdgpu_fence_driver *drv = &ring->fence_drv;
Christian König742c0852016-03-14 15:46:06 +0100195 uint32_t seq, last_seq;
Christian König4a7d74f2016-03-14 14:29:46 +0100196 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 do {
Christian König742c0852016-03-14 15:46:06 +0100199 last_seq = atomic_read(&ring->fence_drv.last_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400200 seq = amdgpu_fence_read(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201
Christian König742c0852016-03-14 15:46:06 +0100202 } while (atomic_cmpxchg(&drv->last_seq, last_seq, seq) != last_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203
Christian König742c0852016-03-14 15:46:06 +0100204 if (seq != ring->fence_drv.sync_seq)
Christian Königc2776af2015-11-03 13:27:39 +0100205 amdgpu_fence_schedule_fallback(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400206
Christian König4f399a02016-06-24 21:11:51 +0200207 last_seq &= drv->num_fences_mask;
208 seq &= drv->num_fences_mask;
209
Christian König4a7d74f2016-03-14 14:29:46 +0100210 while (last_seq != seq) {
211 struct fence *fence, **ptr;
212
Christian König4f399a02016-06-24 21:11:51 +0200213 ++last_seq;
214 last_seq &= drv->num_fences_mask;
215 ptr = &drv->fences[last_seq];
Christian König4a7d74f2016-03-14 14:29:46 +0100216
217 /* There is always exactly one thread signaling this fence slot */
218 fence = rcu_dereference_protected(*ptr, 1);
Muhammad Falak R Wani84fae132016-05-01 00:30:24 +0530219 RCU_INIT_POINTER(*ptr, NULL);
Christian König4a7d74f2016-03-14 14:29:46 +0100220
Christian König4f399a02016-06-24 21:11:51 +0200221 if (!fence)
222 continue;
Christian König4a7d74f2016-03-14 14:29:46 +0100223
224 r = fence_signal(fence);
225 if (!r)
226 FENCE_TRACE(fence, "signaled from irq context\n");
227 else
228 BUG();
229
230 fence_put(fence);
231 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400232}
233
234/**
Christian Königc2776af2015-11-03 13:27:39 +0100235 * amdgpu_fence_fallback - fallback for hardware interrupts
236 *
237 * @work: delayed work item
238 *
239 * Checks for fence activity.
240 */
241static void amdgpu_fence_fallback(unsigned long arg)
242{
243 struct amdgpu_ring *ring = (void *)arg;
244
245 amdgpu_fence_process(ring);
246}
247
248/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400249 * amdgpu_fence_wait_empty - wait for all fences to signal
250 *
251 * @adev: amdgpu device pointer
252 * @ring: ring index the fence is associated with
253 *
254 * Wait for all fences on the requested ring to signal (all asics).
255 * Returns 0 if the fences have passed, error for all other cases.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400256 */
257int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
258{
Christian Königf09c2be2016-03-13 19:37:01 +0100259 uint64_t seq = ACCESS_ONCE(ring->fence_drv.sync_seq);
260 struct fence *fence, **ptr;
261 int r;
Christian König00d2a2b2015-08-07 16:15:36 +0200262
monk.liu7f06c232015-07-30 18:28:12 +0800263 if (!seq)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400264 return 0;
265
Christian Königf09c2be2016-03-13 19:37:01 +0100266 ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
267 rcu_read_lock();
268 fence = rcu_dereference(*ptr);
269 if (!fence || !fence_get_rcu(fence)) {
270 rcu_read_unlock();
271 return 0;
272 }
273 rcu_read_unlock();
274
275 r = fence_wait(fence, false);
276 fence_put(fence);
277 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400278}
279
280/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400281 * amdgpu_fence_count_emitted - get the count of emitted fences
282 *
283 * @ring: ring the fence is associated with
284 *
285 * Get the number of fences emitted on the requested ring (all asics).
286 * Returns the number of emitted fences on the ring. Used by the
287 * dynpm code to ring track activity.
288 */
289unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
290{
291 uint64_t emitted;
292
293 /* We are not protected by ring lock when reading the last sequence
294 * but it's ok to report slightly wrong fence count here.
295 */
296 amdgpu_fence_process(ring);
Christian König742c0852016-03-14 15:46:06 +0100297 emitted = 0x100000000ull;
298 emitted -= atomic_read(&ring->fence_drv.last_seq);
299 emitted += ACCESS_ONCE(ring->fence_drv.sync_seq);
300 return lower_32_bits(emitted);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400301}
302
303/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400304 * amdgpu_fence_driver_start_ring - make the fence driver
305 * ready for use on the requested ring.
306 *
307 * @ring: ring to start the fence driver on
308 * @irq_src: interrupt source to use for this ring
309 * @irq_type: interrupt type to use for this ring
310 *
311 * Make the fence driver ready for processing (all asics).
312 * Not all asics have all rings, so each asic will only
313 * start the fence driver on the rings it has.
314 * Returns 0 for success, errors for failure.
315 */
316int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
317 struct amdgpu_irq_src *irq_src,
318 unsigned irq_type)
319{
320 struct amdgpu_device *adev = ring->adev;
321 uint64_t index;
322
323 if (ring != &adev->uvd.ring) {
324 ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
325 ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
326 } else {
327 /* put fence directly behind firmware */
328 index = ALIGN(adev->uvd.fw->size, 8);
329 ring->fence_drv.cpu_addr = adev->uvd.cpu_addr + index;
330 ring->fence_drv.gpu_addr = adev->uvd.gpu_addr + index;
331 }
Christian König742c0852016-03-14 15:46:06 +0100332 amdgpu_fence_write(ring, atomic_read(&ring->fence_drv.last_seq));
Chunming Zhouc6a40792015-06-01 14:14:32 +0800333 amdgpu_irq_get(adev, irq_src, irq_type);
334
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400335 ring->fence_drv.irq_src = irq_src;
336 ring->fence_drv.irq_type = irq_type;
Chunming Zhouc6a40792015-06-01 14:14:32 +0800337 ring->fence_drv.initialized = true;
338
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400339 dev_info(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
340 "cpu addr 0x%p\n", ring->idx,
341 ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
342 return 0;
343}
344
345/**
346 * amdgpu_fence_driver_init_ring - init the fence driver
347 * for the requested ring.
348 *
349 * @ring: ring to init the fence driver on
Christian Könige6151a02016-03-15 14:52:26 +0100350 * @num_hw_submission: number of entries on the hardware queue
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400351 *
352 * Init the fence driver for the requested ring (all asics).
353 * Helper function for amdgpu_fence_driver_init().
354 */
Christian Könige6151a02016-03-15 14:52:26 +0100355int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
356 unsigned num_hw_submission)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400357{
Chunming Zhoucadf97b2016-01-15 11:25:00 +0800358 long timeout;
Christian König5907a0d2016-01-18 15:16:53 +0100359 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400360
Christian Könige6151a02016-03-15 14:52:26 +0100361 /* Check that num_hw_submission is a power of two */
362 if ((num_hw_submission & (num_hw_submission - 1)) != 0)
363 return -EINVAL;
364
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400365 ring->fence_drv.cpu_addr = NULL;
366 ring->fence_drv.gpu_addr = 0;
Christian König5907a0d2016-01-18 15:16:53 +0100367 ring->fence_drv.sync_seq = 0;
Christian König742c0852016-03-14 15:46:06 +0100368 atomic_set(&ring->fence_drv.last_seq, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400369 ring->fence_drv.initialized = false;
370
Christian Königc2776af2015-11-03 13:27:39 +0100371 setup_timer(&ring->fence_drv.fallback_timer, amdgpu_fence_fallback,
372 (unsigned long)ring);
Alex Deucherb80d8472015-08-16 22:55:02 -0400373
Chunming Zhou66067ad2016-04-14 10:27:28 +0800374 ring->fence_drv.num_fences_mask = num_hw_submission * 2 - 1;
Christian König4a7d74f2016-03-14 14:29:46 +0100375 spin_lock_init(&ring->fence_drv.lock);
Chunming Zhou66067ad2016-04-14 10:27:28 +0800376 ring->fence_drv.fences = kcalloc(num_hw_submission * 2, sizeof(void *),
Christian Königc89377d2016-03-13 19:19:48 +0100377 GFP_KERNEL);
378 if (!ring->fence_drv.fences)
379 return -ENOMEM;
Christian König5ec92a72015-09-07 18:43:02 +0200380
Chunming Zhoucadf97b2016-01-15 11:25:00 +0800381 timeout = msecs_to_jiffies(amdgpu_lockup_timeout);
382 if (timeout == 0) {
383 /*
384 * FIXME:
385 * Delayed workqueue cannot use it directly,
386 * so the scheduler will not use delayed workqueue if
387 * MAX_SCHEDULE_TIMEOUT is set.
388 * Currently keep it simple and silly.
389 */
390 timeout = MAX_SCHEDULE_TIMEOUT;
391 }
392 r = amd_sched_init(&ring->sched, &amdgpu_sched_ops,
Christian Könige6151a02016-03-15 14:52:26 +0100393 num_hw_submission,
Chunming Zhoucadf97b2016-01-15 11:25:00 +0800394 timeout, ring->name);
395 if (r) {
396 DRM_ERROR("Failed to create scheduler on ring %s.\n",
397 ring->name);
398 return r;
Alex Deucherb80d8472015-08-16 22:55:02 -0400399 }
Christian König4f839a22015-09-08 20:22:31 +0200400
401 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400402}
403
404/**
405 * amdgpu_fence_driver_init - init the fence driver
406 * for all possible rings.
407 *
408 * @adev: amdgpu device pointer
409 *
410 * Init the fence driver for all possible rings (all asics).
411 * Not all asics have all rings, so each asic will only
412 * start the fence driver on the rings it has using
413 * amdgpu_fence_driver_start_ring().
414 * Returns 0 for success.
415 */
416int amdgpu_fence_driver_init(struct amdgpu_device *adev)
417{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400418 if (amdgpu_debugfs_fence_init(adev))
419 dev_err(adev->dev, "fence debugfs file creation failed\n");
420
421 return 0;
422}
423
424/**
425 * amdgpu_fence_driver_fini - tear down the fence driver
426 * for all possible rings.
427 *
428 * @adev: amdgpu device pointer
429 *
430 * Tear down the fence driver for all possible rings (all asics).
431 */
432void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
433{
Christian Königc89377d2016-03-13 19:19:48 +0100434 unsigned i, j;
435 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400436
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400437 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
438 struct amdgpu_ring *ring = adev->rings[i];
Christian Königc2776af2015-11-03 13:27:39 +0100439
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400440 if (!ring || !ring->fence_drv.initialized)
441 continue;
442 r = amdgpu_fence_wait_empty(ring);
443 if (r) {
444 /* no need to trigger GPU reset as we are unloading */
445 amdgpu_fence_driver_force_completion(adev);
446 }
Chunming Zhouc6a40792015-06-01 14:14:32 +0800447 amdgpu_irq_put(adev, ring->fence_drv.irq_src,
448 ring->fence_drv.irq_type);
Christian König4f839a22015-09-08 20:22:31 +0200449 amd_sched_fini(&ring->sched);
Christian Königc2776af2015-11-03 13:27:39 +0100450 del_timer_sync(&ring->fence_drv.fallback_timer);
Christian Königc89377d2016-03-13 19:19:48 +0100451 for (j = 0; j <= ring->fence_drv.num_fences_mask; ++j)
Monk Liu48c60c02016-05-18 16:15:47 +0800452 fence_put(ring->fence_drv.fences[j]);
Christian Königc89377d2016-03-13 19:19:48 +0100453 kfree(ring->fence_drv.fences);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400454 ring->fence_drv.initialized = false;
455 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400456}
457
458/**
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400459 * amdgpu_fence_driver_suspend - suspend the fence driver
460 * for all possible rings.
461 *
462 * @adev: amdgpu device pointer
463 *
464 * Suspend the fence driver for all possible rings (all asics).
465 */
466void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
467{
468 int i, r;
469
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400470 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
471 struct amdgpu_ring *ring = adev->rings[i];
472 if (!ring || !ring->fence_drv.initialized)
473 continue;
474
475 /* wait for gpu to finish processing current batch */
476 r = amdgpu_fence_wait_empty(ring);
477 if (r) {
478 /* delay GPU reset to resume */
479 amdgpu_fence_driver_force_completion(adev);
480 }
481
482 /* disable the interrupt */
483 amdgpu_irq_put(adev, ring->fence_drv.irq_src,
484 ring->fence_drv.irq_type);
485 }
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400486}
487
488/**
489 * amdgpu_fence_driver_resume - resume the fence driver
490 * for all possible rings.
491 *
492 * @adev: amdgpu device pointer
493 *
494 * Resume the fence driver for all possible rings (all asics).
495 * Not all asics have all rings, so each asic will only
496 * start the fence driver on the rings it has using
497 * amdgpu_fence_driver_start_ring().
498 * Returns 0 for success.
499 */
500void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
501{
502 int i;
503
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400504 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
505 struct amdgpu_ring *ring = adev->rings[i];
506 if (!ring || !ring->fence_drv.initialized)
507 continue;
508
509 /* enable the interrupt */
510 amdgpu_irq_get(adev, ring->fence_drv.irq_src,
511 ring->fence_drv.irq_type);
512 }
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400513}
514
515/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400516 * amdgpu_fence_driver_force_completion - force all fence waiter to complete
517 *
518 * @adev: amdgpu device pointer
519 *
520 * In case of GPU reset failure make sure no process keep waiting on fence
521 * that will never complete.
522 */
523void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev)
524{
525 int i;
526
527 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
528 struct amdgpu_ring *ring = adev->rings[i];
529 if (!ring || !ring->fence_drv.initialized)
530 continue;
531
Christian König5907a0d2016-01-18 15:16:53 +0100532 amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400533 }
534}
535
Christian Königa95e2642015-11-03 12:21:57 +0100536/*
537 * Common fence implementation
538 */
539
540static const char *amdgpu_fence_get_driver_name(struct fence *fence)
541{
542 return "amdgpu";
543}
544
545static const char *amdgpu_fence_get_timeline_name(struct fence *f)
546{
547 struct amdgpu_fence *fence = to_amdgpu_fence(f);
548 return (const char *)fence->ring->name;
549}
550
551/**
Christian Königa95e2642015-11-03 12:21:57 +0100552 * amdgpu_fence_enable_signaling - enable signalling on fence
553 * @fence: fence
554 *
555 * This function is called with fence_queue lock held, and adds a callback
556 * to fence_queue that checks if this fence is signaled, and if so it
557 * signals the fence and removes itself.
558 */
559static bool amdgpu_fence_enable_signaling(struct fence *f)
560{
561 struct amdgpu_fence *fence = to_amdgpu_fence(f);
562 struct amdgpu_ring *ring = fence->ring;
563
Christian Königc2776af2015-11-03 13:27:39 +0100564 if (!timer_pending(&ring->fence_drv.fallback_timer))
565 amdgpu_fence_schedule_fallback(ring);
Christian König4a7d74f2016-03-14 14:29:46 +0100566
Christian Königa95e2642015-11-03 12:21:57 +0100567 FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
Christian König4a7d74f2016-03-14 14:29:46 +0100568
Christian Königa95e2642015-11-03 12:21:57 +0100569 return true;
570}
571
Christian Königb4413532016-03-15 13:40:17 +0100572/**
573 * amdgpu_fence_free - free up the fence memory
574 *
575 * @rcu: RCU callback head
576 *
577 * Free up the fence memory after the RCU grace period.
578 */
579static void amdgpu_fence_free(struct rcu_head *rcu)
Chunming Zhoub49c84a2015-11-05 11:28:28 +0800580{
Christian Königb4413532016-03-15 13:40:17 +0100581 struct fence *f = container_of(rcu, struct fence, rcu);
Chunming Zhoub49c84a2015-11-05 11:28:28 +0800582 struct amdgpu_fence *fence = to_amdgpu_fence(f);
583 kmem_cache_free(amdgpu_fence_slab, fence);
584}
585
Christian Königb4413532016-03-15 13:40:17 +0100586/**
587 * amdgpu_fence_release - callback that fence can be freed
588 *
589 * @fence: fence
590 *
591 * This function is called when the reference count becomes zero.
592 * It just RCU schedules freeing up the fence.
593 */
594static void amdgpu_fence_release(struct fence *f)
595{
596 call_rcu(&f->rcu, amdgpu_fence_free);
597}
598
Christian König22e5a2f2016-03-11 15:12:53 +0100599static const struct fence_ops amdgpu_fence_ops = {
Christian Königa95e2642015-11-03 12:21:57 +0100600 .get_driver_name = amdgpu_fence_get_driver_name,
601 .get_timeline_name = amdgpu_fence_get_timeline_name,
602 .enable_signaling = amdgpu_fence_enable_signaling,
Christian Königa95e2642015-11-03 12:21:57 +0100603 .wait = fence_default_wait,
Chunming Zhoub49c84a2015-11-05 11:28:28 +0800604 .release = amdgpu_fence_release,
Christian Königa95e2642015-11-03 12:21:57 +0100605};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400606
607/*
608 * Fence debugfs
609 */
610#if defined(CONFIG_DEBUG_FS)
611static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
612{
613 struct drm_info_node *node = (struct drm_info_node *)m->private;
614 struct drm_device *dev = node->minor->dev;
615 struct amdgpu_device *adev = dev->dev_private;
Christian König5907a0d2016-01-18 15:16:53 +0100616 int i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400617
618 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
619 struct amdgpu_ring *ring = adev->rings[i];
620 if (!ring || !ring->fence_drv.initialized)
621 continue;
622
623 amdgpu_fence_process(ring);
624
Christian König344c19f2015-06-02 15:47:16 +0200625 seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
Christian König742c0852016-03-14 15:46:06 +0100626 seq_printf(m, "Last signaled fence 0x%08x\n",
627 atomic_read(&ring->fence_drv.last_seq));
628 seq_printf(m, "Last emitted 0x%08x\n",
Christian König5907a0d2016-01-18 15:16:53 +0100629 ring->fence_drv.sync_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400630 }
631 return 0;
632}
633
Alex Deucher18db89b2016-01-14 10:25:22 -0500634/**
635 * amdgpu_debugfs_gpu_reset - manually trigger a gpu reset
636 *
637 * Manually trigger a gpu reset at the next fence wait.
638 */
639static int amdgpu_debugfs_gpu_reset(struct seq_file *m, void *data)
640{
641 struct drm_info_node *node = (struct drm_info_node *) m->private;
642 struct drm_device *dev = node->minor->dev;
643 struct amdgpu_device *adev = dev->dev_private;
644
645 seq_printf(m, "gpu reset\n");
646 amdgpu_gpu_reset(adev);
647
648 return 0;
649}
650
Nils Wallménius06ab6832016-05-02 12:46:15 -0400651static const struct drm_info_list amdgpu_debugfs_fence_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652 {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
Alex Deucher18db89b2016-01-14 10:25:22 -0500653 {"amdgpu_gpu_reset", &amdgpu_debugfs_gpu_reset, 0, NULL}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400654};
655#endif
656
657int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
658{
659#if defined(CONFIG_DEBUG_FS)
Alex Deucher18db89b2016-01-14 10:25:22 -0500660 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 2);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400661#else
662 return 0;
663#endif
664}
665