blob: 59e22389c10b01c7a37c719c84c32b9b19b9a3e4 [file] [log] [blame]
Alexander Shishkine443b332012-05-11 17:25:46 +03001/*
2 * ci.h - common structures, functions, and macros of the ChipIdea driver
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __DRIVERS_USB_CHIPIDEA_CI_H
14#define __DRIVERS_USB_CHIPIDEA_CI_H
15
16#include <linux/list.h>
Alexander Shishkin5f36e232012-05-11 17:25:47 +030017#include <linux/irqreturn.h>
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030018#include <linux/usb.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030019#include <linux/usb/gadget.h>
Li Jun57677be2014-04-23 15:56:44 +080020#include <linux/usb/otg-fsm.h>
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -080021#include <linux/usb/otg.h>
22#include <linux/ulpi/interface.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030023
24/******************************************************************************
25 * DEFINE
26 *****************************************************************************/
Michael Grzeschikb983e512013-03-30 12:54:10 +020027#define TD_PAGE_COUNT 5
Alexander Shishkin8e229782013-06-24 14:46:36 +030028#define CI_HDRC_PAGE_SIZE 4096ul /* page size for TD's */
Alexander Shishkine443b332012-05-11 17:25:46 +030029#define ENDPT_MAX 32
30
31/******************************************************************************
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080032 * REGISTERS
33 *****************************************************************************/
Peter Chen655d32e2015-02-11 12:44:54 +080034/* Identification Registers */
35#define ID_ID 0x0
36#define ID_HWGENERAL 0x4
37#define ID_HWHOST 0x8
38#define ID_HWDEVICE 0xc
39#define ID_HWTXBUF 0x10
40#define ID_HWRXBUF 0x14
41#define ID_SBUSCFG 0x90
42
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080043/* register indices */
44enum ci_hw_regs {
45 CAP_CAPLENGTH,
46 CAP_HCCPARAMS,
47 CAP_DCCPARAMS,
48 CAP_TESTMODE,
49 CAP_LAST = CAP_TESTMODE,
50 OP_USBCMD,
51 OP_USBSTS,
52 OP_USBINTR,
53 OP_DEVICEADDR,
54 OP_ENDPTLISTADDR,
Peter Chen28362672015-06-18 11:51:53 +080055 OP_TTCTRL,
Peter Chen96625ea2015-03-17 17:32:45 +080056 OP_BURSTSIZE,
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -080057 OP_ULPI_VIEWPORT,
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080058 OP_PORTSC,
59 OP_DEVLC,
60 OP_OTGSC,
61 OP_USBMODE,
62 OP_ENDPTSETUPSTAT,
63 OP_ENDPTPRIME,
64 OP_ENDPTFLUSH,
65 OP_ENDPTSTAT,
66 OP_ENDPTCOMPLETE,
67 OP_ENDPTCTRL,
68 /* endptctrl1..15 follow */
69 OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2,
70};
71
72/******************************************************************************
Alexander Shishkine443b332012-05-11 17:25:46 +030073 * STRUCTURES
74 *****************************************************************************/
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030075/**
Alexander Shishkin8e229782013-06-24 14:46:36 +030076 * struct ci_hw_ep - endpoint representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030077 * @ep: endpoint structure for gadget drivers
78 * @dir: endpoint direction (TX/RX)
79 * @num: endpoint number
80 * @type: endpoint type
81 * @name: string description of the endpoint
82 * @qh: queue head for this endpoint
83 * @wedge: is the endpoint wedged
Richard Zhao26c696c2012-07-07 22:56:40 +080084 * @ci: pointer to the controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030085 * @lock: pointer to controller's spinlock
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030086 * @td_pool: pointer to controller's TD pool
87 */
Alexander Shishkin8e229782013-06-24 14:46:36 +030088struct ci_hw_ep {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030089 struct usb_ep ep;
90 u8 dir;
91 u8 num;
92 u8 type;
93 char name[16];
Alexander Shishkine443b332012-05-11 17:25:46 +030094 struct {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030095 struct list_head queue;
Alexander Shishkin8e229782013-06-24 14:46:36 +030096 struct ci_hw_qh *ptr;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030097 dma_addr_t dma;
98 } qh;
99 int wedge;
Alexander Shishkine443b332012-05-11 17:25:46 +0300100
101 /* global resources */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300102 struct ci_hdrc *ci;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300103 spinlock_t *lock;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300104 struct dma_pool *td_pool;
Michael Grzeschik2e270412013-06-13 17:59:54 +0300105 struct td_node *pending_td;
Alexander Shishkine443b332012-05-11 17:25:46 +0300106};
107
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300108enum ci_role {
109 CI_ROLE_HOST = 0,
110 CI_ROLE_GADGET,
111 CI_ROLE_END,
112};
113
Peter Chencb271f32015-02-11 12:44:55 +0800114enum ci_revision {
115 CI_REVISION_1X = 10, /* Revision 1.x */
116 CI_REVISION_20 = 20, /* Revision 2.0 */
117 CI_REVISION_21, /* Revision 2.1 */
118 CI_REVISION_22, /* Revision 2.2 */
119 CI_REVISION_23, /* Revision 2.3 */
120 CI_REVISION_24, /* Revision 2.4 */
121 CI_REVISION_25, /* Revision 2.5 */
122 CI_REVISION_25_PLUS, /* Revision above than 2.5 */
123 CI_REVISION_UNKNOWN = 99, /* Unknown Revision */
124};
125
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300126/**
127 * struct ci_role_driver - host/gadget role driver
Peter Chen19353882014-09-22 08:14:17 +0800128 * @start: start this role
129 * @stop: stop this role
130 * @irq: irq handler for this role
131 * @name: role name string (host/gadget)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300132 */
133struct ci_role_driver {
Alexander Shishkin8e229782013-06-24 14:46:36 +0300134 int (*start)(struct ci_hdrc *);
135 void (*stop)(struct ci_hdrc *);
136 irqreturn_t (*irq)(struct ci_hdrc *);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300137 const char *name;
138};
139
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300140/**
141 * struct hw_bank - hardware register mapping representation
142 * @lpm: set if the device is LPM capable
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300143 * @phys: physical address of the controller's registers
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300144 * @abs: absolute address of the beginning of register window
145 * @cap: capability registers
146 * @op: operational registers
147 * @size: size of the register window
148 * @regmap: register lookup table
149 */
Alexander Shishkine443b332012-05-11 17:25:46 +0300150struct hw_bank {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300151 unsigned lpm;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300152 resource_size_t phys;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300153 void __iomem *abs;
154 void __iomem *cap;
155 void __iomem *op;
156 size_t size;
Marc Kleine-Budde21395a12014-01-06 10:10:38 +0800157 void __iomem *regmap[OP_LAST + 1];
Alexander Shishkine443b332012-05-11 17:25:46 +0300158};
159
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300160/**
Alexander Shishkin8e229782013-06-24 14:46:36 +0300161 * struct ci_hdrc - chipidea device representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300162 * @dev: pointer to parent device
163 * @lock: access synchronization
164 * @hw_bank: hardware register mapping
165 * @irq: IRQ number
166 * @roles: array of supported roles for this controller
167 * @role: current role
168 * @is_otg: if the device is otg-capable
Li Jun57677be2014-04-23 15:56:44 +0800169 * @fsm: otg finite state machine
Li Jun3a316ec2015-03-20 16:28:06 +0800170 * @otg_fsm_hrtimer: hrtimer for otg fsm timers
171 * @hr_timeouts: time out list for active otg fsm timers
172 * @enabled_otg_timer_bits: bits of enabled otg timers
173 * @next_otg_timer: next nearest enabled timer to be expired
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300174 * @work: work for role changing
175 * @wq: workqueue thread
176 * @qh_pool: allocation pool for queue heads
177 * @td_pool: allocation pool for transfer descriptors
178 * @gadget: device side representation for peripheral controller
179 * @driver: gadget driver
180 * @hw_ep_max: total number of endpoints supported by hardware
Alexander Shishkin8e229782013-06-24 14:46:36 +0300181 * @ci_hw_ep: array of endpoints
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300182 * @ep0_dir: ep0 direction
183 * @ep0out: pointer to ep0 OUT endpoint
184 * @ep0in: pointer to ep0 IN endpoint
185 * @status: ep0 status request
186 * @setaddr: if we should set the address on status completion
187 * @address: usb address received from the host
188 * @remote_wakeup: host-enabled remote wakeup
189 * @suspended: suspended by host
190 * @test_mode: the selected test mode
Richard Zhao77c44002012-06-29 17:48:53 +0800191 * @platdata: platform specific information supplied by parent device
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300192 * @vbus_active: is VBUS active
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -0800193 * @ulpi: pointer to ULPI device, if any
194 * @ulpi_ops: ULPI read/write ops for this device
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100195 * @phy: pointer to PHY, if any
196 * @usb_phy: pointer to USB PHY, if any and if using the USB PHY framework
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300197 * @hcd: pointer to usb_hcd for ehci host driver
Alexander Shishkin2d651282013-03-30 12:53:51 +0200198 * @debugfs: root dentry for this controller in debugfs
Peter Chena107f8c2013-08-14 12:44:11 +0300199 * @id_event: indicates there is an id event, and handled at ci_otg_work
200 * @b_sess_valid_event: indicates there is a vbus event, and handled
201 * at ci_otg_work
Peter Chened8f8312014-01-10 13:51:27 +0800202 * @imx28_write_fix: Freescale imx28 needs swp instruction for writing
Peter Chen1f874ed2015-02-11 12:44:45 +0800203 * @supports_runtime_pm: if runtime pm is supported
204 * @in_lpm: if the core in low power mode
205 * @wakeup_int: if wakeup interrupt occur
Peter Chencb271f32015-02-11 12:44:55 +0800206 * @rev: The revision number for controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300207 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300208struct ci_hdrc {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300209 struct device *dev;
210 spinlock_t lock;
211 struct hw_bank hw_bank;
212 int irq;
213 struct ci_role_driver *roles[CI_ROLE_END];
214 enum ci_role role;
215 bool is_otg;
Antoine Tenartef44cb42014-10-30 18:41:16 +0100216 struct usb_otg otg;
Li Jun57677be2014-04-23 15:56:44 +0800217 struct otg_fsm fsm;
Li Jun3a316ec2015-03-20 16:28:06 +0800218 struct hrtimer otg_fsm_hrtimer;
219 ktime_t hr_timeouts[NUM_OTG_FSM_TIMERS];
220 unsigned enabled_otg_timer_bits;
221 enum otg_fsm_timer next_otg_timer;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300222 struct work_struct work;
223 struct workqueue_struct *wq;
Alexander Shishkine443b332012-05-11 17:25:46 +0300224
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300225 struct dma_pool *qh_pool;
226 struct dma_pool *td_pool;
Alexander Shishkine443b332012-05-11 17:25:46 +0300227
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300228 struct usb_gadget gadget;
229 struct usb_gadget_driver *driver;
230 unsigned hw_ep_max;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300231 struct ci_hw_ep ci_hw_ep[ENDPT_MAX];
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300232 u32 ep0_dir;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300233 struct ci_hw_ep *ep0out, *ep0in;
Alexander Shishkine443b332012-05-11 17:25:46 +0300234
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300235 struct usb_request *status;
236 bool setaddr;
237 u8 address;
238 u8 remote_wakeup;
239 u8 suspended;
240 u8 test_mode;
Alexander Shishkine443b332012-05-11 17:25:46 +0300241
Alexander Shishkin8e229782013-06-24 14:46:36 +0300242 struct ci_hdrc_platform_data *platdata;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300243 int vbus_active;
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -0800244#ifdef CONFIG_USB_CHIPIDEA_ULPI
245 struct ulpi *ulpi;
246 struct ulpi_ops ulpi_ops;
247#endif
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100248 struct phy *phy;
249 /* old usb_phy interface */
Antoine Tenartef44cb42014-10-30 18:41:16 +0100250 struct usb_phy *usb_phy;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300251 struct usb_hcd *hcd;
Alexander Shishkin2d651282013-03-30 12:53:51 +0200252 struct dentry *debugfs;
Peter Chena107f8c2013-08-14 12:44:11 +0300253 bool id_event;
254 bool b_sess_valid_event;
Peter Chened8f8312014-01-10 13:51:27 +0800255 bool imx28_write_fix;
Peter Chen1f874ed2015-02-11 12:44:45 +0800256 bool supports_runtime_pm;
257 bool in_lpm;
258 bool wakeup_int;
Peter Chencb271f32015-02-11 12:44:55 +0800259 enum ci_revision rev;
Alexander Shishkine443b332012-05-11 17:25:46 +0300260};
261
Alexander Shishkin8e229782013-06-24 14:46:36 +0300262static inline struct ci_role_driver *ci_role(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300263{
264 BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]);
265 return ci->roles[ci->role];
266}
267
Alexander Shishkin8e229782013-06-24 14:46:36 +0300268static inline int ci_role_start(struct ci_hdrc *ci, enum ci_role role)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300269{
270 int ret;
271
272 if (role >= CI_ROLE_END)
273 return -EINVAL;
274
275 if (!ci->roles[role])
276 return -ENXIO;
277
278 ret = ci->roles[role]->start(ci);
279 if (!ret)
280 ci->role = role;
281 return ret;
282}
283
Alexander Shishkin8e229782013-06-24 14:46:36 +0300284static inline void ci_role_stop(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300285{
286 enum ci_role role = ci->role;
287
288 if (role == CI_ROLE_END)
289 return;
290
291 ci->role = CI_ROLE_END;
292
293 ci->roles[role]->stop(ci);
294}
295
Alexander Shishkine443b332012-05-11 17:25:46 +0300296/**
Peter Chen655d32e2015-02-11 12:44:54 +0800297 * hw_read_id_reg: reads from a identification register
298 * @ci: the controller
299 * @offset: offset from the beginning of identification registers region
300 * @mask: bitfield mask
301 *
302 * This function returns register contents
303 */
304static inline u32 hw_read_id_reg(struct ci_hdrc *ci, u32 offset, u32 mask)
305{
306 return ioread32(ci->hw_bank.abs + offset) & mask;
307}
308
309/**
310 * hw_write_id_reg: writes to a identification register
311 * @ci: the controller
312 * @offset: offset from the beginning of identification registers region
313 * @mask: bitfield mask
314 * @data: new value
315 */
316static inline void hw_write_id_reg(struct ci_hdrc *ci, u32 offset,
317 u32 mask, u32 data)
318{
319 if (~mask)
320 data = (ioread32(ci->hw_bank.abs + offset) & ~mask)
321 | (data & mask);
322
323 iowrite32(data, ci->hw_bank.abs + offset);
324}
325
326/**
Alexander Shishkine443b332012-05-11 17:25:46 +0300327 * hw_read: reads from a hw register
Peter Chen19353882014-09-22 08:14:17 +0800328 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300329 * @reg: register index
330 * @mask: bitfield mask
331 *
332 * This function returns register contents
333 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300334static inline u32 hw_read(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300335{
Richard Zhao26c696c2012-07-07 22:56:40 +0800336 return ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300337}
338
Peter Chened8f8312014-01-10 13:51:27 +0800339#ifdef CONFIG_SOC_IMX28
340static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
341{
342 __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
343}
344#else
345static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
346{
347}
348#endif
349
350static inline void __hw_write(struct ci_hdrc *ci, u32 val,
351 void __iomem *addr)
352{
353 if (ci->imx28_write_fix)
354 imx28_ci_writel(val, addr);
355 else
356 iowrite32(val, addr);
357}
358
Alexander Shishkine443b332012-05-11 17:25:46 +0300359/**
360 * hw_write: writes to a hw register
Peter Chen19353882014-09-22 08:14:17 +0800361 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300362 * @reg: register index
363 * @mask: bitfield mask
364 * @data: new value
365 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300366static inline void hw_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300367 u32 mask, u32 data)
368{
369 if (~mask)
Richard Zhao26c696c2012-07-07 22:56:40 +0800370 data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300371 | (data & mask);
372
Peter Chened8f8312014-01-10 13:51:27 +0800373 __hw_write(ci, data, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300374}
375
376/**
377 * hw_test_and_clear: tests & clears a hw register
Peter Chen19353882014-09-22 08:14:17 +0800378 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300379 * @reg: register index
380 * @mask: bitfield mask
381 *
382 * This function returns register contents
383 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300384static inline u32 hw_test_and_clear(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300385 u32 mask)
386{
Richard Zhao26c696c2012-07-07 22:56:40 +0800387 u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300388
Peter Chened8f8312014-01-10 13:51:27 +0800389 __hw_write(ci, val, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300390 return val;
391}
392
393/**
394 * hw_test_and_write: tests & writes a hw register
Peter Chen19353882014-09-22 08:14:17 +0800395 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300396 * @reg: register index
397 * @mask: bitfield mask
398 * @data: new value
399 *
400 * This function returns register contents
401 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300402static inline u32 hw_test_and_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300403 u32 mask, u32 data)
404{
Richard Zhao26c696c2012-07-07 22:56:40 +0800405 u32 val = hw_read(ci, reg, ~0);
Alexander Shishkine443b332012-05-11 17:25:46 +0300406
Richard Zhao26c696c2012-07-07 22:56:40 +0800407 hw_write(ci, reg, mask, data);
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200408 return (val & mask) >> __ffs(mask);
Alexander Shishkine443b332012-05-11 17:25:46 +0300409}
410
Li Jun57677be2014-04-23 15:56:44 +0800411/**
412 * ci_otg_is_fsm_mode: runtime check if otg controller
413 * is in otg fsm mode.
Peter Chen19353882014-09-22 08:14:17 +0800414 *
415 * @ci: chipidea device
Li Jun57677be2014-04-23 15:56:44 +0800416 */
417static inline bool ci_otg_is_fsm_mode(struct ci_hdrc *ci)
418{
419#ifdef CONFIG_USB_OTG_FSM
Li Junb0930d4c2015-07-09 15:18:46 +0800420 struct usb_otg_caps *otg_caps = &ci->platdata->ci_otg_caps;
421
Li Jun57677be2014-04-23 15:56:44 +0800422 return ci->is_otg && ci->roles[CI_ROLE_HOST] &&
Li Junb0930d4c2015-07-09 15:18:46 +0800423 ci->roles[CI_ROLE_GADGET] && (otg_caps->srp_support ||
424 otg_caps->hnp_support || otg_caps->adp_support);
Li Jun57677be2014-04-23 15:56:44 +0800425#else
426 return false;
427#endif
428}
429
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -0800430#if IS_ENABLED(CONFIG_USB_CHIPIDEA_ULPI)
431int ci_ulpi_init(struct ci_hdrc *ci);
432void ci_ulpi_exit(struct ci_hdrc *ci);
433int ci_ulpi_resume(struct ci_hdrc *ci);
434#else
435static inline int ci_ulpi_init(struct ci_hdrc *ci) { return 0; }
436static inline void ci_ulpi_exit(struct ci_hdrc *ci) { }
437static inline int ci_ulpi_resume(struct ci_hdrc *ci) { return 0; }
438#endif
439
Li Jun36304b02014-04-23 15:56:39 +0800440u32 hw_read_intr_enable(struct ci_hdrc *ci);
441
442u32 hw_read_intr_status(struct ci_hdrc *ci);
443
Peter Chen5b157302014-11-26 13:44:33 +0800444int hw_device_reset(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300445
Alexander Shishkin8e229782013-06-24 14:46:36 +0300446int hw_port_test_set(struct ci_hdrc *ci, u8 mode);
Alexander Shishkine443b332012-05-11 17:25:46 +0300447
Alexander Shishkin8e229782013-06-24 14:46:36 +0300448u8 hw_port_test_get(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300449
Stephen Boyd7bb7e9b2016-12-28 14:56:55 -0800450void hw_phymode_configure(struct ci_hdrc *ci);
451
Peter Chenbf9c85e2015-03-17 10:40:50 +0800452void ci_platform_configure(struct ci_hdrc *ci);
453
Peter Chen9d8c8502015-10-23 10:33:58 +0800454int dbg_create_files(struct ci_hdrc *ci);
455
456void dbg_remove_files(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300457#endif /* __DRIVERS_USB_CHIPIDEA_CI_H */