blob: f8cc40021729810b4d39619ae57109e3eae9a1f2 [file] [log] [blame]
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001/*
2 * DM81xx hwmod data.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc. - http://www.ti.com/
5 * Copyright (C) 2013 SKTB SKiT, http://www.skitlab.ru/
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation version 2.
10 *
11 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12 * kind, whether express or implied; without even the implied warranty
13 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
18#include <linux/platform_data/gpio-omap.h>
19#include <linux/platform_data/hsmmc-omap.h>
20#include <linux/platform_data/spi-omap2-mcspi.h>
21#include <plat/dmtimer.h>
22
23#include "omap_hwmod_common_data.h"
24#include "cm81xx.h"
25#include "ti81xx.h"
26#include "wd_timer.h"
27
28/*
29 * DM816X hardware modules integration data
30 *
31 * Note: This is incomplete and at present, not generated from h/w database.
32 */
33
34/*
Tony Lindgren7e1b11d2015-07-16 01:55:58 -070035 * Common alwon .clkctrl_offs from dm814x TRM "Table 2-278. CM_ALWON REGISTERS"
36 * also dm816x TRM 18.7.17 CM_ALWON device register values minus 0x1400.
Tony Lindgren4d38bd12015-01-26 09:26:32 -080037 */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -070038#define DM81XX_CM_ALWON_MCASP0_CLKCTRL 0x140
39#define DM81XX_CM_ALWON_MCASP1_CLKCTRL 0x144
40#define DM81XX_CM_ALWON_MCASP2_CLKCTRL 0x148
41#define DM81XX_CM_ALWON_MCBSP_CLKCTRL 0x14c
42#define DM81XX_CM_ALWON_UART_0_CLKCTRL 0x150
43#define DM81XX_CM_ALWON_UART_1_CLKCTRL 0x154
44#define DM81XX_CM_ALWON_UART_2_CLKCTRL 0x158
45#define DM81XX_CM_ALWON_GPIO_0_CLKCTRL 0x15c
46#define DM81XX_CM_ALWON_GPIO_1_CLKCTRL 0x160
47#define DM81XX_CM_ALWON_I2C_0_CLKCTRL 0x164
48#define DM81XX_CM_ALWON_I2C_1_CLKCTRL 0x168
49#define DM81XX_CM_ALWON_WDTIMER_CLKCTRL 0x18c
50#define DM81XX_CM_ALWON_SPI_CLKCTRL 0x190
51#define DM81XX_CM_ALWON_MAILBOX_CLKCTRL 0x194
52#define DM81XX_CM_ALWON_SPINBOX_CLKCTRL 0x198
53#define DM81XX_CM_ALWON_MMUDATA_CLKCTRL 0x19c
54#define DM81XX_CM_ALWON_MMUCFG_CLKCTRL 0x1a8
55#define DM81XX_CM_ALWON_CONTROL_CLKCTRL 0x1c4
56#define DM81XX_CM_ALWON_GPMC_CLKCTRL 0x1d0
57#define DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL 0x1d4
58#define DM81XX_CM_ALWON_L3_CLKCTRL 0x1e4
59#define DM81XX_CM_ALWON_L4HS_CLKCTRL 0x1e8
60#define DM81XX_CM_ALWON_L4LS_CLKCTRL 0x1ec
61#define DM81XX_CM_ALWON_RTC_CLKCTRL 0x1f0
62#define DM81XX_CM_ALWON_TPCC_CLKCTRL 0x1f4
63#define DM81XX_CM_ALWON_TPTC0_CLKCTRL 0x1f8
64#define DM81XX_CM_ALWON_TPTC1_CLKCTRL 0x1fc
65#define DM81XX_CM_ALWON_TPTC2_CLKCTRL 0x200
66#define DM81XX_CM_ALWON_TPTC3_CLKCTRL 0x204
67
68/* Registers specific to dm814x */
69#define DM814X_CM_ALWON_MCASP_3_4_5_CLKCTRL 0x16c
70#define DM814X_CM_ALWON_ATL_CLKCTRL 0x170
71#define DM814X_CM_ALWON_MLB_CLKCTRL 0x174
72#define DM814X_CM_ALWON_PATA_CLKCTRL 0x178
73#define DM814X_CM_ALWON_UART_3_CLKCTRL 0x180
74#define DM814X_CM_ALWON_UART_4_CLKCTRL 0x184
75#define DM814X_CM_ALWON_UART_5_CLKCTRL 0x188
76#define DM814X_CM_ALWON_OCM_0_CLKCTRL 0x1b4
77#define DM814X_CM_ALWON_VCP_CLKCTRL 0x1b8
78#define DM814X_CM_ALWON_MPU_CLKCTRL 0x1dc
79#define DM814X_CM_ALWON_DEBUGSS_CLKCTRL 0x1e0
80#define DM814X_CM_ALWON_DCAN_0_1_CLKCTRL 0x218
81#define DM814X_CM_ALWON_MMCHS_0_CLKCTRL 0x21c
82#define DM814X_CM_ALWON_MMCHS_1_CLKCTRL 0x220
83#define DM814X_CM_ALWON_MMCHS_2_CLKCTRL 0x224
84#define DM814X_CM_ALWON_CUST_EFUSE_CLKCTRL 0x228
85
86/* Registers specific to dm816x */
Tony Lindgren4d38bd12015-01-26 09:26:32 -080087#define DM816X_DM_ALWON_BASE 0x1400
Tony Lindgren4d38bd12015-01-26 09:26:32 -080088#define DM816X_CM_ALWON_TIMER_1_CLKCTRL (0x1570 - DM816X_DM_ALWON_BASE)
89#define DM816X_CM_ALWON_TIMER_2_CLKCTRL (0x1574 - DM816X_DM_ALWON_BASE)
90#define DM816X_CM_ALWON_TIMER_3_CLKCTRL (0x1578 - DM816X_DM_ALWON_BASE)
91#define DM816X_CM_ALWON_TIMER_4_CLKCTRL (0x157c - DM816X_DM_ALWON_BASE)
92#define DM816X_CM_ALWON_TIMER_5_CLKCTRL (0x1580 - DM816X_DM_ALWON_BASE)
93#define DM816X_CM_ALWON_TIMER_6_CLKCTRL (0x1584 - DM816X_DM_ALWON_BASE)
94#define DM816X_CM_ALWON_TIMER_7_CLKCTRL (0x1588 - DM816X_DM_ALWON_BASE)
Tony Lindgren4d38bd12015-01-26 09:26:32 -080095#define DM816X_CM_ALWON_SDIO_CLKCTRL (0x15b0 - DM816X_DM_ALWON_BASE)
96#define DM816X_CM_ALWON_OCMC_0_CLKCTRL (0x15b4 - DM816X_DM_ALWON_BASE)
97#define DM816X_CM_ALWON_OCMC_1_CLKCTRL (0x15b8 - DM816X_DM_ALWON_BASE)
Tony Lindgren4d38bd12015-01-26 09:26:32 -080098#define DM816X_CM_ALWON_ETHERNET_1_CLKCTRL (0x15d8 - DM816X_DM_ALWON_BASE)
99#define DM816X_CM_ALWON_MPU_CLKCTRL (0x15dc - DM816X_DM_ALWON_BASE)
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800100#define DM816X_CM_ALWON_SR_0_CLKCTRL (0x1608 - DM816X_DM_ALWON_BASE)
101#define DM816X_CM_ALWON_SR_1_CLKCTRL (0x160c - DM816X_DM_ALWON_BASE)
102
103/*
104 * The default .clkctrl_offs field is offset from CM_DEFAULT, that's
105 * TRM 18.7.6 CM_DEFAULT device register values minus 0x500
106 */
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800107#define DM81XX_CM_DEFAULT_OFFSET 0x500
108#define DM81XX_CM_DEFAULT_USB_CLKCTRL (0x558 - DM81XX_CM_DEFAULT_OFFSET)
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800109
110/* L3 Interconnect entries clocked at 125, 250 and 500MHz */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700111static struct omap_hwmod dm81xx_alwon_l3_slow_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800112 .name = "alwon_l3_slow",
113 .clkdm_name = "alwon_l3s_clkdm",
114 .class = &l3_hwmod_class,
115 .flags = HWMOD_NO_IDLEST,
116};
117
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700118static struct omap_hwmod dm81xx_default_l3_slow_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800119 .name = "default_l3_slow",
120 .clkdm_name = "default_l3_slow_clkdm",
121 .class = &l3_hwmod_class,
122 .flags = HWMOD_NO_IDLEST,
123};
124
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700125static struct omap_hwmod dm81xx_alwon_l3_med_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800126 .name = "l3_med",
127 .clkdm_name = "alwon_l3_med_clkdm",
128 .class = &l3_hwmod_class,
129 .flags = HWMOD_NO_IDLEST,
130};
131
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700132static struct omap_hwmod dm81xx_alwon_l3_fast_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800133 .name = "l3_fast",
134 .clkdm_name = "alwon_l3_fast_clkdm",
135 .class = &l3_hwmod_class,
136 .flags = HWMOD_NO_IDLEST,
137};
138
139/*
140 * L4 standard peripherals, see TRM table 1-12 for devices using this.
141 * See TRM table 1-73 for devices using the 125MHz SYSCLK6 clock.
142 */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700143static struct omap_hwmod dm81xx_l4_ls_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800144 .name = "l4_ls",
145 .clkdm_name = "alwon_l3s_clkdm",
146 .class = &l4_hwmod_class,
Neil Armstrong29f5b342015-11-13 17:29:53 +0100147 .flags = HWMOD_NO_IDLEST,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800148};
149
150/*
151 * L4 high-speed peripherals. For devices using this, please see the TRM
152 * table 1-13. On dm816x, only EMAC, MDIO and SATA use this. See also TRM
153 * table 1-73 for devices using 250MHz SYSCLK5 clock.
154 */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700155static struct omap_hwmod dm81xx_l4_hs_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800156 .name = "l4_hs",
157 .clkdm_name = "alwon_l3_med_clkdm",
158 .class = &l4_hwmod_class,
Neil Armstrong29f5b342015-11-13 17:29:53 +0100159 .flags = HWMOD_NO_IDLEST,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800160};
161
162/* L3 slow -> L4 ls peripheral interface running at 125MHz */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700163static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__l4_ls = {
164 .master = &dm81xx_alwon_l3_slow_hwmod,
165 .slave = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800166 .user = OCP_USER_MPU,
167};
168
169/* L3 med -> L4 fast peripheral interface running at 250MHz */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700170static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__l4_hs = {
171 .master = &dm81xx_alwon_l3_med_hwmod,
172 .slave = &dm81xx_l4_hs_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800173 .user = OCP_USER_MPU,
174};
175
176/* MPU */
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700177static struct omap_hwmod dm814x_mpu_hwmod = {
178 .name = "mpu",
179 .clkdm_name = "alwon_l3s_clkdm",
180 .class = &mpu_hwmod_class,
181 .flags = HWMOD_INIT_NO_IDLE,
182 .main_clk = "mpu_ck",
183 .prcm = {
184 .omap4 = {
185 .clkctrl_offs = DM814X_CM_ALWON_MPU_CLKCTRL,
186 .modulemode = MODULEMODE_SWCTRL,
187 },
188 },
189};
190
191static struct omap_hwmod_ocp_if dm814x_mpu__alwon_l3_slow = {
192 .master = &dm814x_mpu_hwmod,
193 .slave = &dm81xx_alwon_l3_slow_hwmod,
194 .user = OCP_USER_MPU,
195};
196
197/* L3 med peripheral interface running at 200MHz */
198static struct omap_hwmod_ocp_if dm814x_mpu__alwon_l3_med = {
199 .master = &dm814x_mpu_hwmod,
200 .slave = &dm81xx_alwon_l3_med_hwmod,
201 .user = OCP_USER_MPU,
202};
203
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800204static struct omap_hwmod dm816x_mpu_hwmod = {
205 .name = "mpu",
206 .clkdm_name = "alwon_mpu_clkdm",
207 .class = &mpu_hwmod_class,
208 .flags = HWMOD_INIT_NO_IDLE,
209 .main_clk = "mpu_ck",
210 .prcm = {
211 .omap4 = {
212 .clkctrl_offs = DM816X_CM_ALWON_MPU_CLKCTRL,
213 .modulemode = MODULEMODE_SWCTRL,
214 },
215 },
216};
217
218static struct omap_hwmod_ocp_if dm816x_mpu__alwon_l3_slow = {
219 .master = &dm816x_mpu_hwmod,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700220 .slave = &dm81xx_alwon_l3_slow_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800221 .user = OCP_USER_MPU,
222};
223
224/* L3 med peripheral interface running at 250MHz */
225static struct omap_hwmod_ocp_if dm816x_mpu__alwon_l3_med = {
226 .master = &dm816x_mpu_hwmod,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700227 .slave = &dm81xx_alwon_l3_med_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800228 .user = OCP_USER_MPU,
229};
230
231/* UART common */
232static struct omap_hwmod_class_sysconfig uart_sysc = {
233 .rev_offs = 0x50,
234 .sysc_offs = 0x54,
235 .syss_offs = 0x58,
236 .sysc_flags = SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
237 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
238 SYSS_HAS_RESET_STATUS,
239 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
240 MSTANDBY_SMART_WKUP,
241 .sysc_fields = &omap_hwmod_sysc_type1,
242};
243
244static struct omap_hwmod_class uart_class = {
245 .name = "uart",
246 .sysc = &uart_sysc,
247};
248
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700249static struct omap_hwmod dm81xx_uart1_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800250 .name = "uart1",
251 .clkdm_name = "alwon_l3s_clkdm",
252 .main_clk = "sysclk10_ck",
253 .prcm = {
254 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700255 .clkctrl_offs = DM81XX_CM_ALWON_UART_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800256 .modulemode = MODULEMODE_SWCTRL,
257 },
258 },
259 .class = &uart_class,
260 .flags = DEBUG_TI81XXUART1_FLAGS,
261};
262
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700263static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart1 = {
264 .master = &dm81xx_l4_ls_hwmod,
265 .slave = &dm81xx_uart1_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800266 .clk = "sysclk6_ck",
267 .user = OCP_USER_MPU,
268};
269
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700270static struct omap_hwmod dm81xx_uart2_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800271 .name = "uart2",
272 .clkdm_name = "alwon_l3s_clkdm",
273 .main_clk = "sysclk10_ck",
274 .prcm = {
275 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700276 .clkctrl_offs = DM81XX_CM_ALWON_UART_1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800277 .modulemode = MODULEMODE_SWCTRL,
278 },
279 },
280 .class = &uart_class,
281 .flags = DEBUG_TI81XXUART2_FLAGS,
282};
283
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700284static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart2 = {
285 .master = &dm81xx_l4_ls_hwmod,
286 .slave = &dm81xx_uart2_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800287 .clk = "sysclk6_ck",
288 .user = OCP_USER_MPU,
289};
290
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700291static struct omap_hwmod dm81xx_uart3_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800292 .name = "uart3",
293 .clkdm_name = "alwon_l3s_clkdm",
294 .main_clk = "sysclk10_ck",
295 .prcm = {
296 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700297 .clkctrl_offs = DM81XX_CM_ALWON_UART_2_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800298 .modulemode = MODULEMODE_SWCTRL,
299 },
300 },
301 .class = &uart_class,
302 .flags = DEBUG_TI81XXUART3_FLAGS,
303};
304
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700305static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart3 = {
306 .master = &dm81xx_l4_ls_hwmod,
307 .slave = &dm81xx_uart3_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800308 .clk = "sysclk6_ck",
309 .user = OCP_USER_MPU,
310};
311
312static struct omap_hwmod_class_sysconfig wd_timer_sysc = {
313 .rev_offs = 0x0,
314 .sysc_offs = 0x10,
315 .syss_offs = 0x14,
316 .sysc_flags = SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET |
317 SYSS_HAS_RESET_STATUS,
318 .sysc_fields = &omap_hwmod_sysc_type1,
319};
320
321static struct omap_hwmod_class wd_timer_class = {
322 .name = "wd_timer",
323 .sysc = &wd_timer_sysc,
324 .pre_shutdown = &omap2_wd_timer_disable,
325 .reset = &omap2_wd_timer_reset,
326};
327
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700328static struct omap_hwmod dm81xx_wd_timer_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800329 .name = "wd_timer",
330 .clkdm_name = "alwon_l3s_clkdm",
331 .main_clk = "sysclk18_ck",
332 .flags = HWMOD_NO_IDLEST,
333 .prcm = {
334 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700335 .clkctrl_offs = DM81XX_CM_ALWON_WDTIMER_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800336 .modulemode = MODULEMODE_SWCTRL,
337 },
338 },
339 .class = &wd_timer_class,
340};
341
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700342static struct omap_hwmod_ocp_if dm81xx_l4_ls__wd_timer1 = {
343 .master = &dm81xx_l4_ls_hwmod,
344 .slave = &dm81xx_wd_timer_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800345 .clk = "sysclk6_ck",
346 .user = OCP_USER_MPU,
347};
348
349/* I2C common */
350static struct omap_hwmod_class_sysconfig i2c_sysc = {
351 .rev_offs = 0x0,
352 .sysc_offs = 0x10,
353 .syss_offs = 0x90,
354 .sysc_flags = SYSC_HAS_SIDLEMODE |
355 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
356 SYSC_HAS_AUTOIDLE,
357 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
358 .sysc_fields = &omap_hwmod_sysc_type1,
359};
360
361static struct omap_hwmod_class i2c_class = {
362 .name = "i2c",
363 .sysc = &i2c_sysc,
364};
365
366static struct omap_hwmod dm81xx_i2c1_hwmod = {
367 .name = "i2c1",
368 .clkdm_name = "alwon_l3s_clkdm",
369 .main_clk = "sysclk10_ck",
370 .prcm = {
371 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700372 .clkctrl_offs = DM81XX_CM_ALWON_I2C_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800373 .modulemode = MODULEMODE_SWCTRL,
374 },
375 },
376 .class = &i2c_class,
377};
378
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700379static struct omap_hwmod_ocp_if dm81xx_l4_ls__i2c1 = {
380 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800381 .slave = &dm81xx_i2c1_hwmod,
382 .clk = "sysclk6_ck",
383 .user = OCP_USER_MPU,
384};
385
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700386static struct omap_hwmod dm81xx_i2c2_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800387 .name = "i2c2",
388 .clkdm_name = "alwon_l3s_clkdm",
389 .main_clk = "sysclk10_ck",
390 .prcm = {
391 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700392 .clkctrl_offs = DM81XX_CM_ALWON_I2C_1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800393 .modulemode = MODULEMODE_SWCTRL,
394 },
395 },
396 .class = &i2c_class,
397};
398
399static struct omap_hwmod_class_sysconfig dm81xx_elm_sysc = {
400 .rev_offs = 0x0000,
401 .sysc_offs = 0x0010,
402 .syss_offs = 0x0014,
403 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
404 SYSC_HAS_SOFTRESET |
405 SYSS_HAS_RESET_STATUS,
406 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
407 .sysc_fields = &omap_hwmod_sysc_type1,
408};
409
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700410static struct omap_hwmod_ocp_if dm81xx_l4_ls__i2c2 = {
411 .master = &dm81xx_l4_ls_hwmod,
412 .slave = &dm81xx_i2c2_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800413 .clk = "sysclk6_ck",
414 .user = OCP_USER_MPU,
415};
416
417static struct omap_hwmod_class dm81xx_elm_hwmod_class = {
418 .name = "elm",
419 .sysc = &dm81xx_elm_sysc,
420};
421
422static struct omap_hwmod dm81xx_elm_hwmod = {
423 .name = "elm",
424 .clkdm_name = "alwon_l3s_clkdm",
425 .class = &dm81xx_elm_hwmod_class,
426 .main_clk = "sysclk6_ck",
427};
428
429static struct omap_hwmod_ocp_if dm81xx_l4_ls__elm = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700430 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800431 .slave = &dm81xx_elm_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800432 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800433 .user = OCP_USER_MPU,
434};
435
436static struct omap_hwmod_class_sysconfig dm81xx_gpio_sysc = {
437 .rev_offs = 0x0000,
438 .sysc_offs = 0x0010,
439 .syss_offs = 0x0114,
440 .sysc_flags = SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
441 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
442 SYSS_HAS_RESET_STATUS,
443 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
444 SIDLE_SMART_WKUP,
445 .sysc_fields = &omap_hwmod_sysc_type1,
446};
447
448static struct omap_hwmod_class dm81xx_gpio_hwmod_class = {
449 .name = "gpio",
450 .sysc = &dm81xx_gpio_sysc,
451 .rev = 2,
452};
453
454static struct omap_gpio_dev_attr gpio_dev_attr = {
455 .bank_width = 32,
456 .dbck_flag = true,
457};
458
459static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
460 { .role = "dbclk", .clk = "sysclk18_ck" },
461};
462
463static struct omap_hwmod dm81xx_gpio1_hwmod = {
464 .name = "gpio1",
465 .clkdm_name = "alwon_l3s_clkdm",
466 .class = &dm81xx_gpio_hwmod_class,
467 .main_clk = "sysclk6_ck",
468 .prcm = {
469 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700470 .clkctrl_offs = DM81XX_CM_ALWON_GPIO_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800471 .modulemode = MODULEMODE_SWCTRL,
472 },
473 },
474 .opt_clks = gpio1_opt_clks,
475 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
476 .dev_attr = &gpio_dev_attr,
477};
478
479static struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700480 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800481 .slave = &dm81xx_gpio1_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800482 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800483 .user = OCP_USER_MPU,
484};
485
486static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
487 { .role = "dbclk", .clk = "sysclk18_ck" },
488};
489
490static struct omap_hwmod dm81xx_gpio2_hwmod = {
491 .name = "gpio2",
492 .clkdm_name = "alwon_l3s_clkdm",
493 .class = &dm81xx_gpio_hwmod_class,
494 .main_clk = "sysclk6_ck",
495 .prcm = {
496 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700497 .clkctrl_offs = DM81XX_CM_ALWON_GPIO_1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800498 .modulemode = MODULEMODE_SWCTRL,
499 },
500 },
501 .opt_clks = gpio2_opt_clks,
502 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
503 .dev_attr = &gpio_dev_attr,
504};
505
506static struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio2 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700507 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800508 .slave = &dm81xx_gpio2_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800509 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800510 .user = OCP_USER_MPU,
511};
512
513static struct omap_hwmod_class_sysconfig dm81xx_gpmc_sysc = {
514 .rev_offs = 0x0,
515 .sysc_offs = 0x10,
516 .syss_offs = 0x14,
517 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
518 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
519 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
520 .sysc_fields = &omap_hwmod_sysc_type1,
521};
522
523static struct omap_hwmod_class dm81xx_gpmc_hwmod_class = {
524 .name = "gpmc",
525 .sysc = &dm81xx_gpmc_sysc,
526};
527
528static struct omap_hwmod dm81xx_gpmc_hwmod = {
529 .name = "gpmc",
530 .clkdm_name = "alwon_l3s_clkdm",
531 .class = &dm81xx_gpmc_hwmod_class,
532 .main_clk = "sysclk6_ck",
Tony Lindgren63aa9452015-06-01 19:22:10 -0600533 /* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */
534 .flags = DEBUG_OMAP_GPMC_HWMOD_FLAGS,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800535 .prcm = {
536 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700537 .clkctrl_offs = DM81XX_CM_ALWON_GPMC_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800538 .modulemode = MODULEMODE_SWCTRL,
539 },
540 },
541};
542
Sekhar Norif734a9b2015-07-11 20:29:15 +0530543static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__gpmc = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700544 .master = &dm81xx_alwon_l3_slow_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800545 .slave = &dm81xx_gpmc_hwmod,
546 .user = OCP_USER_MPU,
547};
548
549static struct omap_hwmod_class_sysconfig dm81xx_usbhsotg_sysc = {
550 .rev_offs = 0x0,
551 .sysc_offs = 0x10,
552 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
553 SYSC_HAS_SOFTRESET,
554 .idlemodes = SIDLE_SMART | MSTANDBY_FORCE | MSTANDBY_SMART,
555 .sysc_fields = &omap_hwmod_sysc_type2,
556};
557
558static struct omap_hwmod_class dm81xx_usbotg_class = {
559 .name = "usbotg",
560 .sysc = &dm81xx_usbhsotg_sysc,
561};
562
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800563static struct omap_hwmod dm814x_usbss_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800564 .name = "usb_otg_hs",
565 .clkdm_name = "default_l3_slow_clkdm",
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800566 .main_clk = "pll260dcoclkldo", /* 481c5260.adpll.dcoclkldo */
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800567 .prcm = {
568 .omap4 = {
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800569 .clkctrl_offs = DM81XX_CM_DEFAULT_USB_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800570 .modulemode = MODULEMODE_SWCTRL,
571 },
572 },
573 .class = &dm81xx_usbotg_class,
574};
575
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800576static struct omap_hwmod_ocp_if dm814x_default_l3_slow__usbss = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700577 .master = &dm81xx_default_l3_slow_hwmod,
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800578 .slave = &dm814x_usbss_hwmod,
579 .clk = "sysclk6_ck",
580 .user = OCP_USER_MPU,
581};
582
583static struct omap_hwmod dm816x_usbss_hwmod = {
584 .name = "usb_otg_hs",
585 .clkdm_name = "default_l3_slow_clkdm",
586 .main_clk = "sysclk6_ck",
587 .prcm = {
588 .omap4 = {
589 .clkctrl_offs = DM81XX_CM_DEFAULT_USB_CLKCTRL,
590 .modulemode = MODULEMODE_SWCTRL,
591 },
592 },
593 .class = &dm81xx_usbotg_class,
594};
595
596static struct omap_hwmod_ocp_if dm816x_default_l3_slow__usbss = {
597 .master = &dm81xx_default_l3_slow_hwmod,
598 .slave = &dm816x_usbss_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800599 .clk = "sysclk6_ck",
600 .user = OCP_USER_MPU,
601};
602
603static struct omap_hwmod_class_sysconfig dm816x_timer_sysc = {
604 .rev_offs = 0x0000,
605 .sysc_offs = 0x0010,
606 .syss_offs = 0x0014,
607 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET,
608 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
609 SIDLE_SMART_WKUP,
610 .sysc_fields = &omap_hwmod_sysc_type2,
611};
612
613static struct omap_hwmod_class dm816x_timer_hwmod_class = {
614 .name = "timer",
615 .sysc = &dm816x_timer_sysc,
616};
617
618static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
619 .timer_capability = OMAP_TIMER_ALWON,
620};
621
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700622static struct omap_hwmod dm814x_timer1_hwmod = {
623 .name = "timer1",
624 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgrencb4db032015-12-03 12:02:31 -0800625 .main_clk = "timer1_fck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700626 .dev_attr = &capability_alwon_dev_attr,
627 .class = &dm816x_timer_hwmod_class,
628 .flags = HWMOD_NO_IDLEST,
629};
630
631static struct omap_hwmod_ocp_if dm814x_l4_ls__timer1 = {
632 .master = &dm81xx_l4_ls_hwmod,
633 .slave = &dm814x_timer1_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800634 .clk = "sysclk6_ck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700635 .user = OCP_USER_MPU,
636};
637
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800638static struct omap_hwmod dm816x_timer1_hwmod = {
639 .name = "timer1",
640 .clkdm_name = "alwon_l3s_clkdm",
641 .main_clk = "timer1_fck",
642 .prcm = {
643 .omap4 = {
644 .clkctrl_offs = DM816X_CM_ALWON_TIMER_1_CLKCTRL,
645 .modulemode = MODULEMODE_SWCTRL,
646 },
647 },
648 .dev_attr = &capability_alwon_dev_attr,
649 .class = &dm816x_timer_hwmod_class,
650};
651
652static struct omap_hwmod_ocp_if dm816x_l4_ls__timer1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700653 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800654 .slave = &dm816x_timer1_hwmod,
655 .clk = "sysclk6_ck",
656 .user = OCP_USER_MPU,
657};
658
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700659static struct omap_hwmod dm814x_timer2_hwmod = {
660 .name = "timer2",
661 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgrencb4db032015-12-03 12:02:31 -0800662 .main_clk = "timer2_fck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700663 .dev_attr = &capability_alwon_dev_attr,
664 .class = &dm816x_timer_hwmod_class,
665 .flags = HWMOD_NO_IDLEST,
666};
667
668static struct omap_hwmod_ocp_if dm814x_l4_ls__timer2 = {
669 .master = &dm81xx_l4_ls_hwmod,
670 .slave = &dm814x_timer2_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800671 .clk = "sysclk6_ck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700672 .user = OCP_USER_MPU,
673};
674
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800675static struct omap_hwmod dm816x_timer2_hwmod = {
676 .name = "timer2",
677 .clkdm_name = "alwon_l3s_clkdm",
678 .main_clk = "timer2_fck",
679 .prcm = {
680 .omap4 = {
681 .clkctrl_offs = DM816X_CM_ALWON_TIMER_2_CLKCTRL,
682 .modulemode = MODULEMODE_SWCTRL,
683 },
684 },
685 .dev_attr = &capability_alwon_dev_attr,
686 .class = &dm816x_timer_hwmod_class,
687};
688
689static struct omap_hwmod_ocp_if dm816x_l4_ls__timer2 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700690 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800691 .slave = &dm816x_timer2_hwmod,
692 .clk = "sysclk6_ck",
693 .user = OCP_USER_MPU,
694};
695
696static struct omap_hwmod dm816x_timer3_hwmod = {
697 .name = "timer3",
698 .clkdm_name = "alwon_l3s_clkdm",
699 .main_clk = "timer3_fck",
700 .prcm = {
701 .omap4 = {
702 .clkctrl_offs = DM816X_CM_ALWON_TIMER_3_CLKCTRL,
703 .modulemode = MODULEMODE_SWCTRL,
704 },
705 },
706 .dev_attr = &capability_alwon_dev_attr,
707 .class = &dm816x_timer_hwmod_class,
708};
709
710static struct omap_hwmod_ocp_if dm816x_l4_ls__timer3 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700711 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800712 .slave = &dm816x_timer3_hwmod,
713 .clk = "sysclk6_ck",
714 .user = OCP_USER_MPU,
715};
716
717static struct omap_hwmod dm816x_timer4_hwmod = {
718 .name = "timer4",
719 .clkdm_name = "alwon_l3s_clkdm",
720 .main_clk = "timer4_fck",
721 .prcm = {
722 .omap4 = {
723 .clkctrl_offs = DM816X_CM_ALWON_TIMER_4_CLKCTRL,
724 .modulemode = MODULEMODE_SWCTRL,
725 },
726 },
727 .dev_attr = &capability_alwon_dev_attr,
728 .class = &dm816x_timer_hwmod_class,
729};
730
731static struct omap_hwmod_ocp_if dm816x_l4_ls__timer4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700732 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800733 .slave = &dm816x_timer4_hwmod,
734 .clk = "sysclk6_ck",
735 .user = OCP_USER_MPU,
736};
737
738static struct omap_hwmod dm816x_timer5_hwmod = {
739 .name = "timer5",
740 .clkdm_name = "alwon_l3s_clkdm",
741 .main_clk = "timer5_fck",
742 .prcm = {
743 .omap4 = {
744 .clkctrl_offs = DM816X_CM_ALWON_TIMER_5_CLKCTRL,
745 .modulemode = MODULEMODE_SWCTRL,
746 },
747 },
748 .dev_attr = &capability_alwon_dev_attr,
749 .class = &dm816x_timer_hwmod_class,
750};
751
752static struct omap_hwmod_ocp_if dm816x_l4_ls__timer5 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700753 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800754 .slave = &dm816x_timer5_hwmod,
755 .clk = "sysclk6_ck",
756 .user = OCP_USER_MPU,
757};
758
759static struct omap_hwmod dm816x_timer6_hwmod = {
760 .name = "timer6",
761 .clkdm_name = "alwon_l3s_clkdm",
762 .main_clk = "timer6_fck",
763 .prcm = {
764 .omap4 = {
765 .clkctrl_offs = DM816X_CM_ALWON_TIMER_6_CLKCTRL,
766 .modulemode = MODULEMODE_SWCTRL,
767 },
768 },
769 .dev_attr = &capability_alwon_dev_attr,
770 .class = &dm816x_timer_hwmod_class,
771};
772
773static struct omap_hwmod_ocp_if dm816x_l4_ls__timer6 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700774 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800775 .slave = &dm816x_timer6_hwmod,
776 .clk = "sysclk6_ck",
777 .user = OCP_USER_MPU,
778};
779
780static struct omap_hwmod dm816x_timer7_hwmod = {
781 .name = "timer7",
782 .clkdm_name = "alwon_l3s_clkdm",
783 .main_clk = "timer7_fck",
784 .prcm = {
785 .omap4 = {
786 .clkctrl_offs = DM816X_CM_ALWON_TIMER_7_CLKCTRL,
787 .modulemode = MODULEMODE_SWCTRL,
788 },
789 },
790 .dev_attr = &capability_alwon_dev_attr,
791 .class = &dm816x_timer_hwmod_class,
792};
793
794static struct omap_hwmod_ocp_if dm816x_l4_ls__timer7 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700795 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800796 .slave = &dm816x_timer7_hwmod,
797 .clk = "sysclk6_ck",
798 .user = OCP_USER_MPU,
799};
800
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700801/* CPSW on dm814x */
802static struct omap_hwmod_class_sysconfig dm814x_cpgmac_sysc = {
803 .rev_offs = 0x0,
804 .sysc_offs = 0x8,
805 .syss_offs = 0x4,
806 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
807 SYSS_HAS_RESET_STATUS,
808 .idlemodes = SIDLE_FORCE | SIDLE_NO | MSTANDBY_FORCE |
809 MSTANDBY_NO,
810 .sysc_fields = &omap_hwmod_sysc_type3,
811};
812
813static struct omap_hwmod_class dm814x_cpgmac0_hwmod_class = {
814 .name = "cpgmac0",
815 .sysc = &dm814x_cpgmac_sysc,
816};
817
Tony Lindgren24da7412015-07-23 21:59:18 -0700818static struct omap_hwmod dm814x_cpgmac0_hwmod = {
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700819 .name = "cpgmac0",
820 .class = &dm814x_cpgmac0_hwmod_class,
821 .clkdm_name = "alwon_ethernet_clkdm",
822 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
823 .main_clk = "cpsw_125mhz_gclk",
824 .prcm = {
825 .omap4 = {
826 .clkctrl_offs = DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL,
827 .modulemode = MODULEMODE_SWCTRL,
828 },
829 },
830};
831
832static struct omap_hwmod_class dm814x_mdio_hwmod_class = {
833 .name = "davinci_mdio",
834};
835
Tony Lindgren24da7412015-07-23 21:59:18 -0700836static struct omap_hwmod dm814x_mdio_hwmod = {
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700837 .name = "davinci_mdio",
838 .class = &dm814x_mdio_hwmod_class,
839 .clkdm_name = "alwon_ethernet_clkdm",
840 .main_clk = "cpsw_125mhz_gclk",
841};
842
843static struct omap_hwmod_ocp_if dm814x_l4_hs__cpgmac0 = {
844 .master = &dm81xx_l4_hs_hwmod,
845 .slave = &dm814x_cpgmac0_hwmod,
846 .clk = "cpsw_125mhz_gclk",
847 .user = OCP_USER_MPU,
848};
849
Tony Lindgren24da7412015-07-23 21:59:18 -0700850static struct omap_hwmod_ocp_if dm814x_cpgmac0__mdio = {
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700851 .master = &dm814x_cpgmac0_hwmod,
852 .slave = &dm814x_mdio_hwmod,
853 .user = OCP_USER_MPU,
854 .flags = HWMOD_NO_IDLEST,
855};
856
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800857/* EMAC Ethernet */
858static struct omap_hwmod_class_sysconfig dm816x_emac_sysc = {
859 .rev_offs = 0x0,
860 .sysc_offs = 0x4,
861 .sysc_flags = SYSC_HAS_SOFTRESET,
862 .sysc_fields = &omap_hwmod_sysc_type2,
863};
864
865static struct omap_hwmod_class dm816x_emac_hwmod_class = {
866 .name = "emac",
867 .sysc = &dm816x_emac_sysc,
868};
869
870/*
871 * On dm816x the MDIO is within EMAC0. As the MDIO driver is a separate
872 * driver probed before EMAC0, we let MDIO do the clock idling.
873 */
874static struct omap_hwmod dm816x_emac0_hwmod = {
875 .name = "emac0",
876 .clkdm_name = "alwon_ethernet_clkdm",
877 .class = &dm816x_emac_hwmod_class,
Neil Armstrong29f5b342015-11-13 17:29:53 +0100878 .flags = HWMOD_NO_IDLEST,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800879};
880
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700881static struct omap_hwmod_ocp_if dm81xx_l4_hs__emac0 = {
882 .master = &dm81xx_l4_hs_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800883 .slave = &dm816x_emac0_hwmod,
884 .clk = "sysclk5_ck",
885 .user = OCP_USER_MPU,
886};
887
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700888static struct omap_hwmod_class dm81xx_mdio_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800889 .name = "davinci_mdio",
890 .sysc = &dm816x_emac_sysc,
891};
892
Tony Lindgren24da7412015-07-23 21:59:18 -0700893static struct omap_hwmod dm81xx_emac0_mdio_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800894 .name = "davinci_mdio",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700895 .class = &dm81xx_mdio_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800896 .clkdm_name = "alwon_ethernet_clkdm",
897 .main_clk = "sysclk24_ck",
898 .flags = HWMOD_NO_IDLEST,
899 /*
900 * REVISIT: This should be moved to the emac0_hwmod
901 * once we have a better way to handle device slaves.
902 */
903 .prcm = {
904 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700905 .clkctrl_offs = DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800906 .modulemode = MODULEMODE_SWCTRL,
907 },
908 },
909};
910
Tony Lindgren24da7412015-07-23 21:59:18 -0700911static struct omap_hwmod_ocp_if dm81xx_emac0__mdio = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700912 .master = &dm81xx_l4_hs_hwmod,
913 .slave = &dm81xx_emac0_mdio_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800914 .user = OCP_USER_MPU,
915};
916
917static struct omap_hwmod dm816x_emac1_hwmod = {
918 .name = "emac1",
919 .clkdm_name = "alwon_ethernet_clkdm",
920 .main_clk = "sysclk24_ck",
921 .flags = HWMOD_NO_IDLEST,
922 .prcm = {
923 .omap4 = {
924 .clkctrl_offs = DM816X_CM_ALWON_ETHERNET_1_CLKCTRL,
925 .modulemode = MODULEMODE_SWCTRL,
926 },
927 },
928 .class = &dm816x_emac_hwmod_class,
929};
930
931static struct omap_hwmod_ocp_if dm816x_l4_hs__emac1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700932 .master = &dm81xx_l4_hs_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800933 .slave = &dm816x_emac1_hwmod,
934 .clk = "sysclk5_ck",
935 .user = OCP_USER_MPU,
936};
937
Tony Lindgrenc757fda2015-12-22 15:39:41 -0800938static struct omap_hwmod_class_sysconfig dm81xx_mmc_sysc = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800939 .rev_offs = 0x0,
940 .sysc_offs = 0x110,
941 .syss_offs = 0x114,
942 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
943 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
944 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
945 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
946 .sysc_fields = &omap_hwmod_sysc_type1,
947};
948
Tony Lindgrenc757fda2015-12-22 15:39:41 -0800949static struct omap_hwmod_class dm81xx_mmc_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800950 .name = "mmc",
Tony Lindgrenc757fda2015-12-22 15:39:41 -0800951 .sysc = &dm81xx_mmc_sysc,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800952};
953
Tony Lindgrenc757fda2015-12-22 15:39:41 -0800954static struct omap_hwmod_opt_clk dm81xx_mmc_opt_clks[] = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800955 { .role = "dbck", .clk = "sysclk18_ck", },
956};
957
Tony Lindgrenc757fda2015-12-22 15:39:41 -0800958static struct omap_hsmmc_dev_attr mmc_dev_attr = {
959};
960
961static struct omap_hwmod dm814x_mmc1_hwmod = {
962 .name = "mmc1",
963 .clkdm_name = "alwon_l3s_clkdm",
964 .opt_clks = dm81xx_mmc_opt_clks,
965 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
966 .main_clk = "sysclk8_ck",
967 .prcm = {
968 .omap4 = {
969 .clkctrl_offs = DM814X_CM_ALWON_MMCHS_0_CLKCTRL,
970 .modulemode = MODULEMODE_SWCTRL,
971 },
972 },
973 .dev_attr = &mmc_dev_attr,
974 .class = &dm81xx_mmc_class,
975};
976
977static struct omap_hwmod_ocp_if dm814x_l4_ls__mmc1 = {
978 .master = &dm81xx_l4_ls_hwmod,
979 .slave = &dm814x_mmc1_hwmod,
980 .clk = "sysclk6_ck",
981 .user = OCP_USER_MPU,
982 .flags = OMAP_FIREWALL_L4
983};
984
985static struct omap_hwmod dm814x_mmc2_hwmod = {
986 .name = "mmc2",
987 .clkdm_name = "alwon_l3s_clkdm",
988 .opt_clks = dm81xx_mmc_opt_clks,
989 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
990 .main_clk = "sysclk8_ck",
991 .prcm = {
992 .omap4 = {
993 .clkctrl_offs = DM814X_CM_ALWON_MMCHS_1_CLKCTRL,
994 .modulemode = MODULEMODE_SWCTRL,
995 },
996 },
997 .dev_attr = &mmc_dev_attr,
998 .class = &dm81xx_mmc_class,
999};
1000
1001static struct omap_hwmod_ocp_if dm814x_l4_ls__mmc2 = {
1002 .master = &dm81xx_l4_ls_hwmod,
1003 .slave = &dm814x_mmc2_hwmod,
1004 .clk = "sysclk6_ck",
1005 .user = OCP_USER_MPU,
1006 .flags = OMAP_FIREWALL_L4
1007};
1008
1009static struct omap_hwmod dm814x_mmc3_hwmod = {
1010 .name = "mmc3",
1011 .clkdm_name = "alwon_l3_med_clkdm",
1012 .opt_clks = dm81xx_mmc_opt_clks,
1013 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
1014 .main_clk = "sysclk8_ck",
1015 .prcm = {
1016 .omap4 = {
1017 .clkctrl_offs = DM814X_CM_ALWON_MMCHS_2_CLKCTRL,
1018 .modulemode = MODULEMODE_SWCTRL,
1019 },
1020 },
1021 .dev_attr = &mmc_dev_attr,
1022 .class = &dm81xx_mmc_class,
1023};
1024
1025static struct omap_hwmod_ocp_if dm814x_alwon_l3_med__mmc3 = {
1026 .master = &dm81xx_alwon_l3_med_hwmod,
1027 .slave = &dm814x_mmc3_hwmod,
1028 .clk = "sysclk4_ck",
1029 .user = OCP_USER_MPU,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001030};
1031
1032static struct omap_hwmod dm816x_mmc1_hwmod = {
1033 .name = "mmc1",
1034 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001035 .opt_clks = dm81xx_mmc_opt_clks,
1036 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001037 .main_clk = "sysclk10_ck",
1038 .prcm = {
1039 .omap4 = {
1040 .clkctrl_offs = DM816X_CM_ALWON_SDIO_CLKCTRL,
1041 .modulemode = MODULEMODE_SWCTRL,
1042 },
1043 },
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001044 .dev_attr = &mmc_dev_attr,
1045 .class = &dm81xx_mmc_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001046};
1047
1048static struct omap_hwmod_ocp_if dm816x_l4_ls__mmc1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001049 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001050 .slave = &dm816x_mmc1_hwmod,
1051 .clk = "sysclk6_ck",
1052 .user = OCP_USER_MPU,
1053 .flags = OMAP_FIREWALL_L4
1054};
1055
1056static struct omap_hwmod_class_sysconfig dm816x_mcspi_sysc = {
1057 .rev_offs = 0x0,
1058 .sysc_offs = 0x110,
1059 .syss_offs = 0x114,
1060 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1061 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1062 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
1063 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1064 .sysc_fields = &omap_hwmod_sysc_type1,
1065};
1066
1067static struct omap_hwmod_class dm816x_mcspi_class = {
1068 .name = "mcspi",
1069 .sysc = &dm816x_mcspi_sysc,
1070 .rev = OMAP3_MCSPI_REV,
1071};
1072
1073static struct omap2_mcspi_dev_attr dm816x_mcspi1_dev_attr = {
1074 .num_chipselect = 4,
1075};
1076
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001077static struct omap_hwmod dm81xx_mcspi1_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001078 .name = "mcspi1",
1079 .clkdm_name = "alwon_l3s_clkdm",
1080 .main_clk = "sysclk10_ck",
1081 .prcm = {
1082 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001083 .clkctrl_offs = DM81XX_CM_ALWON_SPI_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001084 .modulemode = MODULEMODE_SWCTRL,
1085 },
1086 },
1087 .class = &dm816x_mcspi_class,
1088 .dev_attr = &dm816x_mcspi1_dev_attr,
1089};
1090
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001091static struct omap_hwmod_ocp_if dm81xx_l4_ls__mcspi1 = {
1092 .master = &dm81xx_l4_ls_hwmod,
1093 .slave = &dm81xx_mcspi1_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001094 .clk = "sysclk6_ck",
1095 .user = OCP_USER_MPU,
1096};
1097
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001098static struct omap_hwmod_class_sysconfig dm81xx_mailbox_sysc = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001099 .rev_offs = 0x000,
1100 .sysc_offs = 0x010,
1101 .syss_offs = 0x014,
1102 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1103 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE,
1104 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1105 .sysc_fields = &omap_hwmod_sysc_type1,
1106};
1107
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001108static struct omap_hwmod_class dm81xx_mailbox_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001109 .name = "mailbox",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001110 .sysc = &dm81xx_mailbox_sysc,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001111};
1112
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001113static struct omap_hwmod dm81xx_mailbox_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001114 .name = "mailbox",
1115 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001116 .class = &dm81xx_mailbox_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001117 .main_clk = "sysclk6_ck",
1118 .prcm = {
1119 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001120 .clkctrl_offs = DM81XX_CM_ALWON_MAILBOX_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001121 .modulemode = MODULEMODE_SWCTRL,
1122 },
1123 },
1124};
1125
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001126static struct omap_hwmod_ocp_if dm81xx_l4_ls__mailbox = {
1127 .master = &dm81xx_l4_ls_hwmod,
1128 .slave = &dm81xx_mailbox_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -08001129 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001130 .user = OCP_USER_MPU,
1131};
1132
Neil Armstrong15395692015-10-22 11:18:59 +02001133static struct omap_hwmod_class_sysconfig dm81xx_spinbox_sysc = {
1134 .rev_offs = 0x000,
1135 .sysc_offs = 0x010,
1136 .syss_offs = 0x014,
1137 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1138 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE,
1139 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1140 .sysc_fields = &omap_hwmod_sysc_type1,
1141};
1142
1143static struct omap_hwmod_class dm81xx_spinbox_hwmod_class = {
1144 .name = "spinbox",
1145 .sysc = &dm81xx_spinbox_sysc,
1146};
1147
1148static struct omap_hwmod dm81xx_spinbox_hwmod = {
1149 .name = "spinbox",
1150 .clkdm_name = "alwon_l3s_clkdm",
1151 .class = &dm81xx_spinbox_hwmod_class,
1152 .main_clk = "sysclk6_ck",
1153 .prcm = {
1154 .omap4 = {
1155 .clkctrl_offs = DM81XX_CM_ALWON_SPINBOX_CLKCTRL,
1156 .modulemode = MODULEMODE_SWCTRL,
1157 },
1158 },
1159};
1160
1161static struct omap_hwmod_ocp_if dm81xx_l4_ls__spinbox = {
1162 .master = &dm81xx_l4_ls_hwmod,
1163 .slave = &dm81xx_spinbox_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -08001164 .clk = "sysclk6_ck",
Neil Armstrong15395692015-10-22 11:18:59 +02001165 .user = OCP_USER_MPU,
1166};
1167
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001168static struct omap_hwmod_class dm81xx_tpcc_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001169 .name = "tpcc",
1170};
1171
Tony Lindgren24da7412015-07-23 21:59:18 -07001172static struct omap_hwmod dm81xx_tpcc_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001173 .name = "tpcc",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001174 .class = &dm81xx_tpcc_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001175 .clkdm_name = "alwon_l3s_clkdm",
1176 .main_clk = "sysclk4_ck",
1177 .prcm = {
1178 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001179 .clkctrl_offs = DM81XX_CM_ALWON_TPCC_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001180 .modulemode = MODULEMODE_SWCTRL,
1181 },
1182 },
1183};
1184
Tony Lindgren24da7412015-07-23 21:59:18 -07001185static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tpcc = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001186 .master = &dm81xx_alwon_l3_fast_hwmod,
1187 .slave = &dm81xx_tpcc_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001188 .clk = "sysclk4_ck",
1189 .user = OCP_USER_MPU,
1190};
1191
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001192static struct omap_hwmod_addr_space dm81xx_tptc0_addr_space[] = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001193 {
1194 .pa_start = 0x49800000,
1195 .pa_end = 0x49800000 + SZ_8K - 1,
1196 .flags = ADDR_TYPE_RT,
1197 },
1198 { },
1199};
1200
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001201static struct omap_hwmod_class dm81xx_tptc0_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001202 .name = "tptc0",
1203};
1204
Tony Lindgren24da7412015-07-23 21:59:18 -07001205static struct omap_hwmod dm81xx_tptc0_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001206 .name = "tptc0",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001207 .class = &dm81xx_tptc0_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001208 .clkdm_name = "alwon_l3s_clkdm",
1209 .main_clk = "sysclk4_ck",
1210 .prcm = {
1211 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001212 .clkctrl_offs = DM81XX_CM_ALWON_TPTC0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001213 .modulemode = MODULEMODE_SWCTRL,
1214 },
1215 },
1216};
1217
Tony Lindgren24da7412015-07-23 21:59:18 -07001218static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc0 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001219 .master = &dm81xx_alwon_l3_fast_hwmod,
1220 .slave = &dm81xx_tptc0_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001221 .clk = "sysclk4_ck",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001222 .addr = dm81xx_tptc0_addr_space,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001223 .user = OCP_USER_MPU,
1224};
1225
Tony Lindgren24da7412015-07-23 21:59:18 -07001226static struct omap_hwmod_ocp_if dm81xx_tptc0__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001227 .master = &dm81xx_tptc0_hwmod,
1228 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001229 .clk = "sysclk4_ck",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001230 .addr = dm81xx_tptc0_addr_space,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001231 .user = OCP_USER_MPU,
1232};
1233
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001234static struct omap_hwmod_addr_space dm81xx_tptc1_addr_space[] = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001235 {
1236 .pa_start = 0x49900000,
1237 .pa_end = 0x49900000 + SZ_8K - 1,
1238 .flags = ADDR_TYPE_RT,
1239 },
1240 { },
1241};
1242
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001243static struct omap_hwmod_class dm81xx_tptc1_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001244 .name = "tptc1",
1245};
1246
Tony Lindgren24da7412015-07-23 21:59:18 -07001247static struct omap_hwmod dm81xx_tptc1_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001248 .name = "tptc1",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001249 .class = &dm81xx_tptc1_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001250 .clkdm_name = "alwon_l3s_clkdm",
1251 .main_clk = "sysclk4_ck",
1252 .prcm = {
1253 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001254 .clkctrl_offs = DM81XX_CM_ALWON_TPTC1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001255 .modulemode = MODULEMODE_SWCTRL,
1256 },
1257 },
1258};
1259
Tony Lindgren24da7412015-07-23 21:59:18 -07001260static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001261 .master = &dm81xx_alwon_l3_fast_hwmod,
1262 .slave = &dm81xx_tptc1_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001263 .clk = "sysclk4_ck",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001264 .addr = dm81xx_tptc1_addr_space,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001265 .user = OCP_USER_MPU,
1266};
1267
Tony Lindgren24da7412015-07-23 21:59:18 -07001268static struct omap_hwmod_ocp_if dm81xx_tptc1__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001269 .master = &dm81xx_tptc1_hwmod,
1270 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001271 .clk = "sysclk4_ck",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001272 .addr = dm81xx_tptc1_addr_space,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001273 .user = OCP_USER_MPU,
1274};
1275
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001276static struct omap_hwmod_addr_space dm81xx_tptc2_addr_space[] = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001277 {
1278 .pa_start = 0x49a00000,
1279 .pa_end = 0x49a00000 + SZ_8K - 1,
1280 .flags = ADDR_TYPE_RT,
1281 },
1282 { },
1283};
1284
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001285static struct omap_hwmod_class dm81xx_tptc2_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001286 .name = "tptc2",
1287};
1288
Tony Lindgren24da7412015-07-23 21:59:18 -07001289static struct omap_hwmod dm81xx_tptc2_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001290 .name = "tptc2",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001291 .class = &dm81xx_tptc2_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001292 .clkdm_name = "alwon_l3s_clkdm",
1293 .main_clk = "sysclk4_ck",
1294 .prcm = {
1295 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001296 .clkctrl_offs = DM81XX_CM_ALWON_TPTC2_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001297 .modulemode = MODULEMODE_SWCTRL,
1298 },
1299 },
1300};
1301
Tony Lindgren24da7412015-07-23 21:59:18 -07001302static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc2 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001303 .master = &dm81xx_alwon_l3_fast_hwmod,
1304 .slave = &dm81xx_tptc2_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001305 .clk = "sysclk4_ck",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001306 .addr = dm81xx_tptc2_addr_space,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001307 .user = OCP_USER_MPU,
1308};
1309
Tony Lindgren24da7412015-07-23 21:59:18 -07001310static struct omap_hwmod_ocp_if dm81xx_tptc2__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001311 .master = &dm81xx_tptc2_hwmod,
1312 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001313 .clk = "sysclk4_ck",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001314 .addr = dm81xx_tptc2_addr_space,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001315 .user = OCP_USER_MPU,
1316};
1317
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001318static struct omap_hwmod_addr_space dm81xx_tptc3_addr_space[] = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001319 {
1320 .pa_start = 0x49b00000,
1321 .pa_end = 0x49b00000 + SZ_8K - 1,
1322 .flags = ADDR_TYPE_RT,
1323 },
1324 { },
1325};
1326
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001327static struct omap_hwmod_class dm81xx_tptc3_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001328 .name = "tptc3",
1329};
1330
Tony Lindgren24da7412015-07-23 21:59:18 -07001331static struct omap_hwmod dm81xx_tptc3_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001332 .name = "tptc3",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001333 .class = &dm81xx_tptc3_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001334 .clkdm_name = "alwon_l3s_clkdm",
1335 .main_clk = "sysclk4_ck",
1336 .prcm = {
1337 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001338 .clkctrl_offs = DM81XX_CM_ALWON_TPTC3_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001339 .modulemode = MODULEMODE_SWCTRL,
1340 },
1341 },
1342};
1343
Tony Lindgren24da7412015-07-23 21:59:18 -07001344static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc3 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001345 .master = &dm81xx_alwon_l3_fast_hwmod,
1346 .slave = &dm81xx_tptc3_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001347 .clk = "sysclk4_ck",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001348 .addr = dm81xx_tptc3_addr_space,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001349 .user = OCP_USER_MPU,
1350};
1351
Tony Lindgren24da7412015-07-23 21:59:18 -07001352static struct omap_hwmod_ocp_if dm81xx_tptc3__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001353 .master = &dm81xx_tptc3_hwmod,
1354 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001355 .clk = "sysclk4_ck",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001356 .addr = dm81xx_tptc3_addr_space,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001357 .user = OCP_USER_MPU,
1358};
1359
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001360/*
1361 * REVISIT: Test and enable the following once clocks work:
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001362 * dm81xx_l4_ls__mailbox
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001363 *
1364 * Also note that some devices share a single clkctrl_offs..
1365 * For example, i2c1 and 3 share one, and i2c2 and 4 share one.
1366 */
1367static struct omap_hwmod_ocp_if *dm814x_hwmod_ocp_ifs[] __initdata = {
1368 &dm814x_mpu__alwon_l3_slow,
1369 &dm814x_mpu__alwon_l3_med,
1370 &dm81xx_alwon_l3_slow__l4_ls,
1371 &dm81xx_alwon_l3_slow__l4_hs,
1372 &dm81xx_l4_ls__uart1,
1373 &dm81xx_l4_ls__uart2,
1374 &dm81xx_l4_ls__uart3,
1375 &dm81xx_l4_ls__wd_timer1,
1376 &dm81xx_l4_ls__i2c1,
1377 &dm81xx_l4_ls__i2c2,
Tony Lindgren3022b292015-12-03 12:02:32 -08001378 &dm81xx_l4_ls__gpio1,
1379 &dm81xx_l4_ls__gpio2,
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001380 &dm81xx_l4_ls__elm,
1381 &dm81xx_l4_ls__mcspi1,
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001382 &dm814x_l4_ls__mmc1,
1383 &dm814x_l4_ls__mmc2,
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001384 &dm81xx_alwon_l3_fast__tpcc,
1385 &dm81xx_alwon_l3_fast__tptc0,
1386 &dm81xx_alwon_l3_fast__tptc1,
1387 &dm81xx_alwon_l3_fast__tptc2,
1388 &dm81xx_alwon_l3_fast__tptc3,
1389 &dm81xx_tptc0__alwon_l3_fast,
1390 &dm81xx_tptc1__alwon_l3_fast,
1391 &dm81xx_tptc2__alwon_l3_fast,
1392 &dm81xx_tptc3__alwon_l3_fast,
1393 &dm814x_l4_ls__timer1,
1394 &dm814x_l4_ls__timer2,
1395 &dm814x_l4_hs__cpgmac0,
1396 &dm814x_cpgmac0__mdio,
Tony Lindgrenf53850b2015-12-22 15:40:01 -08001397 &dm81xx_alwon_l3_slow__gpmc,
1398 &dm814x_default_l3_slow__usbss,
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001399 &dm814x_alwon_l3_med__mmc3,
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001400 NULL,
1401};
1402
1403int __init dm814x_hwmod_init(void)
1404{
1405 omap_hwmod_init();
1406 return omap_hwmod_register_links(dm814x_hwmod_ocp_ifs);
1407}
1408
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001409static struct omap_hwmod_ocp_if *dm816x_hwmod_ocp_ifs[] __initdata = {
1410 &dm816x_mpu__alwon_l3_slow,
1411 &dm816x_mpu__alwon_l3_med,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001412 &dm81xx_alwon_l3_slow__l4_ls,
1413 &dm81xx_alwon_l3_slow__l4_hs,
1414 &dm81xx_l4_ls__uart1,
1415 &dm81xx_l4_ls__uart2,
1416 &dm81xx_l4_ls__uart3,
1417 &dm81xx_l4_ls__wd_timer1,
1418 &dm81xx_l4_ls__i2c1,
1419 &dm81xx_l4_ls__i2c2,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001420 &dm81xx_l4_ls__gpio1,
1421 &dm81xx_l4_ls__gpio2,
1422 &dm81xx_l4_ls__elm,
1423 &dm816x_l4_ls__mmc1,
1424 &dm816x_l4_ls__timer1,
1425 &dm816x_l4_ls__timer2,
1426 &dm816x_l4_ls__timer3,
1427 &dm816x_l4_ls__timer4,
1428 &dm816x_l4_ls__timer5,
1429 &dm816x_l4_ls__timer6,
1430 &dm816x_l4_ls__timer7,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001431 &dm81xx_l4_ls__mcspi1,
1432 &dm81xx_l4_ls__mailbox,
Neil Armstrong15395692015-10-22 11:18:59 +02001433 &dm81xx_l4_ls__spinbox,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001434 &dm81xx_l4_hs__emac0,
1435 &dm81xx_emac0__mdio,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001436 &dm816x_l4_hs__emac1,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001437 &dm81xx_alwon_l3_fast__tpcc,
1438 &dm81xx_alwon_l3_fast__tptc0,
1439 &dm81xx_alwon_l3_fast__tptc1,
1440 &dm81xx_alwon_l3_fast__tptc2,
1441 &dm81xx_alwon_l3_fast__tptc3,
1442 &dm81xx_tptc0__alwon_l3_fast,
1443 &dm81xx_tptc1__alwon_l3_fast,
1444 &dm81xx_tptc2__alwon_l3_fast,
1445 &dm81xx_tptc3__alwon_l3_fast,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001446 &dm81xx_alwon_l3_slow__gpmc,
Tony Lindgrenf53850b2015-12-22 15:40:01 -08001447 &dm816x_default_l3_slow__usbss,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001448 NULL,
1449};
1450
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001451int __init dm816x_hwmod_init(void)
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001452{
1453 omap_hwmod_init();
1454 return omap_hwmod_register_links(dm816x_hwmod_ocp_ifs);
1455}