blob: 13dde06b60be1bae17c1928bb7abbce853b65ead [file] [log] [blame]
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001/**************************************************************************
2 *
3 * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28#include "drmP.h"
29#include "vmwgfx_drv.h"
30
31#define VMW_FENCE_WRAP (1 << 24)
32
33irqreturn_t vmw_irq_handler(DRM_IRQ_ARGS)
34{
35 struct drm_device *dev = (struct drm_device *)arg;
36 struct vmw_private *dev_priv = vmw_priv(dev);
37 uint32_t status;
38
39 spin_lock(&dev_priv->irq_lock);
40 status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
41 spin_unlock(&dev_priv->irq_lock);
42
43 if (status & SVGA_IRQFLAG_ANY_FENCE)
44 wake_up_all(&dev_priv->fence_queue);
45 if (status & SVGA_IRQFLAG_FIFO_PROGRESS)
46 wake_up_all(&dev_priv->fifo_queue);
47
48 if (likely(status)) {
49 outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
50 return IRQ_HANDLED;
51 }
52
53 return IRQ_NONE;
54}
55
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000056static bool vmw_fifo_idle(struct vmw_private *dev_priv, uint32_t seqno)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000057{
58 uint32_t busy;
59
60 mutex_lock(&dev_priv->hw_mutex);
61 busy = vmw_read(dev_priv, SVGA_REG_BUSY);
62 mutex_unlock(&dev_priv->hw_mutex);
63
64 return (busy == 0);
65}
66
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000067void vmw_update_seqno(struct vmw_private *dev_priv,
Thomas Hellstrom1925d452010-05-28 11:21:57 +020068 struct vmw_fifo_state *fifo_state)
69{
70 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
71
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000072 uint32_t seqno = ioread32(fifo_mem + SVGA_FIFO_FENCE);
Thomas Hellstrom1925d452010-05-28 11:21:57 +020073
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000074 if (dev_priv->last_read_seqno != seqno) {
75 dev_priv->last_read_seqno = seqno;
76 vmw_marker_pull(&fifo_state->marker_queue, seqno);
Thomas Hellstrom1925d452010-05-28 11:21:57 +020077 }
78}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000079
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000080bool vmw_seqno_passed(struct vmw_private *dev_priv,
81 uint32_t seqno)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000082{
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000083 struct vmw_fifo_state *fifo_state;
84 bool ret;
85
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000086 if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000087 return true;
88
Thomas Hellstrom1925d452010-05-28 11:21:57 +020089 fifo_state = &dev_priv->fifo;
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000090 vmw_update_seqno(dev_priv, fifo_state);
91 if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000092 return true;
93
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000094 if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE) &&
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000095 vmw_fifo_idle(dev_priv, seqno))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000096 return true;
97
98 /**
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000099 * Then check if the seqno is higher than what we've actually
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000100 * emitted. Then the fence is stale and signaled.
101 */
102
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000103 ret = ((atomic_read(&dev_priv->marker_seq) - seqno)
Thomas Hellstrom85b9e482010-02-08 09:57:25 +0000104 > VMW_FENCE_WRAP);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000105
106 return ret;
107}
108
109int vmw_fallback_wait(struct vmw_private *dev_priv,
110 bool lazy,
111 bool fifo_idle,
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000112 uint32_t seqno,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000113 bool interruptible,
114 unsigned long timeout)
115{
116 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
117
118 uint32_t count = 0;
119 uint32_t signal_seq;
120 int ret;
121 unsigned long end_jiffies = jiffies + timeout;
122 bool (*wait_condition)(struct vmw_private *, uint32_t);
123 DEFINE_WAIT(__wait);
124
125 wait_condition = (fifo_idle) ? &vmw_fifo_idle :
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000126 &vmw_seqno_passed;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000127
128 /**
129 * Block command submission while waiting for idle.
130 */
131
132 if (fifo_idle)
133 down_read(&fifo_state->rwsem);
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000134 signal_seq = atomic_read(&dev_priv->marker_seq);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000135 ret = 0;
136
137 for (;;) {
138 prepare_to_wait(&dev_priv->fence_queue, &__wait,
139 (interruptible) ?
140 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000141 if (wait_condition(dev_priv, seqno))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000142 break;
143 if (time_after_eq(jiffies, end_jiffies)) {
144 DRM_ERROR("SVGA device lockup.\n");
145 break;
146 }
147 if (lazy)
148 schedule_timeout(1);
149 else if ((++count & 0x0F) == 0) {
150 /**
151 * FIXME: Use schedule_hr_timeout here for
152 * newer kernels and lower CPU utilization.
153 */
154
155 __set_current_state(TASK_RUNNING);
156 schedule();
157 __set_current_state((interruptible) ?
158 TASK_INTERRUPTIBLE :
159 TASK_UNINTERRUPTIBLE);
160 }
161 if (interruptible && signal_pending(current)) {
Thomas Hellstrom3d3a5b32009-12-08 12:59:34 +0100162 ret = -ERESTARTSYS;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000163 break;
164 }
165 }
166 finish_wait(&dev_priv->fence_queue, &__wait);
167 if (ret == 0 && fifo_idle) {
168 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
169 iowrite32(signal_seq, fifo_mem + SVGA_FIFO_FENCE);
170 }
171 wake_up_all(&dev_priv->fence_queue);
172 if (fifo_idle)
173 up_read(&fifo_state->rwsem);
174
175 return ret;
176}
177
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000178static void vmw_seqno_waiter_add(struct vmw_private *dev_priv)
179{
180 mutex_lock(&dev_priv->hw_mutex);
181 if (dev_priv->fence_queue_waiters++ == 0) {
182 unsigned long irq_flags;
183
184 spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
185 outl(SVGA_IRQFLAG_ANY_FENCE,
186 dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
187 vmw_write(dev_priv, SVGA_REG_IRQMASK,
188 vmw_read(dev_priv, SVGA_REG_IRQMASK) |
189 SVGA_IRQFLAG_ANY_FENCE);
190 spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
191 }
192 mutex_unlock(&dev_priv->hw_mutex);
193}
194
195static void vmw_seqno_waiter_remove(struct vmw_private *dev_priv)
196{
197 mutex_lock(&dev_priv->hw_mutex);
198 if (--dev_priv->fence_queue_waiters == 0) {
199 unsigned long irq_flags;
200
201 spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
202 vmw_write(dev_priv, SVGA_REG_IRQMASK,
203 vmw_read(dev_priv, SVGA_REG_IRQMASK) &
204 ~SVGA_IRQFLAG_ANY_FENCE);
205 spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
206 }
207 mutex_unlock(&dev_priv->hw_mutex);
208}
209
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000210int vmw_wait_seqno(struct vmw_private *dev_priv,
211 bool lazy, uint32_t seqno,
212 bool interruptible, unsigned long timeout)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000213{
214 long ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000215 struct vmw_fifo_state *fifo = &dev_priv->fifo;
216
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000217 if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000218 return 0;
219
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000220 if (likely(vmw_seqno_passed(dev_priv, seqno)))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000221 return 0;
222
223 vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
224
225 if (!(fifo->capabilities & SVGA_FIFO_CAP_FENCE))
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000226 return vmw_fallback_wait(dev_priv, lazy, true, seqno,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000227 interruptible, timeout);
228
229 if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000230 return vmw_fallback_wait(dev_priv, lazy, false, seqno,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000231 interruptible, timeout);
232
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000233 vmw_seqno_waiter_add(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000234
235 if (interruptible)
236 ret = wait_event_interruptible_timeout
237 (dev_priv->fence_queue,
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000238 vmw_seqno_passed(dev_priv, seqno),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000239 timeout);
240 else
241 ret = wait_event_timeout
242 (dev_priv->fence_queue,
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000243 vmw_seqno_passed(dev_priv, seqno),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000244 timeout);
245
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000246 vmw_seqno_waiter_remove(dev_priv);
247
Thomas Hellstrom3d3a5b32009-12-08 12:59:34 +0100248 if (unlikely(ret == 0))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000249 ret = -EBUSY;
250 else if (likely(ret > 0))
251 ret = 0;
252
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000253 return ret;
254}
255
256void vmw_irq_preinstall(struct drm_device *dev)
257{
258 struct vmw_private *dev_priv = vmw_priv(dev);
259 uint32_t status;
260
261 if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
262 return;
263
264 spin_lock_init(&dev_priv->irq_lock);
265 status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
266 outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
267}
268
269int vmw_irq_postinstall(struct drm_device *dev)
270{
271 return 0;
272}
273
274void vmw_irq_uninstall(struct drm_device *dev)
275{
276 struct vmw_private *dev_priv = vmw_priv(dev);
277 uint32_t status;
278
279 if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
280 return;
281
282 mutex_lock(&dev_priv->hw_mutex);
283 vmw_write(dev_priv, SVGA_REG_IRQMASK, 0);
284 mutex_unlock(&dev_priv->hw_mutex);
285
286 status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
287 outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
288}
289
290#define VMW_FENCE_WAIT_TIMEOUT 3*HZ;
291
292int vmw_fence_wait_ioctl(struct drm_device *dev, void *data,
293 struct drm_file *file_priv)
294{
295 struct drm_vmw_fence_wait_arg *arg =
296 (struct drm_vmw_fence_wait_arg *)data;
297 unsigned long timeout;
298
299 if (!arg->cookie_valid) {
300 arg->cookie_valid = 1;
301 arg->kernel_cookie = jiffies + VMW_FENCE_WAIT_TIMEOUT;
302 }
303
304 timeout = jiffies;
305 if (time_after_eq(timeout, (unsigned long)arg->kernel_cookie))
306 return -EBUSY;
307
308 timeout = (unsigned long)arg->kernel_cookie - timeout;
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000309 return vmw_wait_seqno(vmw_priv(dev), true, arg->seqno, true, timeout);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000310}