blob: f4e5aeda5edf4091a154ec1f1db9605da00e3414 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080043#include <asm/i387.h>
44#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020045#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010046#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080047#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
50
Avi Kivity4ecac3f2008-05-13 13:23:38 +030051#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040052#define __ex_clear(x, reg) \
53 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030054
Avi Kivity6aa8b732006-12-10 02:21:36 -080055MODULE_AUTHOR("Qumranet");
56MODULE_LICENSE("GPL");
57
Josh Triplette9bda3b2012-03-20 23:33:51 -070058static const struct x86_cpu_id vmx_cpu_id[] = {
59 X86_FEATURE_MATCH(X86_FEATURE_VMX),
60 {}
61};
62MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
63
Rusty Russell476bc002012-01-13 09:32:18 +103064static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020065module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080066
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070074module_param_named(unrestricted_guest,
75 enable_unrestricted_guest, bool, S_IRUGO);
76
Xudong Hao83c3a332012-05-28 19:33:35 +080077static bool __read_mostly enable_ept_ad_bits = 1;
78module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
79
Avi Kivitya27685c2012-06-12 20:30:18 +030080static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020081module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030082
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080084module_param(vmm_exclusive, bool, S_IRUGO);
85
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030087module_param(fasteoi, bool, S_IRUGO);
88
Yang Zhang5a717852013-04-11 19:25:16 +080089static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080090module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080091
Abel Gordonabc4fc52013-04-18 14:35:25 +030092static bool __read_mostly enable_shadow_vmcs = 1;
93module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030094/*
95 * If nested=1, nested virtualization is supported, i.e., guests may use
96 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
97 * use VMX instructions.
98 */
Rusty Russell476bc002012-01-13 09:32:18 +103099static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300100module_param(nested, bool, S_IRUGO);
101
Gleb Natapov50378782013-02-04 16:00:28 +0200102#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
103#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200104#define KVM_VM_CR0_ALWAYS_ON \
105 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200106#define KVM_CR4_GUEST_OWNED_BITS \
107 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
108 | X86_CR4_OSXMMEXCPT)
109
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
111#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
112
Avi Kivity78ac8b42010-04-08 18:19:35 +0300113#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
114
Jan Kiszkaf4124502014-03-07 20:03:13 +0100115#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
116
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800117/*
118 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
119 * ple_gap: upper bound on the amount of time between two successive
120 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500121 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800122 * ple_window: upper bound on the amount of time a guest is allowed to execute
123 * in a PAUSE loop. Tests indicate that most spinlocks are held for
124 * less than 2^12 cycles
125 * Time is measured based on a counter that runs at the same rate as the TSC,
126 * refer SDM volume 3b section 21.6.13 & 22.1.3.
127 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500128#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800129#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
130static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
131module_param(ple_gap, int, S_IRUGO);
132
133static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
134module_param(ple_window, int, S_IRUGO);
135
Avi Kivity83287ea422012-09-16 15:10:57 +0300136extern const ulong vmx_return;
137
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200138#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300139#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300140
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400141struct vmcs {
142 u32 revision_id;
143 u32 abort;
144 char data[0];
145};
146
Nadav Har'Eld462b812011-05-24 15:26:10 +0300147/*
148 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
149 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
150 * loaded on this CPU (so we can clear them if the CPU goes down).
151 */
152struct loaded_vmcs {
153 struct vmcs *vmcs;
154 int cpu;
155 int launched;
156 struct list_head loaded_vmcss_on_cpu_link;
157};
158
Avi Kivity26bb0982009-09-07 11:14:12 +0300159struct shared_msr_entry {
160 unsigned index;
161 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200162 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300163};
164
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300165/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300166 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
167 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
168 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
169 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
170 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
171 * More than one of these structures may exist, if L1 runs multiple L2 guests.
172 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
173 * underlying hardware which will be used to run L2.
174 * This structure is packed to ensure that its layout is identical across
175 * machines (necessary for live migration).
176 * If there are changes in this struct, VMCS12_REVISION must be changed.
177 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300178typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300179struct __packed vmcs12 {
180 /* According to the Intel spec, a VMCS region must start with the
181 * following two fields. Then follow implementation-specific data.
182 */
183 u32 revision_id;
184 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300185
Nadav Har'El27d6c862011-05-25 23:06:59 +0300186 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
187 u32 padding[7]; /* room for future expansion */
188
Nadav Har'El22bd0352011-05-25 23:05:57 +0300189 u64 io_bitmap_a;
190 u64 io_bitmap_b;
191 u64 msr_bitmap;
192 u64 vm_exit_msr_store_addr;
193 u64 vm_exit_msr_load_addr;
194 u64 vm_entry_msr_load_addr;
195 u64 tsc_offset;
196 u64 virtual_apic_page_addr;
197 u64 apic_access_addr;
198 u64 ept_pointer;
199 u64 guest_physical_address;
200 u64 vmcs_link_pointer;
201 u64 guest_ia32_debugctl;
202 u64 guest_ia32_pat;
203 u64 guest_ia32_efer;
204 u64 guest_ia32_perf_global_ctrl;
205 u64 guest_pdptr0;
206 u64 guest_pdptr1;
207 u64 guest_pdptr2;
208 u64 guest_pdptr3;
209 u64 host_ia32_pat;
210 u64 host_ia32_efer;
211 u64 host_ia32_perf_global_ctrl;
212 u64 padding64[8]; /* room for future expansion */
213 /*
214 * To allow migration of L1 (complete with its L2 guests) between
215 * machines of different natural widths (32 or 64 bit), we cannot have
216 * unsigned long fields with no explict size. We use u64 (aliased
217 * natural_width) instead. Luckily, x86 is little-endian.
218 */
219 natural_width cr0_guest_host_mask;
220 natural_width cr4_guest_host_mask;
221 natural_width cr0_read_shadow;
222 natural_width cr4_read_shadow;
223 natural_width cr3_target_value0;
224 natural_width cr3_target_value1;
225 natural_width cr3_target_value2;
226 natural_width cr3_target_value3;
227 natural_width exit_qualification;
228 natural_width guest_linear_address;
229 natural_width guest_cr0;
230 natural_width guest_cr3;
231 natural_width guest_cr4;
232 natural_width guest_es_base;
233 natural_width guest_cs_base;
234 natural_width guest_ss_base;
235 natural_width guest_ds_base;
236 natural_width guest_fs_base;
237 natural_width guest_gs_base;
238 natural_width guest_ldtr_base;
239 natural_width guest_tr_base;
240 natural_width guest_gdtr_base;
241 natural_width guest_idtr_base;
242 natural_width guest_dr7;
243 natural_width guest_rsp;
244 natural_width guest_rip;
245 natural_width guest_rflags;
246 natural_width guest_pending_dbg_exceptions;
247 natural_width guest_sysenter_esp;
248 natural_width guest_sysenter_eip;
249 natural_width host_cr0;
250 natural_width host_cr3;
251 natural_width host_cr4;
252 natural_width host_fs_base;
253 natural_width host_gs_base;
254 natural_width host_tr_base;
255 natural_width host_gdtr_base;
256 natural_width host_idtr_base;
257 natural_width host_ia32_sysenter_esp;
258 natural_width host_ia32_sysenter_eip;
259 natural_width host_rsp;
260 natural_width host_rip;
261 natural_width paddingl[8]; /* room for future expansion */
262 u32 pin_based_vm_exec_control;
263 u32 cpu_based_vm_exec_control;
264 u32 exception_bitmap;
265 u32 page_fault_error_code_mask;
266 u32 page_fault_error_code_match;
267 u32 cr3_target_count;
268 u32 vm_exit_controls;
269 u32 vm_exit_msr_store_count;
270 u32 vm_exit_msr_load_count;
271 u32 vm_entry_controls;
272 u32 vm_entry_msr_load_count;
273 u32 vm_entry_intr_info_field;
274 u32 vm_entry_exception_error_code;
275 u32 vm_entry_instruction_len;
276 u32 tpr_threshold;
277 u32 secondary_vm_exec_control;
278 u32 vm_instruction_error;
279 u32 vm_exit_reason;
280 u32 vm_exit_intr_info;
281 u32 vm_exit_intr_error_code;
282 u32 idt_vectoring_info_field;
283 u32 idt_vectoring_error_code;
284 u32 vm_exit_instruction_len;
285 u32 vmx_instruction_info;
286 u32 guest_es_limit;
287 u32 guest_cs_limit;
288 u32 guest_ss_limit;
289 u32 guest_ds_limit;
290 u32 guest_fs_limit;
291 u32 guest_gs_limit;
292 u32 guest_ldtr_limit;
293 u32 guest_tr_limit;
294 u32 guest_gdtr_limit;
295 u32 guest_idtr_limit;
296 u32 guest_es_ar_bytes;
297 u32 guest_cs_ar_bytes;
298 u32 guest_ss_ar_bytes;
299 u32 guest_ds_ar_bytes;
300 u32 guest_fs_ar_bytes;
301 u32 guest_gs_ar_bytes;
302 u32 guest_ldtr_ar_bytes;
303 u32 guest_tr_ar_bytes;
304 u32 guest_interruptibility_info;
305 u32 guest_activity_state;
306 u32 guest_sysenter_cs;
307 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100308 u32 vmx_preemption_timer_value;
309 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300310 u16 virtual_processor_id;
311 u16 guest_es_selector;
312 u16 guest_cs_selector;
313 u16 guest_ss_selector;
314 u16 guest_ds_selector;
315 u16 guest_fs_selector;
316 u16 guest_gs_selector;
317 u16 guest_ldtr_selector;
318 u16 guest_tr_selector;
319 u16 host_es_selector;
320 u16 host_cs_selector;
321 u16 host_ss_selector;
322 u16 host_ds_selector;
323 u16 host_fs_selector;
324 u16 host_gs_selector;
325 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300326};
327
328/*
329 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
330 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
331 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
332 */
333#define VMCS12_REVISION 0x11e57ed0
334
335/*
336 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
337 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
338 * current implementation, 4K are reserved to avoid future complications.
339 */
340#define VMCS12_SIZE 0x1000
341
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300342/* Used to remember the last vmcs02 used for some recently used vmcs12s */
343struct vmcs02_list {
344 struct list_head list;
345 gpa_t vmptr;
346 struct loaded_vmcs vmcs02;
347};
348
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300349/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300350 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
351 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
352 */
353struct nested_vmx {
354 /* Has the level1 guest done vmxon? */
355 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300356
357 /* The guest-physical address of the current VMCS L1 keeps for L2 */
358 gpa_t current_vmptr;
359 /* The host-usable pointer to the above */
360 struct page *current_vmcs12_page;
361 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300362 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300363 /*
364 * Indicates if the shadow vmcs must be updated with the
365 * data hold by vmcs12
366 */
367 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300368
369 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
370 struct list_head vmcs02_pool;
371 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300372 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300373 /* L2 must run next, and mustn't decide to exit to L1. */
374 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300375 /*
376 * Guest pages referred to in vmcs02 with host-physical pointers, so
377 * we must keep them pinned while L2 runs.
378 */
379 struct page *apic_access_page;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800380 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100381
382 struct hrtimer preemption_timer;
383 bool preemption_timer_expired;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300384};
385
Yang Zhang01e439b2013-04-11 19:25:12 +0800386#define POSTED_INTR_ON 0
387/* Posted-Interrupt Descriptor */
388struct pi_desc {
389 u32 pir[8]; /* Posted interrupt requested */
390 u32 control; /* bit 0 of control is outstanding notification bit */
391 u32 rsvd[7];
392} __aligned(64);
393
Yang Zhanga20ed542013-04-11 19:25:15 +0800394static bool pi_test_and_set_on(struct pi_desc *pi_desc)
395{
396 return test_and_set_bit(POSTED_INTR_ON,
397 (unsigned long *)&pi_desc->control);
398}
399
400static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
401{
402 return test_and_clear_bit(POSTED_INTR_ON,
403 (unsigned long *)&pi_desc->control);
404}
405
406static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
407{
408 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
409}
410
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400411struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000412 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300413 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300414 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200415 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200416 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300417 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200418 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200419 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300420 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400421 int nmsrs;
422 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800423 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400424#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300425 u64 msr_host_kernel_gs_base;
426 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400427#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200428 u32 vm_entry_controls_shadow;
429 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300430 /*
431 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
432 * non-nested (L1) guest, it always points to vmcs01. For a nested
433 * guest (L2), it points to a different VMCS.
434 */
435 struct loaded_vmcs vmcs01;
436 struct loaded_vmcs *loaded_vmcs;
437 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300438 struct msr_autoload {
439 unsigned nr;
440 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
441 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
442 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400443 struct {
444 int loaded;
445 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300446#ifdef CONFIG_X86_64
447 u16 ds_sel, es_sel;
448#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200449 int gs_ldt_reload_needed;
450 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000451 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400452 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200453 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300454 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300455 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300456 struct kvm_segment segs[8];
457 } rmode;
458 struct {
459 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300460 struct kvm_save_segment {
461 u16 selector;
462 unsigned long base;
463 u32 limit;
464 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300465 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300466 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800467 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300468 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200469
470 /* Support for vnmi-less CPUs */
471 int soft_vnmi_blocked;
472 ktime_t entry_time;
473 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800474 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800475
476 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300477
Yang Zhang01e439b2013-04-11 19:25:12 +0800478 /* Posted interrupt descriptor */
479 struct pi_desc pi_desc;
480
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300481 /* Support for a guest hypervisor (nested VMX) */
482 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400483};
484
Avi Kivity2fb92db2011-04-27 19:42:18 +0300485enum segment_cache_field {
486 SEG_FIELD_SEL = 0,
487 SEG_FIELD_BASE = 1,
488 SEG_FIELD_LIMIT = 2,
489 SEG_FIELD_AR = 3,
490
491 SEG_FIELD_NR = 4
492};
493
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400494static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
495{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000496 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400497}
498
Nadav Har'El22bd0352011-05-25 23:05:57 +0300499#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
500#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
501#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
502 [number##_HIGH] = VMCS12_OFFSET(name)+4
503
Abel Gordon4607c2d2013-04-18 14:35:55 +0300504
505static const unsigned long shadow_read_only_fields[] = {
506 /*
507 * We do NOT shadow fields that are modified when L0
508 * traps and emulates any vmx instruction (e.g. VMPTRLD,
509 * VMXON...) executed by L1.
510 * For example, VM_INSTRUCTION_ERROR is read
511 * by L1 if a vmx instruction fails (part of the error path).
512 * Note the code assumes this logic. If for some reason
513 * we start shadowing these fields then we need to
514 * force a shadow sync when L0 emulates vmx instructions
515 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
516 * by nested_vmx_failValid)
517 */
518 VM_EXIT_REASON,
519 VM_EXIT_INTR_INFO,
520 VM_EXIT_INSTRUCTION_LEN,
521 IDT_VECTORING_INFO_FIELD,
522 IDT_VECTORING_ERROR_CODE,
523 VM_EXIT_INTR_ERROR_CODE,
524 EXIT_QUALIFICATION,
525 GUEST_LINEAR_ADDRESS,
526 GUEST_PHYSICAL_ADDRESS
527};
528static const int max_shadow_read_only_fields =
529 ARRAY_SIZE(shadow_read_only_fields);
530
531static const unsigned long shadow_read_write_fields[] = {
532 GUEST_RIP,
533 GUEST_RSP,
534 GUEST_CR0,
535 GUEST_CR3,
536 GUEST_CR4,
537 GUEST_INTERRUPTIBILITY_INFO,
538 GUEST_RFLAGS,
539 GUEST_CS_SELECTOR,
540 GUEST_CS_AR_BYTES,
541 GUEST_CS_LIMIT,
542 GUEST_CS_BASE,
543 GUEST_ES_BASE,
544 CR0_GUEST_HOST_MASK,
545 CR0_READ_SHADOW,
546 CR4_READ_SHADOW,
547 TSC_OFFSET,
548 EXCEPTION_BITMAP,
549 CPU_BASED_VM_EXEC_CONTROL,
550 VM_ENTRY_EXCEPTION_ERROR_CODE,
551 VM_ENTRY_INTR_INFO_FIELD,
552 VM_ENTRY_INSTRUCTION_LEN,
553 VM_ENTRY_EXCEPTION_ERROR_CODE,
554 HOST_FS_BASE,
555 HOST_GS_BASE,
556 HOST_FS_SELECTOR,
557 HOST_GS_SELECTOR
558};
559static const int max_shadow_read_write_fields =
560 ARRAY_SIZE(shadow_read_write_fields);
561
Mathias Krause772e0312012-08-30 01:30:19 +0200562static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300563 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
564 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
565 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
566 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
567 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
568 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
569 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
570 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
571 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
572 FIELD(HOST_ES_SELECTOR, host_es_selector),
573 FIELD(HOST_CS_SELECTOR, host_cs_selector),
574 FIELD(HOST_SS_SELECTOR, host_ss_selector),
575 FIELD(HOST_DS_SELECTOR, host_ds_selector),
576 FIELD(HOST_FS_SELECTOR, host_fs_selector),
577 FIELD(HOST_GS_SELECTOR, host_gs_selector),
578 FIELD(HOST_TR_SELECTOR, host_tr_selector),
579 FIELD64(IO_BITMAP_A, io_bitmap_a),
580 FIELD64(IO_BITMAP_B, io_bitmap_b),
581 FIELD64(MSR_BITMAP, msr_bitmap),
582 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
583 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
584 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
585 FIELD64(TSC_OFFSET, tsc_offset),
586 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
587 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
588 FIELD64(EPT_POINTER, ept_pointer),
589 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
590 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
591 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
592 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
593 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
594 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
595 FIELD64(GUEST_PDPTR0, guest_pdptr0),
596 FIELD64(GUEST_PDPTR1, guest_pdptr1),
597 FIELD64(GUEST_PDPTR2, guest_pdptr2),
598 FIELD64(GUEST_PDPTR3, guest_pdptr3),
599 FIELD64(HOST_IA32_PAT, host_ia32_pat),
600 FIELD64(HOST_IA32_EFER, host_ia32_efer),
601 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
602 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
603 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
604 FIELD(EXCEPTION_BITMAP, exception_bitmap),
605 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
606 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
607 FIELD(CR3_TARGET_COUNT, cr3_target_count),
608 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
609 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
610 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
611 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
612 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
613 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
614 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
615 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
616 FIELD(TPR_THRESHOLD, tpr_threshold),
617 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
618 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
619 FIELD(VM_EXIT_REASON, vm_exit_reason),
620 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
621 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
622 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
623 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
624 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
625 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
626 FIELD(GUEST_ES_LIMIT, guest_es_limit),
627 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
628 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
629 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
630 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
631 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
632 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
633 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
634 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
635 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
636 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
637 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
638 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
639 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
640 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
641 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
642 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
643 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
644 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
645 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
646 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
647 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100648 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300649 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
650 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
651 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
652 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
653 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
654 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
655 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
656 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
657 FIELD(EXIT_QUALIFICATION, exit_qualification),
658 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
659 FIELD(GUEST_CR0, guest_cr0),
660 FIELD(GUEST_CR3, guest_cr3),
661 FIELD(GUEST_CR4, guest_cr4),
662 FIELD(GUEST_ES_BASE, guest_es_base),
663 FIELD(GUEST_CS_BASE, guest_cs_base),
664 FIELD(GUEST_SS_BASE, guest_ss_base),
665 FIELD(GUEST_DS_BASE, guest_ds_base),
666 FIELD(GUEST_FS_BASE, guest_fs_base),
667 FIELD(GUEST_GS_BASE, guest_gs_base),
668 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
669 FIELD(GUEST_TR_BASE, guest_tr_base),
670 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
671 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
672 FIELD(GUEST_DR7, guest_dr7),
673 FIELD(GUEST_RSP, guest_rsp),
674 FIELD(GUEST_RIP, guest_rip),
675 FIELD(GUEST_RFLAGS, guest_rflags),
676 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
677 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
678 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
679 FIELD(HOST_CR0, host_cr0),
680 FIELD(HOST_CR3, host_cr3),
681 FIELD(HOST_CR4, host_cr4),
682 FIELD(HOST_FS_BASE, host_fs_base),
683 FIELD(HOST_GS_BASE, host_gs_base),
684 FIELD(HOST_TR_BASE, host_tr_base),
685 FIELD(HOST_GDTR_BASE, host_gdtr_base),
686 FIELD(HOST_IDTR_BASE, host_idtr_base),
687 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
688 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
689 FIELD(HOST_RSP, host_rsp),
690 FIELD(HOST_RIP, host_rip),
691};
692static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
693
694static inline short vmcs_field_to_offset(unsigned long field)
695{
696 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
697 return -1;
698 return vmcs_field_to_offset_table[field];
699}
700
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300701static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
702{
703 return to_vmx(vcpu)->nested.current_vmcs12;
704}
705
706static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
707{
708 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800709 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300710 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800711
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300712 return page;
713}
714
715static void nested_release_page(struct page *page)
716{
717 kvm_release_page_dirty(page);
718}
719
720static void nested_release_page_clean(struct page *page)
721{
722 kvm_release_page_clean(page);
723}
724
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300725static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800726static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800727static void kvm_cpu_vmxon(u64 addr);
728static void kvm_cpu_vmxoff(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200729static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300730static void vmx_set_segment(struct kvm_vcpu *vcpu,
731 struct kvm_segment *var, int seg);
732static void vmx_get_segment(struct kvm_vcpu *vcpu,
733 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200734static bool guest_state_valid(struct kvm_vcpu *vcpu);
735static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800736static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300737static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300738static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Avi Kivity75880a02007-06-20 11:20:04 +0300739
Avi Kivity6aa8b732006-12-10 02:21:36 -0800740static DEFINE_PER_CPU(struct vmcs *, vmxarea);
741static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300742/*
743 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
744 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
745 */
746static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300747static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800748
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200749static unsigned long *vmx_io_bitmap_a;
750static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200751static unsigned long *vmx_msr_bitmap_legacy;
752static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800753static unsigned long *vmx_msr_bitmap_legacy_x2apic;
754static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300755static unsigned long *vmx_vmread_bitmap;
756static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300757
Avi Kivity110312c2010-12-21 12:54:20 +0200758static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200759static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200760
Sheng Yang2384d2b2008-01-17 15:14:33 +0800761static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
762static DEFINE_SPINLOCK(vmx_vpid_lock);
763
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300764static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800765 int size;
766 int order;
767 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300768 u32 pin_based_exec_ctrl;
769 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800770 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300771 u32 vmexit_ctrl;
772 u32 vmentry_ctrl;
773} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800774
Hannes Ederefff9e52008-11-28 17:02:06 +0100775static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800776 u32 ept;
777 u32 vpid;
778} vmx_capability;
779
Avi Kivity6aa8b732006-12-10 02:21:36 -0800780#define VMX_SEGMENT_FIELD(seg) \
781 [VCPU_SREG_##seg] = { \
782 .selector = GUEST_##seg##_SELECTOR, \
783 .base = GUEST_##seg##_BASE, \
784 .limit = GUEST_##seg##_LIMIT, \
785 .ar_bytes = GUEST_##seg##_AR_BYTES, \
786 }
787
Mathias Krause772e0312012-08-30 01:30:19 +0200788static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800789 unsigned selector;
790 unsigned base;
791 unsigned limit;
792 unsigned ar_bytes;
793} kvm_vmx_segment_fields[] = {
794 VMX_SEGMENT_FIELD(CS),
795 VMX_SEGMENT_FIELD(DS),
796 VMX_SEGMENT_FIELD(ES),
797 VMX_SEGMENT_FIELD(FS),
798 VMX_SEGMENT_FIELD(GS),
799 VMX_SEGMENT_FIELD(SS),
800 VMX_SEGMENT_FIELD(TR),
801 VMX_SEGMENT_FIELD(LDTR),
802};
803
Avi Kivity26bb0982009-09-07 11:14:12 +0300804static u64 host_efer;
805
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300806static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
807
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300808/*
Brian Gerst8c065852010-07-17 09:03:26 -0400809 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300810 * away by decrementing the array size.
811 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800812static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800813#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300814 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800815#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400816 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800817};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200818#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800819
Gui Jianfeng31299942010-03-15 17:29:09 +0800820static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800821{
822 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
823 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100824 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800825}
826
Gui Jianfeng31299942010-03-15 17:29:09 +0800827static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300828{
829 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
830 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100831 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300832}
833
Gui Jianfeng31299942010-03-15 17:29:09 +0800834static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500835{
836 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
837 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100838 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500839}
840
Gui Jianfeng31299942010-03-15 17:29:09 +0800841static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800842{
843 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
844 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
845}
846
Gui Jianfeng31299942010-03-15 17:29:09 +0800847static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800848{
849 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
850 INTR_INFO_VALID_MASK)) ==
851 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
852}
853
Gui Jianfeng31299942010-03-15 17:29:09 +0800854static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800855{
Sheng Yang04547152009-04-01 15:52:31 +0800856 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800857}
858
Gui Jianfeng31299942010-03-15 17:29:09 +0800859static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800860{
Sheng Yang04547152009-04-01 15:52:31 +0800861 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800862}
863
Gui Jianfeng31299942010-03-15 17:29:09 +0800864static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800865{
Sheng Yang04547152009-04-01 15:52:31 +0800866 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800867}
868
Gui Jianfeng31299942010-03-15 17:29:09 +0800869static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800870{
Sheng Yang04547152009-04-01 15:52:31 +0800871 return vmcs_config.cpu_based_exec_ctrl &
872 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800873}
874
Avi Kivity774ead32007-12-26 13:57:04 +0200875static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800876{
Sheng Yang04547152009-04-01 15:52:31 +0800877 return vmcs_config.cpu_based_2nd_exec_ctrl &
878 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
879}
880
Yang Zhang8d146952013-01-25 10:18:50 +0800881static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
882{
883 return vmcs_config.cpu_based_2nd_exec_ctrl &
884 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
885}
886
Yang Zhang83d4c282013-01-25 10:18:49 +0800887static inline bool cpu_has_vmx_apic_register_virt(void)
888{
889 return vmcs_config.cpu_based_2nd_exec_ctrl &
890 SECONDARY_EXEC_APIC_REGISTER_VIRT;
891}
892
Yang Zhangc7c9c562013-01-25 10:18:51 +0800893static inline bool cpu_has_vmx_virtual_intr_delivery(void)
894{
895 return vmcs_config.cpu_based_2nd_exec_ctrl &
896 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
897}
898
Yang Zhang01e439b2013-04-11 19:25:12 +0800899static inline bool cpu_has_vmx_posted_intr(void)
900{
901 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
902}
903
904static inline bool cpu_has_vmx_apicv(void)
905{
906 return cpu_has_vmx_apic_register_virt() &&
907 cpu_has_vmx_virtual_intr_delivery() &&
908 cpu_has_vmx_posted_intr();
909}
910
Sheng Yang04547152009-04-01 15:52:31 +0800911static inline bool cpu_has_vmx_flexpriority(void)
912{
913 return cpu_has_vmx_tpr_shadow() &&
914 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800915}
916
Marcelo Tosattie7997942009-06-11 12:07:40 -0300917static inline bool cpu_has_vmx_ept_execute_only(void)
918{
Gui Jianfeng31299942010-03-15 17:29:09 +0800919 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300920}
921
922static inline bool cpu_has_vmx_eptp_uncacheable(void)
923{
Gui Jianfeng31299942010-03-15 17:29:09 +0800924 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300925}
926
927static inline bool cpu_has_vmx_eptp_writeback(void)
928{
Gui Jianfeng31299942010-03-15 17:29:09 +0800929 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300930}
931
932static inline bool cpu_has_vmx_ept_2m_page(void)
933{
Gui Jianfeng31299942010-03-15 17:29:09 +0800934 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300935}
936
Sheng Yang878403b2010-01-05 19:02:29 +0800937static inline bool cpu_has_vmx_ept_1g_page(void)
938{
Gui Jianfeng31299942010-03-15 17:29:09 +0800939 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800940}
941
Sheng Yang4bc9b982010-06-02 14:05:24 +0800942static inline bool cpu_has_vmx_ept_4levels(void)
943{
944 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
945}
946
Xudong Hao83c3a332012-05-28 19:33:35 +0800947static inline bool cpu_has_vmx_ept_ad_bits(void)
948{
949 return vmx_capability.ept & VMX_EPT_AD_BIT;
950}
951
Gui Jianfeng31299942010-03-15 17:29:09 +0800952static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800953{
Gui Jianfeng31299942010-03-15 17:29:09 +0800954 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800955}
956
Gui Jianfeng31299942010-03-15 17:29:09 +0800957static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800958{
Gui Jianfeng31299942010-03-15 17:29:09 +0800959 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800960}
961
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800962static inline bool cpu_has_vmx_invvpid_single(void)
963{
964 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
965}
966
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800967static inline bool cpu_has_vmx_invvpid_global(void)
968{
969 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
970}
971
Gui Jianfeng31299942010-03-15 17:29:09 +0800972static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800973{
Sheng Yang04547152009-04-01 15:52:31 +0800974 return vmcs_config.cpu_based_2nd_exec_ctrl &
975 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800976}
977
Gui Jianfeng31299942010-03-15 17:29:09 +0800978static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700979{
980 return vmcs_config.cpu_based_2nd_exec_ctrl &
981 SECONDARY_EXEC_UNRESTRICTED_GUEST;
982}
983
Gui Jianfeng31299942010-03-15 17:29:09 +0800984static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800985{
986 return vmcs_config.cpu_based_2nd_exec_ctrl &
987 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
988}
989
Gui Jianfeng31299942010-03-15 17:29:09 +0800990static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800991{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800992 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800993}
994
Gui Jianfeng31299942010-03-15 17:29:09 +0800995static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800996{
Sheng Yang04547152009-04-01 15:52:31 +0800997 return vmcs_config.cpu_based_2nd_exec_ctrl &
998 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800999}
1000
Gui Jianfeng31299942010-03-15 17:29:09 +08001001static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001002{
1003 return vmcs_config.cpu_based_2nd_exec_ctrl &
1004 SECONDARY_EXEC_RDTSCP;
1005}
1006
Mao, Junjiead756a12012-07-02 01:18:48 +00001007static inline bool cpu_has_vmx_invpcid(void)
1008{
1009 return vmcs_config.cpu_based_2nd_exec_ctrl &
1010 SECONDARY_EXEC_ENABLE_INVPCID;
1011}
1012
Gui Jianfeng31299942010-03-15 17:29:09 +08001013static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001014{
1015 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1016}
1017
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001018static inline bool cpu_has_vmx_wbinvd_exit(void)
1019{
1020 return vmcs_config.cpu_based_2nd_exec_ctrl &
1021 SECONDARY_EXEC_WBINVD_EXITING;
1022}
1023
Abel Gordonabc4fc52013-04-18 14:35:25 +03001024static inline bool cpu_has_vmx_shadow_vmcs(void)
1025{
1026 u64 vmx_msr;
1027 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1028 /* check if the cpu supports writing r/o exit information fields */
1029 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1030 return false;
1031
1032 return vmcs_config.cpu_based_2nd_exec_ctrl &
1033 SECONDARY_EXEC_SHADOW_VMCS;
1034}
1035
Sheng Yang04547152009-04-01 15:52:31 +08001036static inline bool report_flexpriority(void)
1037{
1038 return flexpriority_enabled;
1039}
1040
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001041static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1042{
1043 return vmcs12->cpu_based_vm_exec_control & bit;
1044}
1045
1046static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1047{
1048 return (vmcs12->cpu_based_vm_exec_control &
1049 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1050 (vmcs12->secondary_vm_exec_control & bit);
1051}
1052
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001053static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001054{
1055 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1056}
1057
Jan Kiszkaf4124502014-03-07 20:03:13 +01001058static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1059{
1060 return vmcs12->pin_based_vm_exec_control &
1061 PIN_BASED_VMX_PREEMPTION_TIMER;
1062}
1063
Nadav Har'El155a97a2013-08-05 11:07:16 +03001064static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1065{
1066 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1067}
1068
Nadav Har'El644d7112011-05-25 23:12:35 +03001069static inline bool is_exception(u32 intr_info)
1070{
1071 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1072 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1073}
1074
Jan Kiszka533558b2014-01-04 18:47:20 +01001075static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1076 u32 exit_intr_info,
1077 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001078static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1079 struct vmcs12 *vmcs12,
1080 u32 reason, unsigned long qualification);
1081
Rusty Russell8b9cf982007-07-30 16:31:43 +10001082static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001083{
1084 int i;
1085
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001086 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001087 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001088 return i;
1089 return -1;
1090}
1091
Sheng Yang2384d2b2008-01-17 15:14:33 +08001092static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1093{
1094 struct {
1095 u64 vpid : 16;
1096 u64 rsvd : 48;
1097 u64 gva;
1098 } operand = { vpid, 0, gva };
1099
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001100 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001101 /* CF==1 or ZF==1 --> rc = -1 */
1102 "; ja 1f ; ud2 ; 1:"
1103 : : "a"(&operand), "c"(ext) : "cc", "memory");
1104}
1105
Sheng Yang14394422008-04-28 12:24:45 +08001106static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1107{
1108 struct {
1109 u64 eptp, gpa;
1110 } operand = {eptp, gpa};
1111
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001112 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001113 /* CF==1 or ZF==1 --> rc = -1 */
1114 "; ja 1f ; ud2 ; 1:\n"
1115 : : "a" (&operand), "c" (ext) : "cc", "memory");
1116}
1117
Avi Kivity26bb0982009-09-07 11:14:12 +03001118static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001119{
1120 int i;
1121
Rusty Russell8b9cf982007-07-30 16:31:43 +10001122 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001123 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001124 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001125 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001126}
1127
Avi Kivity6aa8b732006-12-10 02:21:36 -08001128static void vmcs_clear(struct vmcs *vmcs)
1129{
1130 u64 phys_addr = __pa(vmcs);
1131 u8 error;
1132
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001133 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001134 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001135 : "cc", "memory");
1136 if (error)
1137 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1138 vmcs, phys_addr);
1139}
1140
Nadav Har'Eld462b812011-05-24 15:26:10 +03001141static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1142{
1143 vmcs_clear(loaded_vmcs->vmcs);
1144 loaded_vmcs->cpu = -1;
1145 loaded_vmcs->launched = 0;
1146}
1147
Dongxiao Xu7725b892010-05-11 18:29:38 +08001148static void vmcs_load(struct vmcs *vmcs)
1149{
1150 u64 phys_addr = __pa(vmcs);
1151 u8 error;
1152
1153 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001154 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001155 : "cc", "memory");
1156 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001157 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001158 vmcs, phys_addr);
1159}
1160
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001161#ifdef CONFIG_KEXEC
1162/*
1163 * This bitmap is used to indicate whether the vmclear
1164 * operation is enabled on all cpus. All disabled by
1165 * default.
1166 */
1167static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1168
1169static inline void crash_enable_local_vmclear(int cpu)
1170{
1171 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1172}
1173
1174static inline void crash_disable_local_vmclear(int cpu)
1175{
1176 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1177}
1178
1179static inline int crash_local_vmclear_enabled(int cpu)
1180{
1181 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1182}
1183
1184static void crash_vmclear_local_loaded_vmcss(void)
1185{
1186 int cpu = raw_smp_processor_id();
1187 struct loaded_vmcs *v;
1188
1189 if (!crash_local_vmclear_enabled(cpu))
1190 return;
1191
1192 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1193 loaded_vmcss_on_cpu_link)
1194 vmcs_clear(v->vmcs);
1195}
1196#else
1197static inline void crash_enable_local_vmclear(int cpu) { }
1198static inline void crash_disable_local_vmclear(int cpu) { }
1199#endif /* CONFIG_KEXEC */
1200
Nadav Har'Eld462b812011-05-24 15:26:10 +03001201static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001202{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001203 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001204 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001205
Nadav Har'Eld462b812011-05-24 15:26:10 +03001206 if (loaded_vmcs->cpu != cpu)
1207 return; /* vcpu migration can race with cpu offline */
1208 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001209 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001210 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001211 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001212
1213 /*
1214 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1215 * is before setting loaded_vmcs->vcpu to -1 which is done in
1216 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1217 * then adds the vmcs into percpu list before it is deleted.
1218 */
1219 smp_wmb();
1220
Nadav Har'Eld462b812011-05-24 15:26:10 +03001221 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001222 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001223}
1224
Nadav Har'Eld462b812011-05-24 15:26:10 +03001225static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001226{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001227 int cpu = loaded_vmcs->cpu;
1228
1229 if (cpu != -1)
1230 smp_call_function_single(cpu,
1231 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001232}
1233
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001234static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001235{
1236 if (vmx->vpid == 0)
1237 return;
1238
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001239 if (cpu_has_vmx_invvpid_single())
1240 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001241}
1242
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001243static inline void vpid_sync_vcpu_global(void)
1244{
1245 if (cpu_has_vmx_invvpid_global())
1246 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1247}
1248
1249static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1250{
1251 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001252 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001253 else
1254 vpid_sync_vcpu_global();
1255}
1256
Sheng Yang14394422008-04-28 12:24:45 +08001257static inline void ept_sync_global(void)
1258{
1259 if (cpu_has_vmx_invept_global())
1260 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1261}
1262
1263static inline void ept_sync_context(u64 eptp)
1264{
Avi Kivity089d0342009-03-23 18:26:32 +02001265 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001266 if (cpu_has_vmx_invept_context())
1267 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1268 else
1269 ept_sync_global();
1270 }
1271}
1272
Avi Kivity96304212011-05-15 10:13:13 -04001273static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001274{
Avi Kivity5e520e62011-05-15 10:13:12 -04001275 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001276
Avi Kivity5e520e62011-05-15 10:13:12 -04001277 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1278 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001279 return value;
1280}
1281
Avi Kivity96304212011-05-15 10:13:13 -04001282static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001283{
1284 return vmcs_readl(field);
1285}
1286
Avi Kivity96304212011-05-15 10:13:13 -04001287static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001288{
1289 return vmcs_readl(field);
1290}
1291
Avi Kivity96304212011-05-15 10:13:13 -04001292static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001293{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001294#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001295 return vmcs_readl(field);
1296#else
1297 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1298#endif
1299}
1300
Avi Kivitye52de1b2007-01-05 16:36:56 -08001301static noinline void vmwrite_error(unsigned long field, unsigned long value)
1302{
1303 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1304 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1305 dump_stack();
1306}
1307
Avi Kivity6aa8b732006-12-10 02:21:36 -08001308static void vmcs_writel(unsigned long field, unsigned long value)
1309{
1310 u8 error;
1311
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001312 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001313 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001314 if (unlikely(error))
1315 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316}
1317
1318static void vmcs_write16(unsigned long field, u16 value)
1319{
1320 vmcs_writel(field, value);
1321}
1322
1323static void vmcs_write32(unsigned long field, u32 value)
1324{
1325 vmcs_writel(field, value);
1326}
1327
1328static void vmcs_write64(unsigned long field, u64 value)
1329{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001330 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001331#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001332 asm volatile ("");
1333 vmcs_writel(field+1, value >> 32);
1334#endif
1335}
1336
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001337static void vmcs_clear_bits(unsigned long field, u32 mask)
1338{
1339 vmcs_writel(field, vmcs_readl(field) & ~mask);
1340}
1341
1342static void vmcs_set_bits(unsigned long field, u32 mask)
1343{
1344 vmcs_writel(field, vmcs_readl(field) | mask);
1345}
1346
Gleb Natapov2961e8762013-11-25 15:37:13 +02001347static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1348{
1349 vmcs_write32(VM_ENTRY_CONTROLS, val);
1350 vmx->vm_entry_controls_shadow = val;
1351}
1352
1353static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1354{
1355 if (vmx->vm_entry_controls_shadow != val)
1356 vm_entry_controls_init(vmx, val);
1357}
1358
1359static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1360{
1361 return vmx->vm_entry_controls_shadow;
1362}
1363
1364
1365static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1366{
1367 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1368}
1369
1370static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1371{
1372 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1373}
1374
1375static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1376{
1377 vmcs_write32(VM_EXIT_CONTROLS, val);
1378 vmx->vm_exit_controls_shadow = val;
1379}
1380
1381static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1382{
1383 if (vmx->vm_exit_controls_shadow != val)
1384 vm_exit_controls_init(vmx, val);
1385}
1386
1387static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1388{
1389 return vmx->vm_exit_controls_shadow;
1390}
1391
1392
1393static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1394{
1395 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1396}
1397
1398static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1399{
1400 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1401}
1402
Avi Kivity2fb92db2011-04-27 19:42:18 +03001403static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1404{
1405 vmx->segment_cache.bitmask = 0;
1406}
1407
1408static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1409 unsigned field)
1410{
1411 bool ret;
1412 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1413
1414 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1415 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1416 vmx->segment_cache.bitmask = 0;
1417 }
1418 ret = vmx->segment_cache.bitmask & mask;
1419 vmx->segment_cache.bitmask |= mask;
1420 return ret;
1421}
1422
1423static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1424{
1425 u16 *p = &vmx->segment_cache.seg[seg].selector;
1426
1427 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1428 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1429 return *p;
1430}
1431
1432static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1433{
1434 ulong *p = &vmx->segment_cache.seg[seg].base;
1435
1436 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1437 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1438 return *p;
1439}
1440
1441static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1442{
1443 u32 *p = &vmx->segment_cache.seg[seg].limit;
1444
1445 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1446 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1447 return *p;
1448}
1449
1450static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1451{
1452 u32 *p = &vmx->segment_cache.seg[seg].ar;
1453
1454 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1455 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1456 return *p;
1457}
1458
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001459static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1460{
1461 u32 eb;
1462
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001463 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1464 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1465 if ((vcpu->guest_debug &
1466 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1467 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1468 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001469 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001470 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001471 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001472 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001473 if (vcpu->fpu_active)
1474 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001475
1476 /* When we are running a nested L2 guest and L1 specified for it a
1477 * certain exception bitmap, we must trap the same exceptions and pass
1478 * them to L1. When running L2, we will only handle the exceptions
1479 * specified above if L1 did not want them.
1480 */
1481 if (is_guest_mode(vcpu))
1482 eb |= get_vmcs12(vcpu)->exception_bitmap;
1483
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001484 vmcs_write32(EXCEPTION_BITMAP, eb);
1485}
1486
Gleb Natapov2961e8762013-11-25 15:37:13 +02001487static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1488 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001489{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001490 vm_entry_controls_clearbit(vmx, entry);
1491 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001492}
1493
Avi Kivity61d2ef22010-04-28 16:40:38 +03001494static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1495{
1496 unsigned i;
1497 struct msr_autoload *m = &vmx->msr_autoload;
1498
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001499 switch (msr) {
1500 case MSR_EFER:
1501 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001502 clear_atomic_switch_msr_special(vmx,
1503 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001504 VM_EXIT_LOAD_IA32_EFER);
1505 return;
1506 }
1507 break;
1508 case MSR_CORE_PERF_GLOBAL_CTRL:
1509 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001510 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001511 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1512 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1513 return;
1514 }
1515 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001516 }
1517
Avi Kivity61d2ef22010-04-28 16:40:38 +03001518 for (i = 0; i < m->nr; ++i)
1519 if (m->guest[i].index == msr)
1520 break;
1521
1522 if (i == m->nr)
1523 return;
1524 --m->nr;
1525 m->guest[i] = m->guest[m->nr];
1526 m->host[i] = m->host[m->nr];
1527 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1528 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1529}
1530
Gleb Natapov2961e8762013-11-25 15:37:13 +02001531static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1532 unsigned long entry, unsigned long exit,
1533 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1534 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001535{
1536 vmcs_write64(guest_val_vmcs, guest_val);
1537 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001538 vm_entry_controls_setbit(vmx, entry);
1539 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001540}
1541
Avi Kivity61d2ef22010-04-28 16:40:38 +03001542static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1543 u64 guest_val, u64 host_val)
1544{
1545 unsigned i;
1546 struct msr_autoload *m = &vmx->msr_autoload;
1547
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001548 switch (msr) {
1549 case MSR_EFER:
1550 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001551 add_atomic_switch_msr_special(vmx,
1552 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001553 VM_EXIT_LOAD_IA32_EFER,
1554 GUEST_IA32_EFER,
1555 HOST_IA32_EFER,
1556 guest_val, host_val);
1557 return;
1558 }
1559 break;
1560 case MSR_CORE_PERF_GLOBAL_CTRL:
1561 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001562 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001563 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1564 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1565 GUEST_IA32_PERF_GLOBAL_CTRL,
1566 HOST_IA32_PERF_GLOBAL_CTRL,
1567 guest_val, host_val);
1568 return;
1569 }
1570 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001571 }
1572
Avi Kivity61d2ef22010-04-28 16:40:38 +03001573 for (i = 0; i < m->nr; ++i)
1574 if (m->guest[i].index == msr)
1575 break;
1576
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001577 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001578 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001579 "Can't add msr %x\n", msr);
1580 return;
1581 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001582 ++m->nr;
1583 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1584 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1585 }
1586
1587 m->guest[i].index = msr;
1588 m->guest[i].value = guest_val;
1589 m->host[i].index = msr;
1590 m->host[i].value = host_val;
1591}
1592
Avi Kivity33ed6322007-05-02 16:54:03 +03001593static void reload_tss(void)
1594{
Avi Kivity33ed6322007-05-02 16:54:03 +03001595 /*
1596 * VT restores TR but not its size. Useless.
1597 */
Avi Kivityd3591922010-07-26 18:32:39 +03001598 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001599 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001600
Avi Kivityd3591922010-07-26 18:32:39 +03001601 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001602 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1603 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001604}
1605
Avi Kivity92c0d902009-10-29 11:00:16 +02001606static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001607{
Roel Kluin3a34a882009-08-04 02:08:45 -07001608 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001609 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001610
Avi Kivityf6801df2010-01-21 15:31:50 +02001611 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001612
Avi Kivity51c6cf62007-08-29 03:48:05 +03001613 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001614 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001615 * outside long mode
1616 */
1617 ignore_bits = EFER_NX | EFER_SCE;
1618#ifdef CONFIG_X86_64
1619 ignore_bits |= EFER_LMA | EFER_LME;
1620 /* SCE is meaningful only in long mode on Intel */
1621 if (guest_efer & EFER_LMA)
1622 ignore_bits &= ~(u64)EFER_SCE;
1623#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001624 guest_efer &= ~ignore_bits;
1625 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001626 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001627 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001628
1629 clear_atomic_switch_msr(vmx, MSR_EFER);
1630 /* On ept, can't emulate nx, and must switch nx atomically */
1631 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1632 guest_efer = vmx->vcpu.arch.efer;
1633 if (!(guest_efer & EFER_LMA))
1634 guest_efer &= ~EFER_LME;
1635 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1636 return false;
1637 }
1638
Avi Kivity26bb0982009-09-07 11:14:12 +03001639 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001640}
1641
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001642static unsigned long segment_base(u16 selector)
1643{
Avi Kivityd3591922010-07-26 18:32:39 +03001644 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001645 struct desc_struct *d;
1646 unsigned long table_base;
1647 unsigned long v;
1648
1649 if (!(selector & ~3))
1650 return 0;
1651
Avi Kivityd3591922010-07-26 18:32:39 +03001652 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001653
1654 if (selector & 4) { /* from ldt */
1655 u16 ldt_selector = kvm_read_ldt();
1656
1657 if (!(ldt_selector & ~3))
1658 return 0;
1659
1660 table_base = segment_base(ldt_selector);
1661 }
1662 d = (struct desc_struct *)(table_base + (selector & ~7));
1663 v = get_desc_base(d);
1664#ifdef CONFIG_X86_64
1665 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1666 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1667#endif
1668 return v;
1669}
1670
1671static inline unsigned long kvm_read_tr_base(void)
1672{
1673 u16 tr;
1674 asm("str %0" : "=g"(tr));
1675 return segment_base(tr);
1676}
1677
Avi Kivity04d2cc72007-09-10 18:10:54 +03001678static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001679{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001680 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001681 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001682
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001683 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001684 return;
1685
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001686 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001687 /*
1688 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1689 * allow segment selectors with cpl > 0 or ti == 1.
1690 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001691 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001692 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001693 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001694 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001695 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001696 vmx->host_state.fs_reload_needed = 0;
1697 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001698 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001699 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001700 }
Avi Kivity9581d442010-10-19 16:46:55 +02001701 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001702 if (!(vmx->host_state.gs_sel & 7))
1703 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001704 else {
1705 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001706 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001707 }
1708
1709#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001710 savesegment(ds, vmx->host_state.ds_sel);
1711 savesegment(es, vmx->host_state.es_sel);
1712#endif
1713
1714#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001715 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1716 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1717#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001718 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1719 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001720#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001721
1722#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001723 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1724 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001725 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001726#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001727 if (boot_cpu_has(X86_FEATURE_MPX))
1728 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001729 for (i = 0; i < vmx->save_nmsrs; ++i)
1730 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001731 vmx->guest_msrs[i].data,
1732 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001733}
1734
Avi Kivitya9b21b62008-06-24 11:48:49 +03001735static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001736{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001737 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001738 return;
1739
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001740 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001741 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001742#ifdef CONFIG_X86_64
1743 if (is_long_mode(&vmx->vcpu))
1744 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1745#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001746 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001747 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001748#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001749 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001750#else
1751 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001752#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001753 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001754 if (vmx->host_state.fs_reload_needed)
1755 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001756#ifdef CONFIG_X86_64
1757 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1758 loadsegment(ds, vmx->host_state.ds_sel);
1759 loadsegment(es, vmx->host_state.es_sel);
1760 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001761#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001762 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001763#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001764 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001765#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001766 if (vmx->host_state.msr_host_bndcfgs)
1767 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001768 /*
1769 * If the FPU is not active (through the host task or
1770 * the guest vcpu), then restore the cr0.TS bit.
1771 */
1772 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1773 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001774 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001775}
1776
Avi Kivitya9b21b62008-06-24 11:48:49 +03001777static void vmx_load_host_state(struct vcpu_vmx *vmx)
1778{
1779 preempt_disable();
1780 __vmx_load_host_state(vmx);
1781 preempt_enable();
1782}
1783
Avi Kivity6aa8b732006-12-10 02:21:36 -08001784/*
1785 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1786 * vcpu mutex is already taken.
1787 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001788static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001789{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001790 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001791 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001792
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001793 if (!vmm_exclusive)
1794 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001795 else if (vmx->loaded_vmcs->cpu != cpu)
1796 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797
Nadav Har'Eld462b812011-05-24 15:26:10 +03001798 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1799 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1800 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001801 }
1802
Nadav Har'Eld462b812011-05-24 15:26:10 +03001803 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001804 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001805 unsigned long sysenter_esp;
1806
Avi Kivitya8eeb042010-05-10 12:34:53 +03001807 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001808 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001809 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001810
1811 /*
1812 * Read loaded_vmcs->cpu should be before fetching
1813 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1814 * See the comments in __loaded_vmcs_clear().
1815 */
1816 smp_rmb();
1817
Nadav Har'Eld462b812011-05-24 15:26:10 +03001818 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1819 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001820 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001821 local_irq_enable();
1822
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823 /*
1824 * Linux uses per-cpu TSS and GDT, so set these when switching
1825 * processors.
1826 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001827 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001828 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001829
1830 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1831 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001832 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001833 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001834}
1835
1836static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1837{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001838 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001839 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001840 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1841 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001842 kvm_cpu_vmxoff();
1843 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001844}
1845
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001846static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1847{
Avi Kivity81231c62010-01-24 16:26:40 +02001848 ulong cr0;
1849
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001850 if (vcpu->fpu_active)
1851 return;
1852 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001853 cr0 = vmcs_readl(GUEST_CR0);
1854 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1855 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1856 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001857 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001858 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001859 if (is_guest_mode(vcpu))
1860 vcpu->arch.cr0_guest_owned_bits &=
1861 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001862 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001863}
1864
Avi Kivityedcafe32009-12-30 18:07:40 +02001865static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1866
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001867/*
1868 * Return the cr0 value that a nested guest would read. This is a combination
1869 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1870 * its hypervisor (cr0_read_shadow).
1871 */
1872static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1873{
1874 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1875 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1876}
1877static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1878{
1879 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1880 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1881}
1882
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001883static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1884{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001885 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1886 * set this *before* calling this function.
1887 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001888 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001889 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001890 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001891 vcpu->arch.cr0_guest_owned_bits = 0;
1892 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001893 if (is_guest_mode(vcpu)) {
1894 /*
1895 * L1's specified read shadow might not contain the TS bit,
1896 * so now that we turned on shadowing of this bit, we need to
1897 * set this bit of the shadow. Like in nested_vmx_run we need
1898 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1899 * up-to-date here because we just decached cr0.TS (and we'll
1900 * only update vmcs12->guest_cr0 on nested exit).
1901 */
1902 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1903 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1904 (vcpu->arch.cr0 & X86_CR0_TS);
1905 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1906 } else
1907 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001908}
1909
Avi Kivity6aa8b732006-12-10 02:21:36 -08001910static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1911{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001912 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001913
Avi Kivity6de12732011-03-07 12:51:22 +02001914 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1915 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1916 rflags = vmcs_readl(GUEST_RFLAGS);
1917 if (to_vmx(vcpu)->rmode.vm86_active) {
1918 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1919 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1920 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1921 }
1922 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001923 }
Avi Kivity6de12732011-03-07 12:51:22 +02001924 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001925}
1926
1927static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1928{
Avi Kivity6de12732011-03-07 12:51:22 +02001929 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1930 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001931 if (to_vmx(vcpu)->rmode.vm86_active) {
1932 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001933 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001934 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001935 vmcs_writel(GUEST_RFLAGS, rflags);
1936}
1937
Glauber Costa2809f5d2009-05-12 16:21:05 -04001938static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1939{
1940 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1941 int ret = 0;
1942
1943 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001944 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001945 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001946 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001947
1948 return ret & mask;
1949}
1950
1951static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1952{
1953 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1954 u32 interruptibility = interruptibility_old;
1955
1956 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1957
Jan Kiszka48005f62010-02-19 19:38:07 +01001958 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001959 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001960 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001961 interruptibility |= GUEST_INTR_STATE_STI;
1962
1963 if ((interruptibility != interruptibility_old))
1964 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1965}
1966
Avi Kivity6aa8b732006-12-10 02:21:36 -08001967static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1968{
1969 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001970
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001971 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001972 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001973 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001974
Glauber Costa2809f5d2009-05-12 16:21:05 -04001975 /* skipping an emulated instruction also counts */
1976 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001977}
1978
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001979/*
1980 * KVM wants to inject page-faults which it got to the guest. This function
1981 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001982 */
Gleb Natapove011c662013-09-25 12:51:35 +03001983static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001984{
1985 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1986
Gleb Natapove011c662013-09-25 12:51:35 +03001987 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001988 return 0;
1989
Jan Kiszka533558b2014-01-04 18:47:20 +01001990 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
1991 vmcs_read32(VM_EXIT_INTR_INFO),
1992 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001993 return 1;
1994}
1995
Avi Kivity298101d2007-11-25 13:41:11 +02001996static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001997 bool has_error_code, u32 error_code,
1998 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001999{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002000 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002001 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002002
Gleb Natapove011c662013-09-25 12:51:35 +03002003 if (!reinject && is_guest_mode(vcpu) &&
2004 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002005 return;
2006
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002007 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002008 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002009 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2010 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002011
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002012 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002013 int inc_eip = 0;
2014 if (kvm_exception_is_soft(nr))
2015 inc_eip = vcpu->arch.event_exit_inst_len;
2016 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002017 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002018 return;
2019 }
2020
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002021 if (kvm_exception_is_soft(nr)) {
2022 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2023 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002024 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2025 } else
2026 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2027
2028 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002029}
2030
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002031static bool vmx_rdtscp_supported(void)
2032{
2033 return cpu_has_vmx_rdtscp();
2034}
2035
Mao, Junjiead756a12012-07-02 01:18:48 +00002036static bool vmx_invpcid_supported(void)
2037{
2038 return cpu_has_vmx_invpcid() && enable_ept;
2039}
2040
Avi Kivity6aa8b732006-12-10 02:21:36 -08002041/*
Eddie Donga75beee2007-05-17 18:55:15 +03002042 * Swap MSR entry in host/guest MSR entry array.
2043 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002044static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002045{
Avi Kivity26bb0982009-09-07 11:14:12 +03002046 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002047
2048 tmp = vmx->guest_msrs[to];
2049 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2050 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002051}
2052
Yang Zhang8d146952013-01-25 10:18:50 +08002053static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2054{
2055 unsigned long *msr_bitmap;
2056
2057 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
2058 if (is_long_mode(vcpu))
2059 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2060 else
2061 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2062 } else {
2063 if (is_long_mode(vcpu))
2064 msr_bitmap = vmx_msr_bitmap_longmode;
2065 else
2066 msr_bitmap = vmx_msr_bitmap_legacy;
2067 }
2068
2069 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2070}
2071
Eddie Donga75beee2007-05-17 18:55:15 +03002072/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002073 * Set up the vmcs to automatically save and restore system
2074 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2075 * mode, as fiddling with msrs is very expensive.
2076 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002077static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002078{
Avi Kivity26bb0982009-09-07 11:14:12 +03002079 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002080
Eddie Donga75beee2007-05-17 18:55:15 +03002081 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002082#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002083 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002084 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002085 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002086 move_msr_up(vmx, index, save_nmsrs++);
2087 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002088 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002089 move_msr_up(vmx, index, save_nmsrs++);
2090 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002091 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002092 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002093 index = __find_msr_index(vmx, MSR_TSC_AUX);
2094 if (index >= 0 && vmx->rdtscp_enabled)
2095 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002096 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002097 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002098 * if efer.sce is enabled.
2099 */
Brian Gerst8c065852010-07-17 09:03:26 -04002100 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002101 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002102 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002103 }
Eddie Donga75beee2007-05-17 18:55:15 +03002104#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002105 index = __find_msr_index(vmx, MSR_EFER);
2106 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002107 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002108
Avi Kivity26bb0982009-09-07 11:14:12 +03002109 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002110
Yang Zhang8d146952013-01-25 10:18:50 +08002111 if (cpu_has_vmx_msr_bitmap())
2112 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002113}
2114
2115/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002116 * reads and returns guest's timestamp counter "register"
2117 * guest_tsc = host_tsc + tsc_offset -- 21.3
2118 */
2119static u64 guest_read_tsc(void)
2120{
2121 u64 host_tsc, tsc_offset;
2122
2123 rdtscll(host_tsc);
2124 tsc_offset = vmcs_read64(TSC_OFFSET);
2125 return host_tsc + tsc_offset;
2126}
2127
2128/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002129 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2130 * counter, even if a nested guest (L2) is currently running.
2131 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002132u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002133{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002134 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002135
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002136 tsc_offset = is_guest_mode(vcpu) ?
2137 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2138 vmcs_read64(TSC_OFFSET);
2139 return host_tsc + tsc_offset;
2140}
2141
2142/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002143 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2144 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002145 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002146static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002147{
Zachary Amsdencc578282012-02-03 15:43:50 -02002148 if (!scale)
2149 return;
2150
2151 if (user_tsc_khz > tsc_khz) {
2152 vcpu->arch.tsc_catchup = 1;
2153 vcpu->arch.tsc_always_catchup = 1;
2154 } else
2155 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002156}
2157
Will Auldba904632012-11-29 12:42:50 -08002158static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2159{
2160 return vmcs_read64(TSC_OFFSET);
2161}
2162
Joerg Roedel4051b182011-03-25 09:44:49 +01002163/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002164 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002165 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002166static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002167{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002168 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002169 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002170 * We're here if L1 chose not to trap WRMSR to TSC. According
2171 * to the spec, this should set L1's TSC; The offset that L1
2172 * set for L2 remains unchanged, and still needs to be added
2173 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002174 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002175 struct vmcs12 *vmcs12;
2176 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2177 /* recalculate vmcs02.TSC_OFFSET: */
2178 vmcs12 = get_vmcs12(vcpu);
2179 vmcs_write64(TSC_OFFSET, offset +
2180 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2181 vmcs12->tsc_offset : 0));
2182 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002183 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2184 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002185 vmcs_write64(TSC_OFFSET, offset);
2186 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002187}
2188
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002189static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002190{
2191 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002192
Zachary Amsdene48672f2010-08-19 22:07:23 -10002193 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002194 if (is_guest_mode(vcpu)) {
2195 /* Even when running L2, the adjustment needs to apply to L1 */
2196 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002197 } else
2198 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2199 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002200}
2201
Joerg Roedel857e4092011-03-25 09:44:50 +01002202static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2203{
2204 return target_tsc - native_read_tsc();
2205}
2206
Nadav Har'El801d3422011-05-25 23:02:23 +03002207static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2208{
2209 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2210 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2211}
2212
2213/*
2214 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2215 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2216 * all guests if the "nested" module option is off, and can also be disabled
2217 * for a single guest by disabling its VMX cpuid bit.
2218 */
2219static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2220{
2221 return nested && guest_cpuid_has_vmx(vcpu);
2222}
2223
Avi Kivity6aa8b732006-12-10 02:21:36 -08002224/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002225 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2226 * returned for the various VMX controls MSRs when nested VMX is enabled.
2227 * The same values should also be used to verify that vmcs12 control fields are
2228 * valid during nested entry from L1 to L2.
2229 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2230 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2231 * bit in the high half is on if the corresponding bit in the control field
2232 * may be on. See also vmx_control_verify().
2233 * TODO: allow these variables to be modified (downgraded) by module options
2234 * or other means.
2235 */
2236static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
2237static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2238static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2239static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
2240static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002241static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03002242static u32 nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002243static __init void nested_vmx_setup_ctls_msrs(void)
2244{
2245 /*
2246 * Note that as a general rule, the high half of the MSRs (bits in
2247 * the control fields which may be 1) should be initialized by the
2248 * intersection of the underlying hardware's MSR (i.e., features which
2249 * can be supported) and the list of features we want to expose -
2250 * because they are known to be properly supported in our code.
2251 * Also, usually, the low half of the MSRs (bits which must be 1) can
2252 * be set to 0, meaning that L1 may turn off any of these bits. The
2253 * reason is that if one of these bits is necessary, it will appear
2254 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2255 * fields of vmcs01 and vmcs02, will turn these bits off - and
2256 * nested_vmx_exit_handled() will not pass related exits to L1.
2257 * These rules have exceptions below.
2258 */
2259
2260 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002261 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2262 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002263 /*
2264 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2265 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2266 */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002267 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2268 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002269 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS;
2270 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002271 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002272
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002273 /*
2274 * Exit controls
2275 * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
2276 * 17 must be 1.
2277 */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002278 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
2279 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002280 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002281 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002282 nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002283#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002284 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002285#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002286 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
2287 nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2288 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08002289 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002290
2291 /* entry controls */
2292 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2293 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002294 /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
2295 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002296 nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002297#ifdef CONFIG_X86_64
2298 VM_ENTRY_IA32E_MODE |
2299#endif
2300 VM_ENTRY_LOAD_IA32_PAT;
Nadav Har'El8049d652013-08-05 11:07:06 +03002301 nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
2302 VM_ENTRY_LOAD_IA32_EFER);
Jan Kiszka57435342013-08-06 10:39:56 +02002303
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002304 /* cpu-based controls */
2305 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2306 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2307 nested_vmx_procbased_ctls_low = 0;
2308 nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002309 CPU_BASED_VIRTUAL_INTR_PENDING |
2310 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002311 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2312 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2313 CPU_BASED_CR3_STORE_EXITING |
2314#ifdef CONFIG_X86_64
2315 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2316#endif
2317 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2318 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002319 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002320 CPU_BASED_PAUSE_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002321 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2322 /*
2323 * We can allow some features even when not supported by the
2324 * hardware. For example, L1 can specify an MSR bitmap - and we
2325 * can use it to avoid exits to L1 - even when L0 runs L2
2326 * without MSR bitmaps.
2327 */
2328 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2329
2330 /* secondary cpu-based controls */
2331 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2332 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2333 nested_vmx_secondary_ctls_low = 0;
2334 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002335 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02002336 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002337 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002338
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002339 if (enable_ept) {
2340 /* nested EPT: emulate EPT also to L1 */
2341 nested_vmx_secondary_ctls_high |= SECONDARY_EXEC_ENABLE_EPT;
Jan Kiszkaca72d972013-08-06 10:39:55 +02002342 nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002343 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2344 VMX_EPT_INVEPT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002345 nested_vmx_ept_caps &= vmx_capability.ept;
2346 /*
2347 * Since invept is completely emulated we support both global
2348 * and context invalidation independent of what host cpu
2349 * supports
2350 */
2351 nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2352 VMX_EPT_EXTENT_CONTEXT_BIT;
2353 } else
2354 nested_vmx_ept_caps = 0;
2355
Jan Kiszkac18911a2013-03-13 16:06:41 +01002356 /* miscellaneous data */
2357 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszkaf4124502014-03-07 20:03:13 +01002358 nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2359 nested_vmx_misc_low |= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
2360 VMX_MISC_ACTIVITY_HLT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002361 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002362}
2363
2364static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2365{
2366 /*
2367 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2368 */
2369 return ((control & high) | low) == control;
2370}
2371
2372static inline u64 vmx_control_msr(u32 low, u32 high)
2373{
2374 return low | ((u64)high << 32);
2375}
2376
Jan Kiszkacae50132014-01-04 18:47:22 +01002377/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002378static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2379{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002380 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002381 case MSR_IA32_VMX_BASIC:
2382 /*
2383 * This MSR reports some information about VMX support. We
2384 * should return information about the VMX we emulate for the
2385 * guest, and the VMCS structure we give it - not about the
2386 * VMX support of the underlying hardware.
2387 */
2388 *pdata = VMCS12_REVISION |
2389 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2390 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2391 break;
2392 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2393 case MSR_IA32_VMX_PINBASED_CTLS:
2394 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2395 nested_vmx_pinbased_ctls_high);
2396 break;
2397 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2398 case MSR_IA32_VMX_PROCBASED_CTLS:
2399 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2400 nested_vmx_procbased_ctls_high);
2401 break;
2402 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2403 case MSR_IA32_VMX_EXIT_CTLS:
2404 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2405 nested_vmx_exit_ctls_high);
2406 break;
2407 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2408 case MSR_IA32_VMX_ENTRY_CTLS:
2409 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2410 nested_vmx_entry_ctls_high);
2411 break;
2412 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002413 *pdata = vmx_control_msr(nested_vmx_misc_low,
2414 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002415 break;
2416 /*
2417 * These MSRs specify bits which the guest must keep fixed (on or off)
2418 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2419 * We picked the standard core2 setting.
2420 */
2421#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2422#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2423 case MSR_IA32_VMX_CR0_FIXED0:
2424 *pdata = VMXON_CR0_ALWAYSON;
2425 break;
2426 case MSR_IA32_VMX_CR0_FIXED1:
2427 *pdata = -1ULL;
2428 break;
2429 case MSR_IA32_VMX_CR4_FIXED0:
2430 *pdata = VMXON_CR4_ALWAYSON;
2431 break;
2432 case MSR_IA32_VMX_CR4_FIXED1:
2433 *pdata = -1ULL;
2434 break;
2435 case MSR_IA32_VMX_VMCS_ENUM:
2436 *pdata = 0x1f;
2437 break;
2438 case MSR_IA32_VMX_PROCBASED_CTLS2:
2439 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2440 nested_vmx_secondary_ctls_high);
2441 break;
2442 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002443 /* Currently, no nested vpid support */
2444 *pdata = nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002445 break;
2446 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002447 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002448 }
2449
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002450 return 0;
2451}
2452
2453/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002454 * Reads an msr value (of 'msr_index') into 'pdata'.
2455 * Returns 0 on success, non-0 otherwise.
2456 * Assumes vcpu_load() was already called.
2457 */
2458static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2459{
2460 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002461 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002462
2463 if (!pdata) {
2464 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2465 return -EINVAL;
2466 }
2467
2468 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002469#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002470 case MSR_FS_BASE:
2471 data = vmcs_readl(GUEST_FS_BASE);
2472 break;
2473 case MSR_GS_BASE:
2474 data = vmcs_readl(GUEST_GS_BASE);
2475 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002476 case MSR_KERNEL_GS_BASE:
2477 vmx_load_host_state(to_vmx(vcpu));
2478 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2479 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002480#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002481 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002482 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302483 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002484 data = guest_read_tsc();
2485 break;
2486 case MSR_IA32_SYSENTER_CS:
2487 data = vmcs_read32(GUEST_SYSENTER_CS);
2488 break;
2489 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002490 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002491 break;
2492 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002493 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002494 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002495 case MSR_IA32_BNDCFGS:
2496 data = vmcs_read64(GUEST_BNDCFGS);
2497 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002498 case MSR_IA32_FEATURE_CONTROL:
2499 if (!nested_vmx_allowed(vcpu))
2500 return 1;
2501 data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
2502 break;
2503 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2504 if (!nested_vmx_allowed(vcpu))
2505 return 1;
2506 return vmx_get_vmx_msr(vcpu, msr_index, pdata);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002507 case MSR_TSC_AUX:
2508 if (!to_vmx(vcpu)->rdtscp_enabled)
2509 return 1;
2510 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002511 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002512 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002513 if (msr) {
2514 data = msr->data;
2515 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002516 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002517 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002518 }
2519
2520 *pdata = data;
2521 return 0;
2522}
2523
Jan Kiszkacae50132014-01-04 18:47:22 +01002524static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2525
Avi Kivity6aa8b732006-12-10 02:21:36 -08002526/*
2527 * Writes msr value into into the appropriate "register".
2528 * Returns 0 on success, non-0 otherwise.
2529 * Assumes vcpu_load() was already called.
2530 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002531static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002532{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002533 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002534 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002535 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002536 u32 msr_index = msr_info->index;
2537 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002538
Avi Kivity6aa8b732006-12-10 02:21:36 -08002539 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002540 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002541 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002542 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002543#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002544 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002545 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002546 vmcs_writel(GUEST_FS_BASE, data);
2547 break;
2548 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002549 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002550 vmcs_writel(GUEST_GS_BASE, data);
2551 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002552 case MSR_KERNEL_GS_BASE:
2553 vmx_load_host_state(vmx);
2554 vmx->msr_guest_kernel_gs_base = data;
2555 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002556#endif
2557 case MSR_IA32_SYSENTER_CS:
2558 vmcs_write32(GUEST_SYSENTER_CS, data);
2559 break;
2560 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002561 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002562 break;
2563 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002564 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002565 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002566 case MSR_IA32_BNDCFGS:
2567 vmcs_write64(GUEST_BNDCFGS, data);
2568 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302569 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002570 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002571 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002572 case MSR_IA32_CR_PAT:
2573 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2574 vmcs_write64(GUEST_IA32_PAT, data);
2575 vcpu->arch.pat = data;
2576 break;
2577 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002578 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002579 break;
Will Auldba904632012-11-29 12:42:50 -08002580 case MSR_IA32_TSC_ADJUST:
2581 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002582 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002583 case MSR_IA32_FEATURE_CONTROL:
2584 if (!nested_vmx_allowed(vcpu) ||
2585 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2586 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2587 return 1;
2588 vmx->nested.msr_ia32_feature_control = data;
2589 if (msr_info->host_initiated && data == 0)
2590 vmx_leave_nested(vcpu);
2591 break;
2592 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2593 return 1; /* they are read-only */
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002594 case MSR_TSC_AUX:
2595 if (!vmx->rdtscp_enabled)
2596 return 1;
2597 /* Check reserved bit, higher 32 bits should be zero */
2598 if ((data >> 32) != 0)
2599 return 1;
2600 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002601 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002602 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002603 if (msr) {
2604 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002605 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2606 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002607 kvm_set_shared_msr(msr->index, msr->data,
2608 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002609 preempt_enable();
2610 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002611 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002612 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002613 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002614 }
2615
Eddie Dong2cc51562007-05-21 07:28:09 +03002616 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002617}
2618
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002619static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002620{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002621 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2622 switch (reg) {
2623 case VCPU_REGS_RSP:
2624 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2625 break;
2626 case VCPU_REGS_RIP:
2627 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2628 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002629 case VCPU_EXREG_PDPTR:
2630 if (enable_ept)
2631 ept_save_pdptrs(vcpu);
2632 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002633 default:
2634 break;
2635 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636}
2637
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638static __init int cpu_has_kvm_support(void)
2639{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002640 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002641}
2642
2643static __init int vmx_disabled_by_bios(void)
2644{
2645 u64 msr;
2646
2647 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002648 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002649 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002650 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2651 && tboot_enabled())
2652 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002653 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002654 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002655 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002656 && !tboot_enabled()) {
2657 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002658 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002659 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002660 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002661 /* launched w/o TXT and VMX disabled */
2662 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2663 && !tboot_enabled())
2664 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002665 }
2666
2667 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002668}
2669
Dongxiao Xu7725b892010-05-11 18:29:38 +08002670static void kvm_cpu_vmxon(u64 addr)
2671{
2672 asm volatile (ASM_VMX_VMXON_RAX
2673 : : "a"(&addr), "m"(addr)
2674 : "memory", "cc");
2675}
2676
Alexander Graf10474ae2009-09-15 11:37:46 +02002677static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678{
2679 int cpu = raw_smp_processor_id();
2680 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002681 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002682
Alexander Graf10474ae2009-09-15 11:37:46 +02002683 if (read_cr4() & X86_CR4_VMXE)
2684 return -EBUSY;
2685
Nadav Har'Eld462b812011-05-24 15:26:10 +03002686 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002687
2688 /*
2689 * Now we can enable the vmclear operation in kdump
2690 * since the loaded_vmcss_on_cpu list on this cpu
2691 * has been initialized.
2692 *
2693 * Though the cpu is not in VMX operation now, there
2694 * is no problem to enable the vmclear operation
2695 * for the loaded_vmcss_on_cpu list is empty!
2696 */
2697 crash_enable_local_vmclear(cpu);
2698
Avi Kivity6aa8b732006-12-10 02:21:36 -08002699 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002700
2701 test_bits = FEATURE_CONTROL_LOCKED;
2702 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2703 if (tboot_enabled())
2704 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2705
2706 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002707 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002708 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2709 }
Rusty Russell66aee912007-07-17 23:34:16 +10002710 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002711
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002712 if (vmm_exclusive) {
2713 kvm_cpu_vmxon(phys_addr);
2714 ept_sync_global();
2715 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002716
Konrad Rzeszutek Wilk357d1222013-04-05 16:42:23 -04002717 native_store_gdt(&__get_cpu_var(host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002718
Alexander Graf10474ae2009-09-15 11:37:46 +02002719 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002720}
2721
Nadav Har'Eld462b812011-05-24 15:26:10 +03002722static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002723{
2724 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002725 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002726
Nadav Har'Eld462b812011-05-24 15:26:10 +03002727 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2728 loaded_vmcss_on_cpu_link)
2729 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002730}
2731
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002732
2733/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2734 * tricks.
2735 */
2736static void kvm_cpu_vmxoff(void)
2737{
2738 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002739}
2740
Avi Kivity6aa8b732006-12-10 02:21:36 -08002741static void hardware_disable(void *garbage)
2742{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002743 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002744 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002745 kvm_cpu_vmxoff();
2746 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002747 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002748}
2749
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002750static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002751 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002752{
2753 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002754 u32 ctl = ctl_min | ctl_opt;
2755
2756 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2757
2758 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2759 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2760
2761 /* Ensure minimum (required) set of control bits are supported. */
2762 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002763 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002764
2765 *result = ctl;
2766 return 0;
2767}
2768
Avi Kivity110312c2010-12-21 12:54:20 +02002769static __init bool allow_1_setting(u32 msr, u32 ctl)
2770{
2771 u32 vmx_msr_low, vmx_msr_high;
2772
2773 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2774 return vmx_msr_high & ctl;
2775}
2776
Yang, Sheng002c7f72007-07-31 14:23:01 +03002777static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002778{
2779 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002780 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002781 u32 _pin_based_exec_control = 0;
2782 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002783 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002784 u32 _vmexit_control = 0;
2785 u32 _vmentry_control = 0;
2786
Raghavendra K T10166742012-02-07 23:19:20 +05302787 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002788#ifdef CONFIG_X86_64
2789 CPU_BASED_CR8_LOAD_EXITING |
2790 CPU_BASED_CR8_STORE_EXITING |
2791#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002792 CPU_BASED_CR3_LOAD_EXITING |
2793 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002794 CPU_BASED_USE_IO_BITMAPS |
2795 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002796 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002797 CPU_BASED_MWAIT_EXITING |
2798 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002799 CPU_BASED_INVLPG_EXITING |
2800 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002801
Sheng Yangf78e0e22007-10-29 09:40:42 +08002802 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002803 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002804 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002805 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2806 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002807 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002808#ifdef CONFIG_X86_64
2809 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2810 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2811 ~CPU_BASED_CR8_STORE_EXITING;
2812#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002813 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002814 min2 = 0;
2815 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002816 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002817 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002818 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002819 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002820 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002821 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002822 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002823 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002824 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002825 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2826 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002827 if (adjust_vmx_controls(min2, opt2,
2828 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002829 &_cpu_based_2nd_exec_control) < 0)
2830 return -EIO;
2831 }
2832#ifndef CONFIG_X86_64
2833 if (!(_cpu_based_2nd_exec_control &
2834 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2835 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2836#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002837
2838 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2839 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002840 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002841 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2842 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002843
Sheng Yangd56f5462008-04-25 10:13:16 +08002844 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002845 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2846 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002847 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2848 CPU_BASED_CR3_STORE_EXITING |
2849 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002850 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2851 vmx_capability.ept, vmx_capability.vpid);
2852 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002853
Paolo Bonzini81908bf2014-02-21 10:32:27 +01002854 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002855#ifdef CONFIG_X86_64
2856 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2857#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002858 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002859 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002860 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2861 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002862 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002863
Yang Zhang01e439b2013-04-11 19:25:12 +08002864 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2865 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2866 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2867 &_pin_based_exec_control) < 0)
2868 return -EIO;
2869
2870 if (!(_cpu_based_2nd_exec_control &
2871 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2872 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2873 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2874
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002875 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002876 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002877 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2878 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002879 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002880
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002881 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002882
2883 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2884 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002885 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002886
2887#ifdef CONFIG_X86_64
2888 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2889 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002890 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002891#endif
2892
2893 /* Require Write-Back (WB) memory type for VMCS accesses. */
2894 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002895 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002896
Yang, Sheng002c7f72007-07-31 14:23:01 +03002897 vmcs_conf->size = vmx_msr_high & 0x1fff;
2898 vmcs_conf->order = get_order(vmcs_config.size);
2899 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002900
Yang, Sheng002c7f72007-07-31 14:23:01 +03002901 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2902 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002903 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002904 vmcs_conf->vmexit_ctrl = _vmexit_control;
2905 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002906
Avi Kivity110312c2010-12-21 12:54:20 +02002907 cpu_has_load_ia32_efer =
2908 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2909 VM_ENTRY_LOAD_IA32_EFER)
2910 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2911 VM_EXIT_LOAD_IA32_EFER);
2912
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002913 cpu_has_load_perf_global_ctrl =
2914 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2915 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2916 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2917 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2918
2919 /*
2920 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2921 * but due to arrata below it can't be used. Workaround is to use
2922 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2923 *
2924 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2925 *
2926 * AAK155 (model 26)
2927 * AAP115 (model 30)
2928 * AAT100 (model 37)
2929 * BC86,AAY89,BD102 (model 44)
2930 * BA97 (model 46)
2931 *
2932 */
2933 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2934 switch (boot_cpu_data.x86_model) {
2935 case 26:
2936 case 30:
2937 case 37:
2938 case 44:
2939 case 46:
2940 cpu_has_load_perf_global_ctrl = false;
2941 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2942 "does not work properly. Using workaround\n");
2943 break;
2944 default:
2945 break;
2946 }
2947 }
2948
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002949 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002950}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002951
2952static struct vmcs *alloc_vmcs_cpu(int cpu)
2953{
2954 int node = cpu_to_node(cpu);
2955 struct page *pages;
2956 struct vmcs *vmcs;
2957
Mel Gorman6484eb32009-06-16 15:31:54 -07002958 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002959 if (!pages)
2960 return NULL;
2961 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002962 memset(vmcs, 0, vmcs_config.size);
2963 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964 return vmcs;
2965}
2966
2967static struct vmcs *alloc_vmcs(void)
2968{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002969 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002970}
2971
2972static void free_vmcs(struct vmcs *vmcs)
2973{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002974 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002975}
2976
Nadav Har'Eld462b812011-05-24 15:26:10 +03002977/*
2978 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2979 */
2980static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2981{
2982 if (!loaded_vmcs->vmcs)
2983 return;
2984 loaded_vmcs_clear(loaded_vmcs);
2985 free_vmcs(loaded_vmcs->vmcs);
2986 loaded_vmcs->vmcs = NULL;
2987}
2988
Sam Ravnborg39959582007-06-01 00:47:13 -07002989static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002990{
2991 int cpu;
2992
Zachary Amsden3230bb42009-09-29 11:38:37 -10002993 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002994 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002995 per_cpu(vmxarea, cpu) = NULL;
2996 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002997}
2998
Avi Kivity6aa8b732006-12-10 02:21:36 -08002999static __init int alloc_kvm_area(void)
3000{
3001 int cpu;
3002
Zachary Amsden3230bb42009-09-29 11:38:37 -10003003 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003004 struct vmcs *vmcs;
3005
3006 vmcs = alloc_vmcs_cpu(cpu);
3007 if (!vmcs) {
3008 free_kvm_area();
3009 return -ENOMEM;
3010 }
3011
3012 per_cpu(vmxarea, cpu) = vmcs;
3013 }
3014 return 0;
3015}
3016
3017static __init int hardware_setup(void)
3018{
Yang, Sheng002c7f72007-07-31 14:23:01 +03003019 if (setup_vmcs_config(&vmcs_config) < 0)
3020 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01003021
3022 if (boot_cpu_has(X86_FEATURE_NX))
3023 kvm_enable_efer_bits(EFER_NX);
3024
Sheng Yang93ba03c2009-04-01 15:52:32 +08003025 if (!cpu_has_vmx_vpid())
3026 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03003027 if (!cpu_has_vmx_shadow_vmcs())
3028 enable_shadow_vmcs = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08003029
Sheng Yang4bc9b982010-06-02 14:05:24 +08003030 if (!cpu_has_vmx_ept() ||
3031 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08003032 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003033 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08003034 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003035 }
3036
Xudong Hao83c3a332012-05-28 19:33:35 +08003037 if (!cpu_has_vmx_ept_ad_bits())
3038 enable_ept_ad_bits = 0;
3039
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003040 if (!cpu_has_vmx_unrestricted_guest())
3041 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08003042
3043 if (!cpu_has_vmx_flexpriority())
3044 flexpriority_enabled = 0;
3045
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003046 if (!cpu_has_vmx_tpr_shadow())
3047 kvm_x86_ops->update_cr8_intercept = NULL;
3048
Marcelo Tosatti54dee992009-06-11 12:07:44 -03003049 if (enable_ept && !cpu_has_vmx_ept_2m_page())
3050 kvm_disable_largepages();
3051
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003052 if (!cpu_has_vmx_ple())
3053 ple_gap = 0;
3054
Yang Zhang01e439b2013-04-11 19:25:12 +08003055 if (!cpu_has_vmx_apicv())
3056 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08003057
Yang Zhang01e439b2013-04-11 19:25:12 +08003058 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08003059 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003060 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08003061 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003062 kvm_x86_ops->deliver_posted_interrupt = NULL;
3063 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
3064 }
Yang Zhang83d4c282013-01-25 10:18:49 +08003065
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003066 if (nested)
3067 nested_vmx_setup_ctls_msrs();
3068
Avi Kivity6aa8b732006-12-10 02:21:36 -08003069 return alloc_kvm_area();
3070}
3071
3072static __exit void hardware_unsetup(void)
3073{
3074 free_kvm_area();
3075}
3076
Gleb Natapov14168782013-01-21 15:36:49 +02003077static bool emulation_required(struct kvm_vcpu *vcpu)
3078{
3079 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3080}
3081
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003082static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003083 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003084{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003085 if (!emulate_invalid_guest_state) {
3086 /*
3087 * CS and SS RPL should be equal during guest entry according
3088 * to VMX spec, but in reality it is not always so. Since vcpu
3089 * is in the middle of the transition from real mode to
3090 * protected mode it is safe to assume that RPL 0 is a good
3091 * default value.
3092 */
3093 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3094 save->selector &= ~SELECTOR_RPL_MASK;
3095 save->dpl = save->selector & SELECTOR_RPL_MASK;
3096 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003097 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003098 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003099}
3100
3101static void enter_pmode(struct kvm_vcpu *vcpu)
3102{
3103 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003104 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003105
Gleb Natapovd99e4152012-12-20 16:57:45 +02003106 /*
3107 * Update real mode segment cache. It may be not up-to-date if sement
3108 * register was written while vcpu was in a guest mode.
3109 */
3110 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3111 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3112 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3113 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3114 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3115 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3116
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003117 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118
Avi Kivity2fb92db2011-04-27 19:42:18 +03003119 vmx_segment_cache_clear(vmx);
3120
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003121 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003122
3123 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003124 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3125 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003126 vmcs_writel(GUEST_RFLAGS, flags);
3127
Rusty Russell66aee912007-07-17 23:34:16 +10003128 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3129 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003130
3131 update_exception_bitmap(vcpu);
3132
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003133 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3134 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3135 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3136 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3137 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3138 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Gleb Natapov1f3141e2013-01-21 15:36:41 +02003139
3140 /* CPL is always 0 when CPU enters protected mode */
3141 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
3142 vmx->cpl = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003143}
3144
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003145static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003146{
Mathias Krause772e0312012-08-30 01:30:19 +02003147 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003148 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003149
Gleb Natapovd99e4152012-12-20 16:57:45 +02003150 var.dpl = 0x3;
3151 if (seg == VCPU_SREG_CS)
3152 var.type = 0x3;
3153
3154 if (!emulate_invalid_guest_state) {
3155 var.selector = var.base >> 4;
3156 var.base = var.base & 0xffff0;
3157 var.limit = 0xffff;
3158 var.g = 0;
3159 var.db = 0;
3160 var.present = 1;
3161 var.s = 1;
3162 var.l = 0;
3163 var.unusable = 0;
3164 var.type = 0x3;
3165 var.avl = 0;
3166 if (save->base & 0xf)
3167 printk_once(KERN_WARNING "kvm: segment base is not "
3168 "paragraph aligned when entering "
3169 "protected mode (seg=%d)", seg);
3170 }
3171
3172 vmcs_write16(sf->selector, var.selector);
3173 vmcs_write32(sf->base, var.base);
3174 vmcs_write32(sf->limit, var.limit);
3175 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003176}
3177
3178static void enter_rmode(struct kvm_vcpu *vcpu)
3179{
3180 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003181 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003182
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003183 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3184 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3185 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3186 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3187 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003188 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3189 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003190
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003191 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003192
Gleb Natapov776e58e2011-03-13 12:34:27 +02003193 /*
3194 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003195 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003196 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003197 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003198 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3199 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003200
Avi Kivity2fb92db2011-04-27 19:42:18 +03003201 vmx_segment_cache_clear(vmx);
3202
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003203 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003204 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003205 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3206
3207 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003208 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003209
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003210 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211
3212 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003213 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003214 update_exception_bitmap(vcpu);
3215
Gleb Natapovd99e4152012-12-20 16:57:45 +02003216 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3217 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3218 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3219 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3220 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3221 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003222
Eddie Dong8668a3c2007-10-10 14:26:45 +08003223 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003224}
3225
Amit Shah401d10d2009-02-20 22:53:37 +05303226static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3227{
3228 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003229 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3230
3231 if (!msr)
3232 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303233
Avi Kivity44ea2b12009-09-06 15:55:37 +03003234 /*
3235 * Force kernel_gs_base reloading before EFER changes, as control
3236 * of this msr depends on is_long_mode().
3237 */
3238 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003239 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303240 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003241 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303242 msr->data = efer;
3243 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003244 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303245
3246 msr->data = efer & ~EFER_LME;
3247 }
3248 setup_msrs(vmx);
3249}
3250
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003251#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003252
3253static void enter_lmode(struct kvm_vcpu *vcpu)
3254{
3255 u32 guest_tr_ar;
3256
Avi Kivity2fb92db2011-04-27 19:42:18 +03003257 vmx_segment_cache_clear(to_vmx(vcpu));
3258
Avi Kivity6aa8b732006-12-10 02:21:36 -08003259 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3260 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003261 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3262 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263 vmcs_write32(GUEST_TR_AR_BYTES,
3264 (guest_tr_ar & ~AR_TYPE_MASK)
3265 | AR_TYPE_BUSY_64_TSS);
3266 }
Avi Kivityda38f432010-07-06 11:30:49 +03003267 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268}
3269
3270static void exit_lmode(struct kvm_vcpu *vcpu)
3271{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003272 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003273 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003274}
3275
3276#endif
3277
Sheng Yang2384d2b2008-01-17 15:14:33 +08003278static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3279{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003280 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003281 if (enable_ept) {
3282 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3283 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003284 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003285 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003286}
3287
Avi Kivitye8467fd2009-12-29 18:43:06 +02003288static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3289{
3290 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3291
3292 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3293 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3294}
3295
Avi Kivityaff48ba2010-12-05 18:56:11 +02003296static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3297{
3298 if (enable_ept && is_paging(vcpu))
3299 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3300 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3301}
3302
Anthony Liguori25c4c272007-04-27 09:29:21 +03003303static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003304{
Avi Kivityfc78f512009-12-07 12:16:48 +02003305 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3306
3307 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3308 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003309}
3310
Sheng Yang14394422008-04-28 12:24:45 +08003311static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3312{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003313 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3314
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003315 if (!test_bit(VCPU_EXREG_PDPTR,
3316 (unsigned long *)&vcpu->arch.regs_dirty))
3317 return;
3318
Sheng Yang14394422008-04-28 12:24:45 +08003319 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003320 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3321 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3322 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3323 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003324 }
3325}
3326
Avi Kivity8f5d5492009-05-31 18:41:29 +03003327static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3328{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003329 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3330
Avi Kivity8f5d5492009-05-31 18:41:29 +03003331 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003332 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3333 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3334 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3335 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003336 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003337
3338 __set_bit(VCPU_EXREG_PDPTR,
3339 (unsigned long *)&vcpu->arch.regs_avail);
3340 __set_bit(VCPU_EXREG_PDPTR,
3341 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003342}
3343
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003344static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003345
3346static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3347 unsigned long cr0,
3348 struct kvm_vcpu *vcpu)
3349{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003350 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3351 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003352 if (!(cr0 & X86_CR0_PG)) {
3353 /* From paging/starting to nonpaging */
3354 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003355 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003356 (CPU_BASED_CR3_LOAD_EXITING |
3357 CPU_BASED_CR3_STORE_EXITING));
3358 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003359 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003360 } else if (!is_paging(vcpu)) {
3361 /* From nonpaging to paging */
3362 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003363 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003364 ~(CPU_BASED_CR3_LOAD_EXITING |
3365 CPU_BASED_CR3_STORE_EXITING));
3366 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003367 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003368 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003369
3370 if (!(cr0 & X86_CR0_WP))
3371 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003372}
3373
Avi Kivity6aa8b732006-12-10 02:21:36 -08003374static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3375{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003376 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003377 unsigned long hw_cr0;
3378
Gleb Natapov50378782013-02-04 16:00:28 +02003379 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003380 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003381 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003382 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003383 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003384
Gleb Natapov218e7632013-01-21 15:36:45 +02003385 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3386 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003387
Gleb Natapov218e7632013-01-21 15:36:45 +02003388 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3389 enter_rmode(vcpu);
3390 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003391
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003392#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003393 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003394 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003395 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003396 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003397 exit_lmode(vcpu);
3398 }
3399#endif
3400
Avi Kivity089d0342009-03-23 18:26:32 +02003401 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003402 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3403
Avi Kivity02daab22009-12-30 12:40:26 +02003404 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003405 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003406
Avi Kivity6aa8b732006-12-10 02:21:36 -08003407 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003408 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003409 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003410
3411 /* depends on vcpu->arch.cr0 to be set to a new value */
3412 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003413}
3414
Sheng Yang14394422008-04-28 12:24:45 +08003415static u64 construct_eptp(unsigned long root_hpa)
3416{
3417 u64 eptp;
3418
3419 /* TODO write the value reading from MSR */
3420 eptp = VMX_EPT_DEFAULT_MT |
3421 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003422 if (enable_ept_ad_bits)
3423 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003424 eptp |= (root_hpa & PAGE_MASK);
3425
3426 return eptp;
3427}
3428
Avi Kivity6aa8b732006-12-10 02:21:36 -08003429static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3430{
Sheng Yang14394422008-04-28 12:24:45 +08003431 unsigned long guest_cr3;
3432 u64 eptp;
3433
3434 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003435 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003436 eptp = construct_eptp(cr3);
3437 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003438 if (is_paging(vcpu) || is_guest_mode(vcpu))
3439 guest_cr3 = kvm_read_cr3(vcpu);
3440 else
3441 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003442 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003443 }
3444
Sheng Yang2384d2b2008-01-17 15:14:33 +08003445 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003446 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003447}
3448
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003449static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003450{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003451 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003452 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3453
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003454 if (cr4 & X86_CR4_VMXE) {
3455 /*
3456 * To use VMXON (and later other VMX instructions), a guest
3457 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3458 * So basically the check on whether to allow nested VMX
3459 * is here.
3460 */
3461 if (!nested_vmx_allowed(vcpu))
3462 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003463 }
3464 if (to_vmx(vcpu)->nested.vmxon &&
3465 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003466 return 1;
3467
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003468 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003469 if (enable_ept) {
3470 if (!is_paging(vcpu)) {
3471 hw_cr4 &= ~X86_CR4_PAE;
3472 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003473 /*
3474 * SMEP is disabled if CPU is in non-paging mode in
3475 * hardware. However KVM always uses paging mode to
3476 * emulate guest non-paging mode with TDP.
3477 * To emulate this behavior, SMEP needs to be manually
3478 * disabled when guest switches to non-paging mode.
3479 */
3480 hw_cr4 &= ~X86_CR4_SMEP;
Avi Kivitybc230082009-12-08 12:14:42 +02003481 } else if (!(cr4 & X86_CR4_PAE)) {
3482 hw_cr4 &= ~X86_CR4_PAE;
3483 }
3484 }
Sheng Yang14394422008-04-28 12:24:45 +08003485
3486 vmcs_writel(CR4_READ_SHADOW, cr4);
3487 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003488 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003489}
3490
Avi Kivity6aa8b732006-12-10 02:21:36 -08003491static void vmx_get_segment(struct kvm_vcpu *vcpu,
3492 struct kvm_segment *var, int seg)
3493{
Avi Kivitya9179492011-01-03 14:28:52 +02003494 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003495 u32 ar;
3496
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003497 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003498 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003499 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003500 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003501 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003502 var->base = vmx_read_guest_seg_base(vmx, seg);
3503 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3504 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003505 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003506 var->base = vmx_read_guest_seg_base(vmx, seg);
3507 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3508 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3509 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003510 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003511 var->type = ar & 15;
3512 var->s = (ar >> 4) & 1;
3513 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003514 /*
3515 * Some userspaces do not preserve unusable property. Since usable
3516 * segment has to be present according to VMX spec we can use present
3517 * property to amend userspace bug by making unusable segment always
3518 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3519 * segment as unusable.
3520 */
3521 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003522 var->avl = (ar >> 12) & 1;
3523 var->l = (ar >> 13) & 1;
3524 var->db = (ar >> 14) & 1;
3525 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003526}
3527
Avi Kivitya9179492011-01-03 14:28:52 +02003528static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3529{
Avi Kivitya9179492011-01-03 14:28:52 +02003530 struct kvm_segment s;
3531
3532 if (to_vmx(vcpu)->rmode.vm86_active) {
3533 vmx_get_segment(vcpu, &s, seg);
3534 return s.base;
3535 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003536 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003537}
3538
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003539static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003540{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003541 struct vcpu_vmx *vmx = to_vmx(vcpu);
3542
Avi Kivity3eeb3282010-01-21 15:31:48 +02003543 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003544 return 0;
3545
Avi Kivityf4c63e52011-03-07 14:54:28 +02003546 if (!is_long_mode(vcpu)
3547 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003548 return 3;
3549
Avi Kivity69c73022011-03-07 15:26:44 +02003550 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3551 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003552 vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
Avi Kivity69c73022011-03-07 15:26:44 +02003553 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003554
3555 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003556}
3557
3558
Avi Kivity653e3102007-05-07 10:55:37 +03003559static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003560{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003561 u32 ar;
3562
Avi Kivityf0495f92012-06-07 17:06:10 +03003563 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003564 ar = 1 << 16;
3565 else {
3566 ar = var->type & 15;
3567 ar |= (var->s & 1) << 4;
3568 ar |= (var->dpl & 3) << 5;
3569 ar |= (var->present & 1) << 7;
3570 ar |= (var->avl & 1) << 12;
3571 ar |= (var->l & 1) << 13;
3572 ar |= (var->db & 1) << 14;
3573 ar |= (var->g & 1) << 15;
3574 }
Avi Kivity653e3102007-05-07 10:55:37 +03003575
3576 return ar;
3577}
3578
3579static void vmx_set_segment(struct kvm_vcpu *vcpu,
3580 struct kvm_segment *var, int seg)
3581{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003582 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003583 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003584
Avi Kivity2fb92db2011-04-27 19:42:18 +03003585 vmx_segment_cache_clear(vmx);
Gleb Natapov2f143242013-01-21 15:36:42 +02003586 if (seg == VCPU_SREG_CS)
3587 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity2fb92db2011-04-27 19:42:18 +03003588
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003589 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3590 vmx->rmode.segs[seg] = *var;
3591 if (seg == VCPU_SREG_TR)
3592 vmcs_write16(sf->selector, var->selector);
3593 else if (var->s)
3594 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003595 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003596 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003597
Avi Kivity653e3102007-05-07 10:55:37 +03003598 vmcs_writel(sf->base, var->base);
3599 vmcs_write32(sf->limit, var->limit);
3600 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003601
3602 /*
3603 * Fix the "Accessed" bit in AR field of segment registers for older
3604 * qemu binaries.
3605 * IA32 arch specifies that at the time of processor reset the
3606 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003607 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003608 * state vmexit when "unrestricted guest" mode is turned on.
3609 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3610 * tree. Newer qemu binaries with that qemu fix would not need this
3611 * kvm hack.
3612 */
3613 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003614 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003615
Gleb Natapovf924d662012-12-12 19:10:55 +02003616 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003617
3618out:
Gleb Natapov14168782013-01-21 15:36:49 +02003619 vmx->emulation_required |= emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003620}
3621
Avi Kivity6aa8b732006-12-10 02:21:36 -08003622static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3623{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003624 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003625
3626 *db = (ar >> 14) & 1;
3627 *l = (ar >> 13) & 1;
3628}
3629
Gleb Natapov89a27f42010-02-16 10:51:48 +02003630static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003631{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003632 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3633 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003634}
3635
Gleb Natapov89a27f42010-02-16 10:51:48 +02003636static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003637{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003638 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3639 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003640}
3641
Gleb Natapov89a27f42010-02-16 10:51:48 +02003642static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003643{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003644 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3645 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003646}
3647
Gleb Natapov89a27f42010-02-16 10:51:48 +02003648static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003649{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003650 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3651 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003652}
3653
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003654static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3655{
3656 struct kvm_segment var;
3657 u32 ar;
3658
3659 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003660 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003661 if (seg == VCPU_SREG_CS)
3662 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003663 ar = vmx_segment_access_rights(&var);
3664
3665 if (var.base != (var.selector << 4))
3666 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003667 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003668 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003669 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003670 return false;
3671
3672 return true;
3673}
3674
3675static bool code_segment_valid(struct kvm_vcpu *vcpu)
3676{
3677 struct kvm_segment cs;
3678 unsigned int cs_rpl;
3679
3680 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3681 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3682
Avi Kivity1872a3f2009-01-04 23:26:52 +02003683 if (cs.unusable)
3684 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003685 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3686 return false;
3687 if (!cs.s)
3688 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003689 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003690 if (cs.dpl > cs_rpl)
3691 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003692 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003693 if (cs.dpl != cs_rpl)
3694 return false;
3695 }
3696 if (!cs.present)
3697 return false;
3698
3699 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3700 return true;
3701}
3702
3703static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3704{
3705 struct kvm_segment ss;
3706 unsigned int ss_rpl;
3707
3708 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3709 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3710
Avi Kivity1872a3f2009-01-04 23:26:52 +02003711 if (ss.unusable)
3712 return true;
3713 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003714 return false;
3715 if (!ss.s)
3716 return false;
3717 if (ss.dpl != ss_rpl) /* DPL != RPL */
3718 return false;
3719 if (!ss.present)
3720 return false;
3721
3722 return true;
3723}
3724
3725static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3726{
3727 struct kvm_segment var;
3728 unsigned int rpl;
3729
3730 vmx_get_segment(vcpu, &var, seg);
3731 rpl = var.selector & SELECTOR_RPL_MASK;
3732
Avi Kivity1872a3f2009-01-04 23:26:52 +02003733 if (var.unusable)
3734 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003735 if (!var.s)
3736 return false;
3737 if (!var.present)
3738 return false;
3739 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3740 if (var.dpl < rpl) /* DPL < RPL */
3741 return false;
3742 }
3743
3744 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3745 * rights flags
3746 */
3747 return true;
3748}
3749
3750static bool tr_valid(struct kvm_vcpu *vcpu)
3751{
3752 struct kvm_segment tr;
3753
3754 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3755
Avi Kivity1872a3f2009-01-04 23:26:52 +02003756 if (tr.unusable)
3757 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003758 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3759 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003760 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003761 return false;
3762 if (!tr.present)
3763 return false;
3764
3765 return true;
3766}
3767
3768static bool ldtr_valid(struct kvm_vcpu *vcpu)
3769{
3770 struct kvm_segment ldtr;
3771
3772 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3773
Avi Kivity1872a3f2009-01-04 23:26:52 +02003774 if (ldtr.unusable)
3775 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003776 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3777 return false;
3778 if (ldtr.type != 2)
3779 return false;
3780 if (!ldtr.present)
3781 return false;
3782
3783 return true;
3784}
3785
3786static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3787{
3788 struct kvm_segment cs, ss;
3789
3790 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3791 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3792
3793 return ((cs.selector & SELECTOR_RPL_MASK) ==
3794 (ss.selector & SELECTOR_RPL_MASK));
3795}
3796
3797/*
3798 * Check if guest state is valid. Returns true if valid, false if
3799 * not.
3800 * We assume that registers are always usable
3801 */
3802static bool guest_state_valid(struct kvm_vcpu *vcpu)
3803{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003804 if (enable_unrestricted_guest)
3805 return true;
3806
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003807 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003808 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003809 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3810 return false;
3811 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3812 return false;
3813 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3814 return false;
3815 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3816 return false;
3817 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3818 return false;
3819 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3820 return false;
3821 } else {
3822 /* protected mode guest state checks */
3823 if (!cs_ss_rpl_check(vcpu))
3824 return false;
3825 if (!code_segment_valid(vcpu))
3826 return false;
3827 if (!stack_segment_valid(vcpu))
3828 return false;
3829 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3830 return false;
3831 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3832 return false;
3833 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3834 return false;
3835 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3836 return false;
3837 if (!tr_valid(vcpu))
3838 return false;
3839 if (!ldtr_valid(vcpu))
3840 return false;
3841 }
3842 /* TODO:
3843 * - Add checks on RIP
3844 * - Add checks on RFLAGS
3845 */
3846
3847 return true;
3848}
3849
Mike Dayd77c26f2007-10-08 09:02:08 -04003850static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003851{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003852 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003853 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003854 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003855
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003856 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003857 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003858 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3859 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003860 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003861 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003862 r = kvm_write_guest_page(kvm, fn++, &data,
3863 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003864 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003865 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003866 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3867 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003868 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003869 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3870 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003871 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003872 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003873 r = kvm_write_guest_page(kvm, fn, &data,
3874 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3875 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003876 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003877 goto out;
3878
3879 ret = 1;
3880out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003881 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003882 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003883}
3884
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003885static int init_rmode_identity_map(struct kvm *kvm)
3886{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003887 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003888 pfn_t identity_map_pfn;
3889 u32 tmp;
3890
Avi Kivity089d0342009-03-23 18:26:32 +02003891 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003892 return 1;
3893 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3894 printk(KERN_ERR "EPT: identity-mapping pagetable "
3895 "haven't been allocated!\n");
3896 return 0;
3897 }
3898 if (likely(kvm->arch.ept_identity_pagetable_done))
3899 return 1;
3900 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003901 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003902 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003903 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3904 if (r < 0)
3905 goto out;
3906 /* Set up identity-mapping pagetable for EPT in real mode */
3907 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3908 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3909 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3910 r = kvm_write_guest_page(kvm, identity_map_pfn,
3911 &tmp, i * sizeof(tmp), sizeof(tmp));
3912 if (r < 0)
3913 goto out;
3914 }
3915 kvm->arch.ept_identity_pagetable_done = true;
3916 ret = 1;
3917out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003918 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003919 return ret;
3920}
3921
Avi Kivity6aa8b732006-12-10 02:21:36 -08003922static void seg_setup(int seg)
3923{
Mathias Krause772e0312012-08-30 01:30:19 +02003924 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003925 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003926
3927 vmcs_write16(sf->selector, 0);
3928 vmcs_writel(sf->base, 0);
3929 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003930 ar = 0x93;
3931 if (seg == VCPU_SREG_CS)
3932 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003933
3934 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003935}
3936
Sheng Yangf78e0e22007-10-29 09:40:42 +08003937static int alloc_apic_access_page(struct kvm *kvm)
3938{
Xiao Guangrong44841412012-09-07 14:14:20 +08003939 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003940 struct kvm_userspace_memory_region kvm_userspace_mem;
3941 int r = 0;
3942
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003943 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003944 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003945 goto out;
3946 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3947 kvm_userspace_mem.flags = 0;
3948 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3949 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003950 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003951 if (r)
3952 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003953
Xiao Guangrong44841412012-09-07 14:14:20 +08003954 page = gfn_to_page(kvm, 0xfee00);
3955 if (is_error_page(page)) {
3956 r = -EFAULT;
3957 goto out;
3958 }
3959
3960 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003961out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003962 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003963 return r;
3964}
3965
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003966static int alloc_identity_pagetable(struct kvm *kvm)
3967{
Xiao Guangrong44841412012-09-07 14:14:20 +08003968 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003969 struct kvm_userspace_memory_region kvm_userspace_mem;
3970 int r = 0;
3971
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003972 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003973 if (kvm->arch.ept_identity_pagetable)
3974 goto out;
3975 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3976 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003977 kvm_userspace_mem.guest_phys_addr =
3978 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003979 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003980 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003981 if (r)
3982 goto out;
3983
Xiao Guangrong44841412012-09-07 14:14:20 +08003984 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3985 if (is_error_page(page)) {
3986 r = -EFAULT;
3987 goto out;
3988 }
3989
3990 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003991out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003992 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003993 return r;
3994}
3995
Sheng Yang2384d2b2008-01-17 15:14:33 +08003996static void allocate_vpid(struct vcpu_vmx *vmx)
3997{
3998 int vpid;
3999
4000 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004001 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004002 return;
4003 spin_lock(&vmx_vpid_lock);
4004 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4005 if (vpid < VMX_NR_VPIDS) {
4006 vmx->vpid = vpid;
4007 __set_bit(vpid, vmx_vpid_bitmap);
4008 }
4009 spin_unlock(&vmx_vpid_lock);
4010}
4011
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004012static void free_vpid(struct vcpu_vmx *vmx)
4013{
4014 if (!enable_vpid)
4015 return;
4016 spin_lock(&vmx_vpid_lock);
4017 if (vmx->vpid != 0)
4018 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4019 spin_unlock(&vmx_vpid_lock);
4020}
4021
Yang Zhang8d146952013-01-25 10:18:50 +08004022#define MSR_TYPE_R 1
4023#define MSR_TYPE_W 2
4024static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4025 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004026{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004027 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004028
4029 if (!cpu_has_vmx_msr_bitmap())
4030 return;
4031
4032 /*
4033 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4034 * have the write-low and read-high bitmap offsets the wrong way round.
4035 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4036 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004037 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004038 if (type & MSR_TYPE_R)
4039 /* read-low */
4040 __clear_bit(msr, msr_bitmap + 0x000 / f);
4041
4042 if (type & MSR_TYPE_W)
4043 /* write-low */
4044 __clear_bit(msr, msr_bitmap + 0x800 / f);
4045
Sheng Yang25c5f222008-03-28 13:18:56 +08004046 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4047 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004048 if (type & MSR_TYPE_R)
4049 /* read-high */
4050 __clear_bit(msr, msr_bitmap + 0x400 / f);
4051
4052 if (type & MSR_TYPE_W)
4053 /* write-high */
4054 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4055
4056 }
4057}
4058
4059static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4060 u32 msr, int type)
4061{
4062 int f = sizeof(unsigned long);
4063
4064 if (!cpu_has_vmx_msr_bitmap())
4065 return;
4066
4067 /*
4068 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4069 * have the write-low and read-high bitmap offsets the wrong way round.
4070 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4071 */
4072 if (msr <= 0x1fff) {
4073 if (type & MSR_TYPE_R)
4074 /* read-low */
4075 __set_bit(msr, msr_bitmap + 0x000 / f);
4076
4077 if (type & MSR_TYPE_W)
4078 /* write-low */
4079 __set_bit(msr, msr_bitmap + 0x800 / f);
4080
4081 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4082 msr &= 0x1fff;
4083 if (type & MSR_TYPE_R)
4084 /* read-high */
4085 __set_bit(msr, msr_bitmap + 0x400 / f);
4086
4087 if (type & MSR_TYPE_W)
4088 /* write-high */
4089 __set_bit(msr, msr_bitmap + 0xc00 / f);
4090
Sheng Yang25c5f222008-03-28 13:18:56 +08004091 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004092}
4093
Avi Kivity58972972009-02-24 22:26:47 +02004094static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4095{
4096 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004097 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4098 msr, MSR_TYPE_R | MSR_TYPE_W);
4099 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4100 msr, MSR_TYPE_R | MSR_TYPE_W);
4101}
4102
4103static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4104{
4105 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4106 msr, MSR_TYPE_R);
4107 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4108 msr, MSR_TYPE_R);
4109}
4110
4111static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4112{
4113 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4114 msr, MSR_TYPE_R);
4115 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4116 msr, MSR_TYPE_R);
4117}
4118
4119static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4120{
4121 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4122 msr, MSR_TYPE_W);
4123 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4124 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004125}
4126
Yang Zhang01e439b2013-04-11 19:25:12 +08004127static int vmx_vm_has_apicv(struct kvm *kvm)
4128{
4129 return enable_apicv && irqchip_in_kernel(kvm);
4130}
4131
Avi Kivity6aa8b732006-12-10 02:21:36 -08004132/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004133 * Send interrupt to vcpu via posted interrupt way.
4134 * 1. If target vcpu is running(non-root mode), send posted interrupt
4135 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4136 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4137 * interrupt from PIR in next vmentry.
4138 */
4139static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4140{
4141 struct vcpu_vmx *vmx = to_vmx(vcpu);
4142 int r;
4143
4144 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4145 return;
4146
4147 r = pi_test_and_set_on(&vmx->pi_desc);
4148 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004149#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004150 if (!r && (vcpu->mode == IN_GUEST_MODE))
4151 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4152 POSTED_INTR_VECTOR);
4153 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004154#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004155 kvm_vcpu_kick(vcpu);
4156}
4157
4158static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4159{
4160 struct vcpu_vmx *vmx = to_vmx(vcpu);
4161
4162 if (!pi_test_and_clear_on(&vmx->pi_desc))
4163 return;
4164
4165 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4166}
4167
4168static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4169{
4170 return;
4171}
4172
Avi Kivity6aa8b732006-12-10 02:21:36 -08004173/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004174 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4175 * will not change in the lifetime of the guest.
4176 * Note that host-state that does change is set elsewhere. E.g., host-state
4177 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4178 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004179static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004180{
4181 u32 low32, high32;
4182 unsigned long tmpl;
4183 struct desc_ptr dt;
4184
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004185 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004186 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4187 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4188
4189 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004190#ifdef CONFIG_X86_64
4191 /*
4192 * Load null selectors, so we can avoid reloading them in
4193 * __vmx_load_host_state(), in case userspace uses the null selectors
4194 * too (the expected case).
4195 */
4196 vmcs_write16(HOST_DS_SELECTOR, 0);
4197 vmcs_write16(HOST_ES_SELECTOR, 0);
4198#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004199 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4200 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004201#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004202 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4203 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4204
4205 native_store_idt(&dt);
4206 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004207 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004208
Avi Kivity83287ea422012-09-16 15:10:57 +03004209 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004210
4211 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4212 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4213 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4214 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4215
4216 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4217 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4218 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4219 }
4220}
4221
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004222static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4223{
4224 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4225 if (enable_ept)
4226 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004227 if (is_guest_mode(&vmx->vcpu))
4228 vmx->vcpu.arch.cr4_guest_owned_bits &=
4229 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004230 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4231}
4232
Yang Zhang01e439b2013-04-11 19:25:12 +08004233static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4234{
4235 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4236
4237 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4238 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4239 return pin_based_exec_ctrl;
4240}
4241
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004242static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4243{
4244 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004245
4246 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4247 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4248
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004249 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4250 exec_control &= ~CPU_BASED_TPR_SHADOW;
4251#ifdef CONFIG_X86_64
4252 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4253 CPU_BASED_CR8_LOAD_EXITING;
4254#endif
4255 }
4256 if (!enable_ept)
4257 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4258 CPU_BASED_CR3_LOAD_EXITING |
4259 CPU_BASED_INVLPG_EXITING;
4260 return exec_control;
4261}
4262
4263static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4264{
4265 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4266 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4267 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4268 if (vmx->vpid == 0)
4269 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4270 if (!enable_ept) {
4271 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4272 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004273 /* Enable INVPCID for non-ept guests may cause performance regression. */
4274 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004275 }
4276 if (!enable_unrestricted_guest)
4277 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4278 if (!ple_gap)
4279 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004280 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4281 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4282 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004283 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004284 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4285 (handle_vmptrld).
4286 We can NOT enable shadow_vmcs here because we don't have yet
4287 a current VMCS12
4288 */
4289 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004290 return exec_control;
4291}
4292
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004293static void ept_set_mmio_spte_mask(void)
4294{
4295 /*
4296 * EPT Misconfigurations can be generated if the value of bits 2:0
4297 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004298 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004299 * spte.
4300 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004301 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004302}
4303
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004304/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004305 * Sets up the vmcs for emulated real mode.
4306 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004307static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004308{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004309#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004310 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004311#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004312 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004313
Avi Kivity6aa8b732006-12-10 02:21:36 -08004314 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004315 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4316 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004317
Abel Gordon4607c2d2013-04-18 14:35:55 +03004318 if (enable_shadow_vmcs) {
4319 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4320 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4321 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004322 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004323 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004324
Avi Kivity6aa8b732006-12-10 02:21:36 -08004325 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4326
Avi Kivity6aa8b732006-12-10 02:21:36 -08004327 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004328 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004329
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004330 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004331
Sheng Yang83ff3b92007-11-21 14:33:25 +08004332 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004333 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4334 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004335 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004336
Yang Zhang01e439b2013-04-11 19:25:12 +08004337 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004338 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4339 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4340 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4341 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4342
4343 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004344
4345 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4346 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004347 }
4348
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004349 if (ple_gap) {
4350 vmcs_write32(PLE_GAP, ple_gap);
4351 vmcs_write32(PLE_WINDOW, ple_window);
4352 }
4353
Xiao Guangrongc3707952011-07-12 03:28:04 +08004354 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4355 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004356 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4357
Avi Kivity9581d442010-10-19 16:46:55 +02004358 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4359 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004360 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004361#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004362 rdmsrl(MSR_FS_BASE, a);
4363 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4364 rdmsrl(MSR_GS_BASE, a);
4365 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4366#else
4367 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4368 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4369#endif
4370
Eddie Dong2cc51562007-05-21 07:28:09 +03004371 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4372 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004373 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004374 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004375 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004376
Sheng Yang468d4722008-10-09 16:01:55 +08004377 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004378 u32 msr_low, msr_high;
4379 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004380 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4381 host_pat = msr_low | ((u64) msr_high << 32);
4382 /* Write the default value follow host pat */
4383 vmcs_write64(GUEST_IA32_PAT, host_pat);
4384 /* Keep arch.pat sync with GUEST_IA32_PAT */
4385 vmx->vcpu.arch.pat = host_pat;
4386 }
4387
Avi Kivity6aa8b732006-12-10 02:21:36 -08004388 for (i = 0; i < NR_VMX_MSR; ++i) {
4389 u32 index = vmx_msr_index[i];
4390 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004391 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004392
4393 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4394 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004395 if (wrmsr_safe(index, data_low, data_high) < 0)
4396 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004397 vmx->guest_msrs[j].index = i;
4398 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004399 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004400 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004401 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004402
Gleb Natapov2961e8762013-11-25 15:37:13 +02004403
4404 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004405
4406 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004407 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004408
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004409 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004410 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004411
4412 return 0;
4413}
4414
Jan Kiszka57f252f2013-03-12 10:20:24 +01004415static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004416{
4417 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004418 struct msr_data apic_base_msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004419
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004420 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004421
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004422 vmx->soft_vnmi_blocked = 0;
4423
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004424 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004425 kvm_set_cr8(&vmx->vcpu, 0);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004426 apic_base_msr.data = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004427 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Jan Kiszka58cb6282014-01-24 16:48:44 +01004428 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4429 apic_base_msr.host_initiated = true;
4430 kvm_set_apic_base(&vmx->vcpu, &apic_base_msr);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004431
Avi Kivity2fb92db2011-04-27 19:42:18 +03004432 vmx_segment_cache_clear(vmx);
4433
Avi Kivity5706be02008-08-20 15:07:31 +03004434 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004435 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004436 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004437
4438 seg_setup(VCPU_SREG_DS);
4439 seg_setup(VCPU_SREG_ES);
4440 seg_setup(VCPU_SREG_FS);
4441 seg_setup(VCPU_SREG_GS);
4442 seg_setup(VCPU_SREG_SS);
4443
4444 vmcs_write16(GUEST_TR_SELECTOR, 0);
4445 vmcs_writel(GUEST_TR_BASE, 0);
4446 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4447 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4448
4449 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4450 vmcs_writel(GUEST_LDTR_BASE, 0);
4451 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4452 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4453
4454 vmcs_write32(GUEST_SYSENTER_CS, 0);
4455 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4456 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4457
4458 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004459 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004460
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004461 vmcs_writel(GUEST_GDTR_BASE, 0);
4462 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4463
4464 vmcs_writel(GUEST_IDTR_BASE, 0);
4465 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4466
Anthony Liguori443381a2010-12-06 10:53:38 -06004467 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004468 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4469 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4470
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004471 /* Special registers */
4472 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4473
4474 setup_msrs(vmx);
4475
Avi Kivity6aa8b732006-12-10 02:21:36 -08004476 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4477
Sheng Yangf78e0e22007-10-29 09:40:42 +08004478 if (cpu_has_vmx_tpr_shadow()) {
4479 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4480 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4481 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004482 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004483 vmcs_write32(TPR_THRESHOLD, 0);
4484 }
4485
4486 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4487 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004488 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004489
Yang Zhang01e439b2013-04-11 19:25:12 +08004490 if (vmx_vm_has_apicv(vcpu->kvm))
4491 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4492
Sheng Yang2384d2b2008-01-17 15:14:33 +08004493 if (vmx->vpid != 0)
4494 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4495
Eduardo Habkostfa400522009-10-24 02:49:58 -02004496 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004497 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004498 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004499 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004500 vmx_fpu_activate(&vmx->vcpu);
4501 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004502
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004503 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004504}
4505
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004506/*
4507 * In nested virtualization, check if L1 asked to exit on external interrupts.
4508 * For most existing hypervisors, this will always return true.
4509 */
4510static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4511{
4512 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4513 PIN_BASED_EXT_INTR_MASK;
4514}
4515
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004516static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4517{
4518 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4519 PIN_BASED_NMI_EXITING;
4520}
4521
Jan Kiszkac9a79532014-03-07 20:03:15 +01004522static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004523{
4524 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004525
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004526 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4527 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4528 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4529}
4530
Jan Kiszkac9a79532014-03-07 20:03:15 +01004531static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004532{
4533 u32 cpu_based_vm_exec_control;
4534
Jan Kiszkac9a79532014-03-07 20:03:15 +01004535 if (!cpu_has_virtual_nmis() ||
4536 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4537 enable_irq_window(vcpu);
4538 return;
4539 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004540
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004541 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4542 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4543 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4544}
4545
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004546static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004547{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004548 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004549 uint32_t intr;
4550 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004551
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004552 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004553
Avi Kivityfa89a812008-09-01 15:57:51 +03004554 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004555 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004556 int inc_eip = 0;
4557 if (vcpu->arch.interrupt.soft)
4558 inc_eip = vcpu->arch.event_exit_inst_len;
4559 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004560 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004561 return;
4562 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004563 intr = irq | INTR_INFO_VALID_MASK;
4564 if (vcpu->arch.interrupt.soft) {
4565 intr |= INTR_TYPE_SOFT_INTR;
4566 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4567 vmx->vcpu.arch.event_exit_inst_len);
4568 } else
4569 intr |= INTR_TYPE_EXT_INTR;
4570 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004571}
4572
Sheng Yangf08864b2008-05-15 18:23:25 +08004573static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4574{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004575 struct vcpu_vmx *vmx = to_vmx(vcpu);
4576
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004577 if (is_guest_mode(vcpu))
4578 return;
4579
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004580 if (!cpu_has_virtual_nmis()) {
4581 /*
4582 * Tracking the NMI-blocked state in software is built upon
4583 * finding the next open IRQ window. This, in turn, depends on
4584 * well-behaving guests: They have to keep IRQs disabled at
4585 * least as long as the NMI handler runs. Otherwise we may
4586 * cause NMI nesting, maybe breaking the guest. But as this is
4587 * highly unlikely, we can live with the residual risk.
4588 */
4589 vmx->soft_vnmi_blocked = 1;
4590 vmx->vnmi_blocked_time = 0;
4591 }
4592
Jan Kiszka487b3912008-09-26 09:30:56 +02004593 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004594 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004595 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004596 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004597 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004598 return;
4599 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004600 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4601 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004602}
4603
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004604static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4605{
4606 if (!cpu_has_virtual_nmis())
4607 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004608 if (to_vmx(vcpu)->nmi_known_unmasked)
4609 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004610 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004611}
4612
4613static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4614{
4615 struct vcpu_vmx *vmx = to_vmx(vcpu);
4616
4617 if (!cpu_has_virtual_nmis()) {
4618 if (vmx->soft_vnmi_blocked != masked) {
4619 vmx->soft_vnmi_blocked = masked;
4620 vmx->vnmi_blocked_time = 0;
4621 }
4622 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004623 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004624 if (masked)
4625 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4626 GUEST_INTR_STATE_NMI);
4627 else
4628 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4629 GUEST_INTR_STATE_NMI);
4630 }
4631}
4632
Jan Kiszka2505dc92013-04-14 12:12:47 +02004633static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4634{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004635 if (to_vmx(vcpu)->nested.nested_run_pending)
4636 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004637
Jan Kiszka2505dc92013-04-14 12:12:47 +02004638 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4639 return 0;
4640
4641 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4642 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4643 | GUEST_INTR_STATE_NMI));
4644}
4645
Gleb Natapov78646122009-03-23 12:12:11 +02004646static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4647{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004648 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4649 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004650 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4651 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004652}
4653
Izik Eiduscbc94022007-10-25 00:29:55 +02004654static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4655{
4656 int ret;
4657 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004658 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004659 .guest_phys_addr = addr,
4660 .memory_size = PAGE_SIZE * 3,
4661 .flags = 0,
4662 };
4663
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004664 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004665 if (ret)
4666 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004667 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004668 if (!init_rmode_tss(kvm))
4669 return -ENOMEM;
4670
Izik Eiduscbc94022007-10-25 00:29:55 +02004671 return 0;
4672}
4673
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004674static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004675{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004676 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004677 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004678 /*
4679 * Update instruction length as we may reinject the exception
4680 * from user space while in guest debugging mode.
4681 */
4682 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4683 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004684 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004685 return false;
4686 /* fall through */
4687 case DB_VECTOR:
4688 if (vcpu->guest_debug &
4689 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4690 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004691 /* fall through */
4692 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004693 case OF_VECTOR:
4694 case BR_VECTOR:
4695 case UD_VECTOR:
4696 case DF_VECTOR:
4697 case SS_VECTOR:
4698 case GP_VECTOR:
4699 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004700 return true;
4701 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004702 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004703 return false;
4704}
4705
4706static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4707 int vec, u32 err_code)
4708{
4709 /*
4710 * Instruction with address size override prefix opcode 0x67
4711 * Cause the #SS fault with 0 error code in VM86 mode.
4712 */
4713 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4714 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4715 if (vcpu->arch.halt_request) {
4716 vcpu->arch.halt_request = 0;
4717 return kvm_emulate_halt(vcpu);
4718 }
4719 return 1;
4720 }
4721 return 0;
4722 }
4723
4724 /*
4725 * Forward all other exceptions that are valid in real mode.
4726 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4727 * the required debugging infrastructure rework.
4728 */
4729 kvm_queue_exception(vcpu, vec);
4730 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004731}
4732
Andi Kleena0861c02009-06-08 17:37:09 +08004733/*
4734 * Trigger machine check on the host. We assume all the MSRs are already set up
4735 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4736 * We pass a fake environment to the machine check handler because we want
4737 * the guest to be always treated like user space, no matter what context
4738 * it used internally.
4739 */
4740static void kvm_machine_check(void)
4741{
4742#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4743 struct pt_regs regs = {
4744 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4745 .flags = X86_EFLAGS_IF,
4746 };
4747
4748 do_machine_check(&regs, 0);
4749#endif
4750}
4751
Avi Kivity851ba692009-08-24 11:10:17 +03004752static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004753{
4754 /* already handled by vcpu_run */
4755 return 1;
4756}
4757
Avi Kivity851ba692009-08-24 11:10:17 +03004758static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004759{
Avi Kivity1155f762007-11-22 11:30:47 +02004760 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004761 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004762 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004763 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004764 u32 vect_info;
4765 enum emulation_result er;
4766
Avi Kivity1155f762007-11-22 11:30:47 +02004767 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004768 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004769
Andi Kleena0861c02009-06-08 17:37:09 +08004770 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004771 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004772
Jan Kiszkae4a41882008-09-26 09:30:46 +02004773 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004774 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004775
4776 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004777 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004778 return 1;
4779 }
4780
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004781 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004782 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004783 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004784 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004785 return 1;
4786 }
4787
Avi Kivity6aa8b732006-12-10 02:21:36 -08004788 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004789 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004790 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004791
4792 /*
4793 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4794 * MMIO, it is better to report an internal error.
4795 * See the comments in vmx_handle_exit.
4796 */
4797 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4798 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4799 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4800 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4801 vcpu->run->internal.ndata = 2;
4802 vcpu->run->internal.data[0] = vect_info;
4803 vcpu->run->internal.data[1] = intr_info;
4804 return 0;
4805 }
4806
Avi Kivity6aa8b732006-12-10 02:21:36 -08004807 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004808 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004809 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004810 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004811 trace_kvm_page_fault(cr2, error_code);
4812
Gleb Natapov3298b752009-05-11 13:35:46 +03004813 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004814 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004815 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004816 }
4817
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004818 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004819
4820 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4821 return handle_rmode_exception(vcpu, ex_no, error_code);
4822
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004823 switch (ex_no) {
4824 case DB_VECTOR:
4825 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4826 if (!(vcpu->guest_debug &
4827 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01004828 vcpu->arch.dr6 &= ~15;
4829 vcpu->arch.dr6 |= dr6;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004830 kvm_queue_exception(vcpu, DB_VECTOR);
4831 return 1;
4832 }
4833 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4834 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4835 /* fall through */
4836 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004837 /*
4838 * Update instruction length as we may reinject #BP from
4839 * user space while in guest debugging mode. Reading it for
4840 * #DB as well causes no harm, it is not used in that case.
4841 */
4842 vmx->vcpu.arch.event_exit_inst_len =
4843 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004844 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004845 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004846 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4847 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004848 break;
4849 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004850 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4851 kvm_run->ex.exception = ex_no;
4852 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004853 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004854 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004855 return 0;
4856}
4857
Avi Kivity851ba692009-08-24 11:10:17 +03004858static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004859{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004860 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004861 return 1;
4862}
4863
Avi Kivity851ba692009-08-24 11:10:17 +03004864static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004865{
Avi Kivity851ba692009-08-24 11:10:17 +03004866 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004867 return 0;
4868}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004869
Avi Kivity851ba692009-08-24 11:10:17 +03004870static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004871{
He, Qingbfdaab02007-09-12 14:18:28 +08004872 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004873 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004874 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875
He, Qingbfdaab02007-09-12 14:18:28 +08004876 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004877 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004878 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004879
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004880 ++vcpu->stat.io_exits;
4881
4882 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004883 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004884
4885 port = exit_qualification >> 16;
4886 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004887 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004888
4889 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004890}
4891
Ingo Molnar102d8322007-02-19 14:37:47 +02004892static void
4893vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4894{
4895 /*
4896 * Patch in the VMCALL instruction:
4897 */
4898 hypercall[0] = 0x0f;
4899 hypercall[1] = 0x01;
4900 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004901}
4902
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02004903static bool nested_cr0_valid(struct vmcs12 *vmcs12, unsigned long val)
4904{
4905 unsigned long always_on = VMXON_CR0_ALWAYSON;
4906
4907 if (nested_vmx_secondary_ctls_high &
4908 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4909 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4910 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
4911 return (val & always_on) == always_on;
4912}
4913
Guo Chao0fa06072012-06-28 15:16:19 +08004914/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004915static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4916{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004917 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004918 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4919 unsigned long orig_val = val;
4920
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004921 /*
4922 * We get here when L2 changed cr0 in a way that did not change
4923 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004924 * but did change L0 shadowed bits. So we first calculate the
4925 * effective cr0 value that L1 would like to write into the
4926 * hardware. It consists of the L2-owned bits from the new
4927 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004928 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004929 val = (val & ~vmcs12->cr0_guest_host_mask) |
4930 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4931
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02004932 if (!nested_cr0_valid(vmcs12, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004933 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004934
4935 if (kvm_set_cr0(vcpu, val))
4936 return 1;
4937 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004938 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004939 } else {
4940 if (to_vmx(vcpu)->nested.vmxon &&
4941 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4942 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004943 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004944 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004945}
4946
4947static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4948{
4949 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004950 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4951 unsigned long orig_val = val;
4952
4953 /* analogously to handle_set_cr0 */
4954 val = (val & ~vmcs12->cr4_guest_host_mask) |
4955 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4956 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004957 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004958 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004959 return 0;
4960 } else
4961 return kvm_set_cr4(vcpu, val);
4962}
4963
4964/* called to set cr0 as approriate for clts instruction exit. */
4965static void handle_clts(struct kvm_vcpu *vcpu)
4966{
4967 if (is_guest_mode(vcpu)) {
4968 /*
4969 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4970 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4971 * just pretend it's off (also in arch.cr0 for fpu_activate).
4972 */
4973 vmcs_writel(CR0_READ_SHADOW,
4974 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4975 vcpu->arch.cr0 &= ~X86_CR0_TS;
4976 } else
4977 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4978}
4979
Avi Kivity851ba692009-08-24 11:10:17 +03004980static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004981{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004982 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004983 int cr;
4984 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004985 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004986
He, Qingbfdaab02007-09-12 14:18:28 +08004987 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004988 cr = exit_qualification & 15;
4989 reg = (exit_qualification >> 8) & 15;
4990 switch ((exit_qualification >> 4) & 3) {
4991 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004992 val = kvm_register_read(vcpu, reg);
4993 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004994 switch (cr) {
4995 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004996 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004997 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004998 return 1;
4999 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005000 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005001 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005002 return 1;
5003 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005004 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005005 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005006 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005007 case 8: {
5008 u8 cr8_prev = kvm_get_cr8(vcpu);
5009 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005010 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005011 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005012 if (irqchip_in_kernel(vcpu->kvm))
5013 return 1;
5014 if (cr8_prev <= cr8)
5015 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005016 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005017 return 0;
5018 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005019 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005020 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005021 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005022 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005023 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005024 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005025 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005026 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005027 case 1: /*mov from cr*/
5028 switch (cr) {
5029 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005030 val = kvm_read_cr3(vcpu);
5031 kvm_register_write(vcpu, reg, val);
5032 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005033 skip_emulated_instruction(vcpu);
5034 return 1;
5035 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005036 val = kvm_get_cr8(vcpu);
5037 kvm_register_write(vcpu, reg, val);
5038 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005039 skip_emulated_instruction(vcpu);
5040 return 1;
5041 }
5042 break;
5043 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005044 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005045 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005046 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005047
5048 skip_emulated_instruction(vcpu);
5049 return 1;
5050 default:
5051 break;
5052 }
Avi Kivity851ba692009-08-24 11:10:17 +03005053 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005054 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005055 (int)(exit_qualification >> 4) & 3, cr);
5056 return 0;
5057}
5058
Avi Kivity851ba692009-08-24 11:10:17 +03005059static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005060{
He, Qingbfdaab02007-09-12 14:18:28 +08005061 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005062 int dr, reg;
5063
Jan Kiszkaf2483412010-01-20 18:20:20 +01005064 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005065 if (!kvm_require_cpl(vcpu, 0))
5066 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005067 dr = vmcs_readl(GUEST_DR7);
5068 if (dr & DR7_GD) {
5069 /*
5070 * As the vm-exit takes precedence over the debug trap, we
5071 * need to emulate the latter, either for the host or the
5072 * guest debugging itself.
5073 */
5074 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005075 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5076 vcpu->run->debug.arch.dr7 = dr;
5077 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005078 vmcs_readl(GUEST_CS_BASE) +
5079 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005080 vcpu->run->debug.arch.exception = DB_VECTOR;
5081 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005082 return 0;
5083 } else {
5084 vcpu->arch.dr7 &= ~DR7_GD;
5085 vcpu->arch.dr6 |= DR6_BD;
5086 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5087 kvm_queue_exception(vcpu, DB_VECTOR);
5088 return 1;
5089 }
5090 }
5091
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005092 if (vcpu->guest_debug == 0) {
5093 u32 cpu_based_vm_exec_control;
5094
5095 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5096 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5097 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5098
5099 /*
5100 * No more DR vmexits; force a reload of the debug registers
5101 * and reenter on this instruction. The next vmexit will
5102 * retrieve the full state of the debug registers.
5103 */
5104 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5105 return 1;
5106 }
5107
He, Qingbfdaab02007-09-12 14:18:28 +08005108 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005109 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5110 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5111 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005112 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005113
5114 if (kvm_get_dr(vcpu, dr, &val))
5115 return 1;
5116 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005117 } else
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005118 if (kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]))
5119 return 1;
5120
Avi Kivity6aa8b732006-12-10 02:21:36 -08005121 skip_emulated_instruction(vcpu);
5122 return 1;
5123}
5124
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005125static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5126{
5127 return vcpu->arch.dr6;
5128}
5129
5130static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5131{
5132}
5133
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005134static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5135{
5136 u32 cpu_based_vm_exec_control;
5137
5138 get_debugreg(vcpu->arch.db[0], 0);
5139 get_debugreg(vcpu->arch.db[1], 1);
5140 get_debugreg(vcpu->arch.db[2], 2);
5141 get_debugreg(vcpu->arch.db[3], 3);
5142 get_debugreg(vcpu->arch.dr6, 6);
5143 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5144
5145 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5146
5147 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5148 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5149 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5150}
5151
Gleb Natapov020df072010-04-13 10:05:23 +03005152static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5153{
5154 vmcs_writel(GUEST_DR7, val);
5155}
5156
Avi Kivity851ba692009-08-24 11:10:17 +03005157static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005158{
Avi Kivity06465c52007-02-28 20:46:53 +02005159 kvm_emulate_cpuid(vcpu);
5160 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005161}
5162
Avi Kivity851ba692009-08-24 11:10:17 +03005163static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005164{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005165 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005166 u64 data;
5167
5168 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005169 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005170 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005171 return 1;
5172 }
5173
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005174 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005175
Avi Kivity6aa8b732006-12-10 02:21:36 -08005176 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005177 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5178 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005179 skip_emulated_instruction(vcpu);
5180 return 1;
5181}
5182
Avi Kivity851ba692009-08-24 11:10:17 +03005183static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005184{
Will Auld8fe8ab42012-11-29 12:42:12 -08005185 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005186 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5187 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5188 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005189
Will Auld8fe8ab42012-11-29 12:42:12 -08005190 msr.data = data;
5191 msr.index = ecx;
5192 msr.host_initiated = false;
5193 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005194 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005195 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005196 return 1;
5197 }
5198
Avi Kivity59200272010-01-25 19:47:02 +02005199 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005200 skip_emulated_instruction(vcpu);
5201 return 1;
5202}
5203
Avi Kivity851ba692009-08-24 11:10:17 +03005204static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005205{
Avi Kivity3842d132010-07-27 12:30:24 +03005206 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005207 return 1;
5208}
5209
Avi Kivity851ba692009-08-24 11:10:17 +03005210static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005211{
Eddie Dong85f455f2007-07-06 12:20:49 +03005212 u32 cpu_based_vm_exec_control;
5213
5214 /* clear pending irq */
5215 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5216 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5217 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005218
Avi Kivity3842d132010-07-27 12:30:24 +03005219 kvm_make_request(KVM_REQ_EVENT, vcpu);
5220
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005221 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005222
Dor Laorc1150d82007-01-05 16:36:24 -08005223 /*
5224 * If the user space waits to inject interrupts, exit as soon as
5225 * possible
5226 */
Gleb Natapov80618232009-04-21 17:44:56 +03005227 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005228 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005229 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005230 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005231 return 0;
5232 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005233 return 1;
5234}
5235
Avi Kivity851ba692009-08-24 11:10:17 +03005236static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005237{
5238 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005239 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005240}
5241
Avi Kivity851ba692009-08-24 11:10:17 +03005242static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005243{
Dor Laor510043d2007-02-19 18:25:43 +02005244 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005245 kvm_emulate_hypercall(vcpu);
5246 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005247}
5248
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005249static int handle_invd(struct kvm_vcpu *vcpu)
5250{
Andre Przywara51d8b662010-12-21 11:12:02 +01005251 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005252}
5253
Avi Kivity851ba692009-08-24 11:10:17 +03005254static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005255{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005256 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005257
5258 kvm_mmu_invlpg(vcpu, exit_qualification);
5259 skip_emulated_instruction(vcpu);
5260 return 1;
5261}
5262
Avi Kivityfee84b02011-11-10 14:57:25 +02005263static int handle_rdpmc(struct kvm_vcpu *vcpu)
5264{
5265 int err;
5266
5267 err = kvm_rdpmc(vcpu);
5268 kvm_complete_insn_gp(vcpu, err);
5269
5270 return 1;
5271}
5272
Avi Kivity851ba692009-08-24 11:10:17 +03005273static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005274{
5275 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005276 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005277 return 1;
5278}
5279
Dexuan Cui2acf9232010-06-10 11:27:12 +08005280static int handle_xsetbv(struct kvm_vcpu *vcpu)
5281{
5282 u64 new_bv = kvm_read_edx_eax(vcpu);
5283 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5284
5285 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5286 skip_emulated_instruction(vcpu);
5287 return 1;
5288}
5289
Avi Kivity851ba692009-08-24 11:10:17 +03005290static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005291{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005292 if (likely(fasteoi)) {
5293 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5294 int access_type, offset;
5295
5296 access_type = exit_qualification & APIC_ACCESS_TYPE;
5297 offset = exit_qualification & APIC_ACCESS_OFFSET;
5298 /*
5299 * Sane guest uses MOV to write EOI, with written value
5300 * not cared. So make a short-circuit here by avoiding
5301 * heavy instruction emulation.
5302 */
5303 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5304 (offset == APIC_EOI)) {
5305 kvm_lapic_set_eoi(vcpu);
5306 skip_emulated_instruction(vcpu);
5307 return 1;
5308 }
5309 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005310 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005311}
5312
Yang Zhangc7c9c562013-01-25 10:18:51 +08005313static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5314{
5315 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5316 int vector = exit_qualification & 0xff;
5317
5318 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5319 kvm_apic_set_eoi_accelerated(vcpu, vector);
5320 return 1;
5321}
5322
Yang Zhang83d4c282013-01-25 10:18:49 +08005323static int handle_apic_write(struct kvm_vcpu *vcpu)
5324{
5325 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5326 u32 offset = exit_qualification & 0xfff;
5327
5328 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5329 kvm_apic_write_nodecode(vcpu, offset);
5330 return 1;
5331}
5332
Avi Kivity851ba692009-08-24 11:10:17 +03005333static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005334{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005335 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005336 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005337 bool has_error_code = false;
5338 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005339 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005340 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005341
5342 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005343 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005344 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005345
5346 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5347
5348 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005349 if (reason == TASK_SWITCH_GATE && idt_v) {
5350 switch (type) {
5351 case INTR_TYPE_NMI_INTR:
5352 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005353 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005354 break;
5355 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005356 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005357 kvm_clear_interrupt_queue(vcpu);
5358 break;
5359 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005360 if (vmx->idt_vectoring_info &
5361 VECTORING_INFO_DELIVER_CODE_MASK) {
5362 has_error_code = true;
5363 error_code =
5364 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5365 }
5366 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005367 case INTR_TYPE_SOFT_EXCEPTION:
5368 kvm_clear_exception_queue(vcpu);
5369 break;
5370 default:
5371 break;
5372 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005373 }
Izik Eidus37817f22008-03-24 23:14:53 +02005374 tss_selector = exit_qualification;
5375
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005376 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5377 type != INTR_TYPE_EXT_INTR &&
5378 type != INTR_TYPE_NMI_INTR))
5379 skip_emulated_instruction(vcpu);
5380
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005381 if (kvm_task_switch(vcpu, tss_selector,
5382 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5383 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005384 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5385 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5386 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005387 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005388 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005389
5390 /* clear all local breakpoint enable flags */
5391 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
5392
5393 /*
5394 * TODO: What about debug traps on tss switch?
5395 * Are we supposed to inject them and update dr6?
5396 */
5397
5398 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005399}
5400
Avi Kivity851ba692009-08-24 11:10:17 +03005401static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005402{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005403 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005404 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005405 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005406 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005407
Sheng Yangf9c617f2009-03-25 10:08:52 +08005408 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005409
Sheng Yang14394422008-04-28 12:24:45 +08005410 gla_validity = (exit_qualification >> 7) & 0x3;
5411 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5412 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5413 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5414 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005415 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005416 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5417 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005418 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5419 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005420 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005421 }
5422
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005423 /*
5424 * EPT violation happened while executing iret from NMI,
5425 * "blocked by NMI" bit has to be set before next VM entry.
5426 * There are errata that may cause this bit to not be set:
5427 * AAK134, BY25.
5428 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005429 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5430 cpu_has_virtual_nmis() &&
5431 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005432 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5433
Sheng Yang14394422008-04-28 12:24:45 +08005434 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005435 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005436
5437 /* It is a write fault? */
5438 error_code = exit_qualification & (1U << 1);
Yang Zhang25d92082013-08-06 12:00:32 +03005439 /* It is a fetch fault? */
5440 error_code |= (exit_qualification & (1U << 2)) << 2;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005441 /* ept page table is present? */
5442 error_code |= (exit_qualification >> 3) & 0x1;
5443
Yang Zhang25d92082013-08-06 12:00:32 +03005444 vcpu->arch.exit_qualification = exit_qualification;
5445
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005446 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005447}
5448
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005449static u64 ept_rsvd_mask(u64 spte, int level)
5450{
5451 int i;
5452 u64 mask = 0;
5453
5454 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5455 mask |= (1ULL << i);
5456
5457 if (level > 2)
5458 /* bits 7:3 reserved */
5459 mask |= 0xf8;
5460 else if (level == 2) {
5461 if (spte & (1ULL << 7))
5462 /* 2MB ref, bits 20:12 reserved */
5463 mask |= 0x1ff000;
5464 else
5465 /* bits 6:3 reserved */
5466 mask |= 0x78;
5467 }
5468
5469 return mask;
5470}
5471
5472static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5473 int level)
5474{
5475 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5476
5477 /* 010b (write-only) */
5478 WARN_ON((spte & 0x7) == 0x2);
5479
5480 /* 110b (write/execute) */
5481 WARN_ON((spte & 0x7) == 0x6);
5482
5483 /* 100b (execute-only) and value not supported by logical processor */
5484 if (!cpu_has_vmx_ept_execute_only())
5485 WARN_ON((spte & 0x7) == 0x4);
5486
5487 /* not 000b */
5488 if ((spte & 0x7)) {
5489 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5490
5491 if (rsvd_bits != 0) {
5492 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5493 __func__, rsvd_bits);
5494 WARN_ON(1);
5495 }
5496
5497 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
5498 u64 ept_mem_type = (spte & 0x38) >> 3;
5499
5500 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5501 ept_mem_type == 7) {
5502 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5503 __func__, ept_mem_type);
5504 WARN_ON(1);
5505 }
5506 }
5507 }
5508}
5509
Avi Kivity851ba692009-08-24 11:10:17 +03005510static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005511{
5512 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005513 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005514 gpa_t gpa;
5515
5516 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5517
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005518 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005519 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005520 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5521 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005522
5523 if (unlikely(ret == RET_MMIO_PF_INVALID))
5524 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5525
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005526 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005527 return 1;
5528
5529 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005530 printk(KERN_ERR "EPT: Misconfiguration.\n");
5531 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5532
5533 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5534
5535 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5536 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5537
Avi Kivity851ba692009-08-24 11:10:17 +03005538 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5539 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005540
5541 return 0;
5542}
5543
Avi Kivity851ba692009-08-24 11:10:17 +03005544static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005545{
5546 u32 cpu_based_vm_exec_control;
5547
5548 /* clear pending NMI */
5549 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5550 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5551 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5552 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005553 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005554
5555 return 1;
5556}
5557
Mohammed Gamal80ced182009-09-01 12:48:18 +02005558static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005559{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005560 struct vcpu_vmx *vmx = to_vmx(vcpu);
5561 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005562 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005563 u32 cpu_exec_ctrl;
5564 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005565 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005566
5567 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5568 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005569
Avi Kivityb8405c12012-06-07 17:08:48 +03005570 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005571 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005572 return handle_interrupt_window(&vmx->vcpu);
5573
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005574 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5575 return 1;
5576
Gleb Natapov991eebf2013-04-11 12:10:51 +03005577 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005578
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005579 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005580 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005581 ret = 0;
5582 goto out;
5583 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005584
Avi Kivityde5f70e2012-06-12 20:22:28 +03005585 if (err != EMULATE_DONE) {
5586 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5587 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5588 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005589 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005590 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005591
Gleb Natapov8d76c492013-05-08 18:38:44 +03005592 if (vcpu->arch.halt_request) {
5593 vcpu->arch.halt_request = 0;
5594 ret = kvm_emulate_halt(vcpu);
5595 goto out;
5596 }
5597
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005598 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005599 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005600 if (need_resched())
5601 schedule();
5602 }
5603
Gleb Natapov14168782013-01-21 15:36:49 +02005604 vmx->emulation_required = emulation_required(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005605out:
5606 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005607}
5608
Avi Kivity6aa8b732006-12-10 02:21:36 -08005609/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005610 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5611 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5612 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005613static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005614{
5615 skip_emulated_instruction(vcpu);
5616 kvm_vcpu_on_spin(vcpu);
5617
5618 return 1;
5619}
5620
Sheng Yang59708672009-12-15 13:29:54 +08005621static int handle_invalid_op(struct kvm_vcpu *vcpu)
5622{
5623 kvm_queue_exception(vcpu, UD_VECTOR);
5624 return 1;
5625}
5626
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005627/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005628 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5629 * We could reuse a single VMCS for all the L2 guests, but we also want the
5630 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5631 * allows keeping them loaded on the processor, and in the future will allow
5632 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5633 * every entry if they never change.
5634 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5635 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5636 *
5637 * The following functions allocate and free a vmcs02 in this pool.
5638 */
5639
5640/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5641static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5642{
5643 struct vmcs02_list *item;
5644 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5645 if (item->vmptr == vmx->nested.current_vmptr) {
5646 list_move(&item->list, &vmx->nested.vmcs02_pool);
5647 return &item->vmcs02;
5648 }
5649
5650 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5651 /* Recycle the least recently used VMCS. */
5652 item = list_entry(vmx->nested.vmcs02_pool.prev,
5653 struct vmcs02_list, list);
5654 item->vmptr = vmx->nested.current_vmptr;
5655 list_move(&item->list, &vmx->nested.vmcs02_pool);
5656 return &item->vmcs02;
5657 }
5658
5659 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005660 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005661 if (!item)
5662 return NULL;
5663 item->vmcs02.vmcs = alloc_vmcs();
5664 if (!item->vmcs02.vmcs) {
5665 kfree(item);
5666 return NULL;
5667 }
5668 loaded_vmcs_init(&item->vmcs02);
5669 item->vmptr = vmx->nested.current_vmptr;
5670 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5671 vmx->nested.vmcs02_num++;
5672 return &item->vmcs02;
5673}
5674
5675/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5676static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5677{
5678 struct vmcs02_list *item;
5679 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5680 if (item->vmptr == vmptr) {
5681 free_loaded_vmcs(&item->vmcs02);
5682 list_del(&item->list);
5683 kfree(item);
5684 vmx->nested.vmcs02_num--;
5685 return;
5686 }
5687}
5688
5689/*
5690 * Free all VMCSs saved for this vcpu, except the one pointed by
5691 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5692 * currently used, if running L2), and vmcs01 when running L2.
5693 */
5694static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5695{
5696 struct vmcs02_list *item, *n;
5697 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5698 if (vmx->loaded_vmcs != &item->vmcs02)
5699 free_loaded_vmcs(&item->vmcs02);
5700 list_del(&item->list);
5701 kfree(item);
5702 }
5703 vmx->nested.vmcs02_num = 0;
5704
5705 if (vmx->loaded_vmcs != &vmx->vmcs01)
5706 free_loaded_vmcs(&vmx->vmcs01);
5707}
5708
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005709/*
5710 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5711 * set the success or error code of an emulated VMX instruction, as specified
5712 * by Vol 2B, VMX Instruction Reference, "Conventions".
5713 */
5714static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5715{
5716 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5717 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5718 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5719}
5720
5721static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5722{
5723 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5724 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5725 X86_EFLAGS_SF | X86_EFLAGS_OF))
5726 | X86_EFLAGS_CF);
5727}
5728
Abel Gordon145c28d2013-04-18 14:36:55 +03005729static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005730 u32 vm_instruction_error)
5731{
5732 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5733 /*
5734 * failValid writes the error number to the current VMCS, which
5735 * can't be done there isn't a current VMCS.
5736 */
5737 nested_vmx_failInvalid(vcpu);
5738 return;
5739 }
5740 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5741 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5742 X86_EFLAGS_SF | X86_EFLAGS_OF))
5743 | X86_EFLAGS_ZF);
5744 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5745 /*
5746 * We don't need to force a shadow sync because
5747 * VM_INSTRUCTION_ERROR is not shadowed
5748 */
5749}
Abel Gordon145c28d2013-04-18 14:36:55 +03005750
Jan Kiszkaf4124502014-03-07 20:03:13 +01005751static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
5752{
5753 struct vcpu_vmx *vmx =
5754 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
5755
5756 vmx->nested.preemption_timer_expired = true;
5757 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
5758 kvm_vcpu_kick(&vmx->vcpu);
5759
5760 return HRTIMER_NORESTART;
5761}
5762
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005763/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005764 * Emulate the VMXON instruction.
5765 * Currently, we just remember that VMX is active, and do not save or even
5766 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5767 * do not currently need to store anything in that guest-allocated memory
5768 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5769 * argument is different from the VMXON pointer (which the spec says they do).
5770 */
5771static int handle_vmon(struct kvm_vcpu *vcpu)
5772{
5773 struct kvm_segment cs;
5774 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03005775 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005776 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
5777 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005778
5779 /* The Intel VMX Instruction Reference lists a bunch of bits that
5780 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5781 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5782 * Otherwise, we should fail with #UD. We test these now:
5783 */
5784 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5785 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5786 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5787 kvm_queue_exception(vcpu, UD_VECTOR);
5788 return 1;
5789 }
5790
5791 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5792 if (is_long_mode(vcpu) && !cs.l) {
5793 kvm_queue_exception(vcpu, UD_VECTOR);
5794 return 1;
5795 }
5796
5797 if (vmx_get_cpl(vcpu)) {
5798 kvm_inject_gp(vcpu, 0);
5799 return 1;
5800 }
Abel Gordon145c28d2013-04-18 14:36:55 +03005801 if (vmx->nested.vmxon) {
5802 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
5803 skip_emulated_instruction(vcpu);
5804 return 1;
5805 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005806
5807 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
5808 != VMXON_NEEDED_FEATURES) {
5809 kvm_inject_gp(vcpu, 0);
5810 return 1;
5811 }
5812
Abel Gordon8de48832013-04-18 14:37:25 +03005813 if (enable_shadow_vmcs) {
5814 shadow_vmcs = alloc_vmcs();
5815 if (!shadow_vmcs)
5816 return -ENOMEM;
5817 /* mark vmcs as shadow */
5818 shadow_vmcs->revision_id |= (1u << 31);
5819 /* init shadow vmcs */
5820 vmcs_clear(shadow_vmcs);
5821 vmx->nested.current_shadow_vmcs = shadow_vmcs;
5822 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005823
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005824 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5825 vmx->nested.vmcs02_num = 0;
5826
Jan Kiszkaf4124502014-03-07 20:03:13 +01005827 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
5828 HRTIMER_MODE_REL);
5829 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
5830
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005831 vmx->nested.vmxon = true;
5832
5833 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005834 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005835 return 1;
5836}
5837
5838/*
5839 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5840 * for running VMX instructions (except VMXON, whose prerequisites are
5841 * slightly different). It also specifies what exception to inject otherwise.
5842 */
5843static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5844{
5845 struct kvm_segment cs;
5846 struct vcpu_vmx *vmx = to_vmx(vcpu);
5847
5848 if (!vmx->nested.vmxon) {
5849 kvm_queue_exception(vcpu, UD_VECTOR);
5850 return 0;
5851 }
5852
5853 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5854 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5855 (is_long_mode(vcpu) && !cs.l)) {
5856 kvm_queue_exception(vcpu, UD_VECTOR);
5857 return 0;
5858 }
5859
5860 if (vmx_get_cpl(vcpu)) {
5861 kvm_inject_gp(vcpu, 0);
5862 return 0;
5863 }
5864
5865 return 1;
5866}
5867
Abel Gordone7953d72013-04-18 14:37:55 +03005868static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
5869{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005870 u32 exec_control;
Abel Gordon012f83c2013-04-18 14:39:25 +03005871 if (enable_shadow_vmcs) {
5872 if (vmx->nested.current_vmcs12 != NULL) {
5873 /* copy to memory all shadowed fields in case
5874 they were modified */
5875 copy_shadow_to_vmcs12(vmx);
5876 vmx->nested.sync_shadow_vmcs = false;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005877 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5878 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
5879 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
5880 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03005881 }
5882 }
Abel Gordone7953d72013-04-18 14:37:55 +03005883 kunmap(vmx->nested.current_vmcs12_page);
5884 nested_release_page(vmx->nested.current_vmcs12_page);
5885}
5886
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005887/*
5888 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5889 * just stops using VMX.
5890 */
5891static void free_nested(struct vcpu_vmx *vmx)
5892{
5893 if (!vmx->nested.vmxon)
5894 return;
5895 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005896 if (vmx->nested.current_vmptr != -1ull) {
Abel Gordone7953d72013-04-18 14:37:55 +03005897 nested_release_vmcs12(vmx);
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005898 vmx->nested.current_vmptr = -1ull;
5899 vmx->nested.current_vmcs12 = NULL;
5900 }
Abel Gordone7953d72013-04-18 14:37:55 +03005901 if (enable_shadow_vmcs)
5902 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005903 /* Unpin physical memory we referred to in current vmcs02 */
5904 if (vmx->nested.apic_access_page) {
5905 nested_release_page(vmx->nested.apic_access_page);
5906 vmx->nested.apic_access_page = 0;
5907 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005908
5909 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005910}
5911
5912/* Emulate the VMXOFF instruction */
5913static int handle_vmoff(struct kvm_vcpu *vcpu)
5914{
5915 if (!nested_vmx_check_permission(vcpu))
5916 return 1;
5917 free_nested(to_vmx(vcpu));
5918 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005919 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005920 return 1;
5921}
5922
5923/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005924 * Decode the memory-address operand of a vmx instruction, as recorded on an
5925 * exit caused by such an instruction (run by a guest hypervisor).
5926 * On success, returns 0. When the operand is invalid, returns 1 and throws
5927 * #UD or #GP.
5928 */
5929static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5930 unsigned long exit_qualification,
5931 u32 vmx_instruction_info, gva_t *ret)
5932{
5933 /*
5934 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5935 * Execution", on an exit, vmx_instruction_info holds most of the
5936 * addressing components of the operand. Only the displacement part
5937 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5938 * For how an actual address is calculated from all these components,
5939 * refer to Vol. 1, "Operand Addressing".
5940 */
5941 int scaling = vmx_instruction_info & 3;
5942 int addr_size = (vmx_instruction_info >> 7) & 7;
5943 bool is_reg = vmx_instruction_info & (1u << 10);
5944 int seg_reg = (vmx_instruction_info >> 15) & 7;
5945 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5946 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5947 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5948 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5949
5950 if (is_reg) {
5951 kvm_queue_exception(vcpu, UD_VECTOR);
5952 return 1;
5953 }
5954
5955 /* Addr = segment_base + offset */
5956 /* offset = base + [index * scale] + displacement */
5957 *ret = vmx_get_segment_base(vcpu, seg_reg);
5958 if (base_is_valid)
5959 *ret += kvm_register_read(vcpu, base_reg);
5960 if (index_is_valid)
5961 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5962 *ret += exit_qualification; /* holds the displacement */
5963
5964 if (addr_size == 1) /* 32 bit */
5965 *ret &= 0xffffffff;
5966
5967 /*
5968 * TODO: throw #GP (and return 1) in various cases that the VM*
5969 * instructions require it - e.g., offset beyond segment limit,
5970 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5971 * address, and so on. Currently these are not checked.
5972 */
5973 return 0;
5974}
5975
Nadav Har'El27d6c862011-05-25 23:06:59 +03005976/* Emulate the VMCLEAR instruction */
5977static int handle_vmclear(struct kvm_vcpu *vcpu)
5978{
5979 struct vcpu_vmx *vmx = to_vmx(vcpu);
5980 gva_t gva;
5981 gpa_t vmptr;
5982 struct vmcs12 *vmcs12;
5983 struct page *page;
5984 struct x86_exception e;
5985
5986 if (!nested_vmx_check_permission(vcpu))
5987 return 1;
5988
5989 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5990 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5991 return 1;
5992
5993 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5994 sizeof(vmptr), &e)) {
5995 kvm_inject_page_fault(vcpu, &e);
5996 return 1;
5997 }
5998
5999 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
6000 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
6001 skip_emulated_instruction(vcpu);
6002 return 1;
6003 }
6004
6005 if (vmptr == vmx->nested.current_vmptr) {
Abel Gordone7953d72013-04-18 14:37:55 +03006006 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006007 vmx->nested.current_vmptr = -1ull;
6008 vmx->nested.current_vmcs12 = NULL;
6009 }
6010
6011 page = nested_get_page(vcpu, vmptr);
6012 if (page == NULL) {
6013 /*
6014 * For accurate processor emulation, VMCLEAR beyond available
6015 * physical memory should do nothing at all. However, it is
6016 * possible that a nested vmx bug, not a guest hypervisor bug,
6017 * resulted in this case, so let's shut down before doing any
6018 * more damage:
6019 */
6020 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6021 return 1;
6022 }
6023 vmcs12 = kmap(page);
6024 vmcs12->launch_state = 0;
6025 kunmap(page);
6026 nested_release_page(page);
6027
6028 nested_free_vmcs02(vmx, vmptr);
6029
6030 skip_emulated_instruction(vcpu);
6031 nested_vmx_succeed(vcpu);
6032 return 1;
6033}
6034
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006035static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6036
6037/* Emulate the VMLAUNCH instruction */
6038static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6039{
6040 return nested_vmx_run(vcpu, true);
6041}
6042
6043/* Emulate the VMRESUME instruction */
6044static int handle_vmresume(struct kvm_vcpu *vcpu)
6045{
6046
6047 return nested_vmx_run(vcpu, false);
6048}
6049
Nadav Har'El49f705c2011-05-25 23:08:30 +03006050enum vmcs_field_type {
6051 VMCS_FIELD_TYPE_U16 = 0,
6052 VMCS_FIELD_TYPE_U64 = 1,
6053 VMCS_FIELD_TYPE_U32 = 2,
6054 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6055};
6056
6057static inline int vmcs_field_type(unsigned long field)
6058{
6059 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6060 return VMCS_FIELD_TYPE_U32;
6061 return (field >> 13) & 0x3 ;
6062}
6063
6064static inline int vmcs_field_readonly(unsigned long field)
6065{
6066 return (((field >> 10) & 0x3) == 1);
6067}
6068
6069/*
6070 * Read a vmcs12 field. Since these can have varying lengths and we return
6071 * one type, we chose the biggest type (u64) and zero-extend the return value
6072 * to that size. Note that the caller, handle_vmread, might need to use only
6073 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6074 * 64-bit fields are to be returned).
6075 */
6076static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
6077 unsigned long field, u64 *ret)
6078{
6079 short offset = vmcs_field_to_offset(field);
6080 char *p;
6081
6082 if (offset < 0)
6083 return 0;
6084
6085 p = ((char *)(get_vmcs12(vcpu))) + offset;
6086
6087 switch (vmcs_field_type(field)) {
6088 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6089 *ret = *((natural_width *)p);
6090 return 1;
6091 case VMCS_FIELD_TYPE_U16:
6092 *ret = *((u16 *)p);
6093 return 1;
6094 case VMCS_FIELD_TYPE_U32:
6095 *ret = *((u32 *)p);
6096 return 1;
6097 case VMCS_FIELD_TYPE_U64:
6098 *ret = *((u64 *)p);
6099 return 1;
6100 default:
6101 return 0; /* can never happen. */
6102 }
6103}
6104
Abel Gordon20b97fe2013-04-18 14:36:25 +03006105
6106static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
6107 unsigned long field, u64 field_value){
6108 short offset = vmcs_field_to_offset(field);
6109 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6110 if (offset < 0)
6111 return false;
6112
6113 switch (vmcs_field_type(field)) {
6114 case VMCS_FIELD_TYPE_U16:
6115 *(u16 *)p = field_value;
6116 return true;
6117 case VMCS_FIELD_TYPE_U32:
6118 *(u32 *)p = field_value;
6119 return true;
6120 case VMCS_FIELD_TYPE_U64:
6121 *(u64 *)p = field_value;
6122 return true;
6123 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6124 *(natural_width *)p = field_value;
6125 return true;
6126 default:
6127 return false; /* can never happen. */
6128 }
6129
6130}
6131
Abel Gordon16f5b902013-04-18 14:38:25 +03006132static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6133{
6134 int i;
6135 unsigned long field;
6136 u64 field_value;
6137 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006138 const unsigned long *fields = shadow_read_write_fields;
6139 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006140
6141 vmcs_load(shadow_vmcs);
6142
6143 for (i = 0; i < num_fields; i++) {
6144 field = fields[i];
6145 switch (vmcs_field_type(field)) {
6146 case VMCS_FIELD_TYPE_U16:
6147 field_value = vmcs_read16(field);
6148 break;
6149 case VMCS_FIELD_TYPE_U32:
6150 field_value = vmcs_read32(field);
6151 break;
6152 case VMCS_FIELD_TYPE_U64:
6153 field_value = vmcs_read64(field);
6154 break;
6155 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6156 field_value = vmcs_readl(field);
6157 break;
6158 }
6159 vmcs12_write_any(&vmx->vcpu, field, field_value);
6160 }
6161
6162 vmcs_clear(shadow_vmcs);
6163 vmcs_load(vmx->loaded_vmcs->vmcs);
6164}
6165
Abel Gordonc3114422013-04-18 14:38:55 +03006166static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6167{
Mathias Krausec2bae892013-06-26 20:36:21 +02006168 const unsigned long *fields[] = {
6169 shadow_read_write_fields,
6170 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006171 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006172 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006173 max_shadow_read_write_fields,
6174 max_shadow_read_only_fields
6175 };
6176 int i, q;
6177 unsigned long field;
6178 u64 field_value = 0;
6179 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6180
6181 vmcs_load(shadow_vmcs);
6182
Mathias Krausec2bae892013-06-26 20:36:21 +02006183 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006184 for (i = 0; i < max_fields[q]; i++) {
6185 field = fields[q][i];
6186 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6187
6188 switch (vmcs_field_type(field)) {
6189 case VMCS_FIELD_TYPE_U16:
6190 vmcs_write16(field, (u16)field_value);
6191 break;
6192 case VMCS_FIELD_TYPE_U32:
6193 vmcs_write32(field, (u32)field_value);
6194 break;
6195 case VMCS_FIELD_TYPE_U64:
6196 vmcs_write64(field, (u64)field_value);
6197 break;
6198 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6199 vmcs_writel(field, (long)field_value);
6200 break;
6201 }
6202 }
6203 }
6204
6205 vmcs_clear(shadow_vmcs);
6206 vmcs_load(vmx->loaded_vmcs->vmcs);
6207}
6208
Nadav Har'El49f705c2011-05-25 23:08:30 +03006209/*
6210 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6211 * used before) all generate the same failure when it is missing.
6212 */
6213static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6214{
6215 struct vcpu_vmx *vmx = to_vmx(vcpu);
6216 if (vmx->nested.current_vmptr == -1ull) {
6217 nested_vmx_failInvalid(vcpu);
6218 skip_emulated_instruction(vcpu);
6219 return 0;
6220 }
6221 return 1;
6222}
6223
6224static int handle_vmread(struct kvm_vcpu *vcpu)
6225{
6226 unsigned long field;
6227 u64 field_value;
6228 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6229 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6230 gva_t gva = 0;
6231
6232 if (!nested_vmx_check_permission(vcpu) ||
6233 !nested_vmx_check_vmcs12(vcpu))
6234 return 1;
6235
6236 /* Decode instruction info and find the field to read */
6237 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6238 /* Read the field, zero-extended to a u64 field_value */
6239 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6240 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6241 skip_emulated_instruction(vcpu);
6242 return 1;
6243 }
6244 /*
6245 * Now copy part of this value to register or memory, as requested.
6246 * Note that the number of bits actually copied is 32 or 64 depending
6247 * on the guest's mode (32 or 64 bit), not on the given field's length.
6248 */
6249 if (vmx_instruction_info & (1u << 10)) {
6250 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
6251 field_value);
6252 } else {
6253 if (get_vmx_mem_address(vcpu, exit_qualification,
6254 vmx_instruction_info, &gva))
6255 return 1;
6256 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6257 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6258 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6259 }
6260
6261 nested_vmx_succeed(vcpu);
6262 skip_emulated_instruction(vcpu);
6263 return 1;
6264}
6265
6266
6267static int handle_vmwrite(struct kvm_vcpu *vcpu)
6268{
6269 unsigned long field;
6270 gva_t gva;
6271 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6272 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006273 /* The value to write might be 32 or 64 bits, depending on L1's long
6274 * mode, and eventually we need to write that into a field of several
6275 * possible lengths. The code below first zero-extends the value to 64
6276 * bit (field_value), and then copies only the approriate number of
6277 * bits into the vmcs12 field.
6278 */
6279 u64 field_value = 0;
6280 struct x86_exception e;
6281
6282 if (!nested_vmx_check_permission(vcpu) ||
6283 !nested_vmx_check_vmcs12(vcpu))
6284 return 1;
6285
6286 if (vmx_instruction_info & (1u << 10))
6287 field_value = kvm_register_read(vcpu,
6288 (((vmx_instruction_info) >> 3) & 0xf));
6289 else {
6290 if (get_vmx_mem_address(vcpu, exit_qualification,
6291 vmx_instruction_info, &gva))
6292 return 1;
6293 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
6294 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
6295 kvm_inject_page_fault(vcpu, &e);
6296 return 1;
6297 }
6298 }
6299
6300
6301 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6302 if (vmcs_field_readonly(field)) {
6303 nested_vmx_failValid(vcpu,
6304 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6305 skip_emulated_instruction(vcpu);
6306 return 1;
6307 }
6308
Abel Gordon20b97fe2013-04-18 14:36:25 +03006309 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006310 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6311 skip_emulated_instruction(vcpu);
6312 return 1;
6313 }
6314
6315 nested_vmx_succeed(vcpu);
6316 skip_emulated_instruction(vcpu);
6317 return 1;
6318}
6319
Nadav Har'El63846662011-05-25 23:07:29 +03006320/* Emulate the VMPTRLD instruction */
6321static int handle_vmptrld(struct kvm_vcpu *vcpu)
6322{
6323 struct vcpu_vmx *vmx = to_vmx(vcpu);
6324 gva_t gva;
6325 gpa_t vmptr;
6326 struct x86_exception e;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006327 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006328
6329 if (!nested_vmx_check_permission(vcpu))
6330 return 1;
6331
6332 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6333 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6334 return 1;
6335
6336 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6337 sizeof(vmptr), &e)) {
6338 kvm_inject_page_fault(vcpu, &e);
6339 return 1;
6340 }
6341
6342 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
6343 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
6344 skip_emulated_instruction(vcpu);
6345 return 1;
6346 }
6347
6348 if (vmx->nested.current_vmptr != vmptr) {
6349 struct vmcs12 *new_vmcs12;
6350 struct page *page;
6351 page = nested_get_page(vcpu, vmptr);
6352 if (page == NULL) {
6353 nested_vmx_failInvalid(vcpu);
6354 skip_emulated_instruction(vcpu);
6355 return 1;
6356 }
6357 new_vmcs12 = kmap(page);
6358 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6359 kunmap(page);
6360 nested_release_page_clean(page);
6361 nested_vmx_failValid(vcpu,
6362 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6363 skip_emulated_instruction(vcpu);
6364 return 1;
6365 }
Abel Gordone7953d72013-04-18 14:37:55 +03006366 if (vmx->nested.current_vmptr != -1ull)
6367 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006368
6369 vmx->nested.current_vmptr = vmptr;
6370 vmx->nested.current_vmcs12 = new_vmcs12;
6371 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006372 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006373 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6374 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6375 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6376 vmcs_write64(VMCS_LINK_POINTER,
6377 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006378 vmx->nested.sync_shadow_vmcs = true;
6379 }
Nadav Har'El63846662011-05-25 23:07:29 +03006380 }
6381
6382 nested_vmx_succeed(vcpu);
6383 skip_emulated_instruction(vcpu);
6384 return 1;
6385}
6386
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006387/* Emulate the VMPTRST instruction */
6388static int handle_vmptrst(struct kvm_vcpu *vcpu)
6389{
6390 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6391 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6392 gva_t vmcs_gva;
6393 struct x86_exception e;
6394
6395 if (!nested_vmx_check_permission(vcpu))
6396 return 1;
6397
6398 if (get_vmx_mem_address(vcpu, exit_qualification,
6399 vmx_instruction_info, &vmcs_gva))
6400 return 1;
6401 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6402 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6403 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6404 sizeof(u64), &e)) {
6405 kvm_inject_page_fault(vcpu, &e);
6406 return 1;
6407 }
6408 nested_vmx_succeed(vcpu);
6409 skip_emulated_instruction(vcpu);
6410 return 1;
6411}
6412
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006413/* Emulate the INVEPT instruction */
6414static int handle_invept(struct kvm_vcpu *vcpu)
6415{
6416 u32 vmx_instruction_info, types;
6417 unsigned long type;
6418 gva_t gva;
6419 struct x86_exception e;
6420 struct {
6421 u64 eptp, gpa;
6422 } operand;
6423 u64 eptp_mask = ((1ull << 51) - 1) & PAGE_MASK;
6424
6425 if (!(nested_vmx_secondary_ctls_high & SECONDARY_EXEC_ENABLE_EPT) ||
6426 !(nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
6427 kvm_queue_exception(vcpu, UD_VECTOR);
6428 return 1;
6429 }
6430
6431 if (!nested_vmx_check_permission(vcpu))
6432 return 1;
6433
6434 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
6435 kvm_queue_exception(vcpu, UD_VECTOR);
6436 return 1;
6437 }
6438
6439 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6440 type = kvm_register_read(vcpu, (vmx_instruction_info >> 28) & 0xf);
6441
6442 types = (nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
6443
6444 if (!(types & (1UL << type))) {
6445 nested_vmx_failValid(vcpu,
6446 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6447 return 1;
6448 }
6449
6450 /* According to the Intel VMX instruction reference, the memory
6451 * operand is read even if it isn't needed (e.g., for type==global)
6452 */
6453 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6454 vmx_instruction_info, &gva))
6455 return 1;
6456 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
6457 sizeof(operand), &e)) {
6458 kvm_inject_page_fault(vcpu, &e);
6459 return 1;
6460 }
6461
6462 switch (type) {
6463 case VMX_EPT_EXTENT_CONTEXT:
6464 if ((operand.eptp & eptp_mask) !=
6465 (nested_ept_get_cr3(vcpu) & eptp_mask))
6466 break;
6467 case VMX_EPT_EXTENT_GLOBAL:
6468 kvm_mmu_sync_roots(vcpu);
6469 kvm_mmu_flush_tlb(vcpu);
6470 nested_vmx_succeed(vcpu);
6471 break;
6472 default:
6473 BUG_ON(1);
6474 break;
6475 }
6476
6477 skip_emulated_instruction(vcpu);
6478 return 1;
6479}
6480
Nadav Har'El0140cae2011-05-25 23:06:28 +03006481/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006482 * The exit handlers return 1 if the exit was handled fully and guest execution
6483 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6484 * to be done to userspace and return 0.
6485 */
Mathias Krause772e0312012-08-30 01:30:19 +02006486static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006487 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6488 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006489 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006490 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006491 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006492 [EXIT_REASON_CR_ACCESS] = handle_cr,
6493 [EXIT_REASON_DR_ACCESS] = handle_dr,
6494 [EXIT_REASON_CPUID] = handle_cpuid,
6495 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6496 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6497 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6498 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006499 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006500 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006501 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006502 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006503 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006504 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006505 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006506 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006507 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006508 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006509 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006510 [EXIT_REASON_VMOFF] = handle_vmoff,
6511 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006512 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6513 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006514 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006515 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006516 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006517 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006518 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006519 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006520 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6521 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006522 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08006523 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
6524 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006525 [EXIT_REASON_INVEPT] = handle_invept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006526};
6527
6528static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006529 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006530
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006531static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6532 struct vmcs12 *vmcs12)
6533{
6534 unsigned long exit_qualification;
6535 gpa_t bitmap, last_bitmap;
6536 unsigned int port;
6537 int size;
6538 u8 b;
6539
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006540 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05006541 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006542
6543 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6544
6545 port = exit_qualification >> 16;
6546 size = (exit_qualification & 7) + 1;
6547
6548 last_bitmap = (gpa_t)-1;
6549 b = -1;
6550
6551 while (size > 0) {
6552 if (port < 0x8000)
6553 bitmap = vmcs12->io_bitmap_a;
6554 else if (port < 0x10000)
6555 bitmap = vmcs12->io_bitmap_b;
6556 else
6557 return 1;
6558 bitmap += (port & 0x7fff) / 8;
6559
6560 if (last_bitmap != bitmap)
6561 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6562 return 1;
6563 if (b & (1 << (port & 7)))
6564 return 1;
6565
6566 port++;
6567 size--;
6568 last_bitmap = bitmap;
6569 }
6570
6571 return 0;
6572}
6573
Nadav Har'El644d7112011-05-25 23:12:35 +03006574/*
6575 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6576 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6577 * disinterest in the current event (read or write a specific MSR) by using an
6578 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6579 */
6580static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6581 struct vmcs12 *vmcs12, u32 exit_reason)
6582{
6583 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6584 gpa_t bitmap;
6585
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006586 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006587 return 1;
6588
6589 /*
6590 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6591 * for the four combinations of read/write and low/high MSR numbers.
6592 * First we need to figure out which of the four to use:
6593 */
6594 bitmap = vmcs12->msr_bitmap;
6595 if (exit_reason == EXIT_REASON_MSR_WRITE)
6596 bitmap += 2048;
6597 if (msr_index >= 0xc0000000) {
6598 msr_index -= 0xc0000000;
6599 bitmap += 1024;
6600 }
6601
6602 /* Then read the msr_index'th bit from this bitmap: */
6603 if (msr_index < 1024*8) {
6604 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006605 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6606 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006607 return 1 & (b >> (msr_index & 7));
6608 } else
6609 return 1; /* let L1 handle the wrong parameter */
6610}
6611
6612/*
6613 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6614 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6615 * intercept (via guest_host_mask etc.) the current event.
6616 */
6617static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6618 struct vmcs12 *vmcs12)
6619{
6620 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6621 int cr = exit_qualification & 15;
6622 int reg = (exit_qualification >> 8) & 15;
6623 unsigned long val = kvm_register_read(vcpu, reg);
6624
6625 switch ((exit_qualification >> 4) & 3) {
6626 case 0: /* mov to cr */
6627 switch (cr) {
6628 case 0:
6629 if (vmcs12->cr0_guest_host_mask &
6630 (val ^ vmcs12->cr0_read_shadow))
6631 return 1;
6632 break;
6633 case 3:
6634 if ((vmcs12->cr3_target_count >= 1 &&
6635 vmcs12->cr3_target_value0 == val) ||
6636 (vmcs12->cr3_target_count >= 2 &&
6637 vmcs12->cr3_target_value1 == val) ||
6638 (vmcs12->cr3_target_count >= 3 &&
6639 vmcs12->cr3_target_value2 == val) ||
6640 (vmcs12->cr3_target_count >= 4 &&
6641 vmcs12->cr3_target_value3 == val))
6642 return 0;
6643 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6644 return 1;
6645 break;
6646 case 4:
6647 if (vmcs12->cr4_guest_host_mask &
6648 (vmcs12->cr4_read_shadow ^ val))
6649 return 1;
6650 break;
6651 case 8:
6652 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6653 return 1;
6654 break;
6655 }
6656 break;
6657 case 2: /* clts */
6658 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6659 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6660 return 1;
6661 break;
6662 case 1: /* mov from cr */
6663 switch (cr) {
6664 case 3:
6665 if (vmcs12->cpu_based_vm_exec_control &
6666 CPU_BASED_CR3_STORE_EXITING)
6667 return 1;
6668 break;
6669 case 8:
6670 if (vmcs12->cpu_based_vm_exec_control &
6671 CPU_BASED_CR8_STORE_EXITING)
6672 return 1;
6673 break;
6674 }
6675 break;
6676 case 3: /* lmsw */
6677 /*
6678 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6679 * cr0. Other attempted changes are ignored, with no exit.
6680 */
6681 if (vmcs12->cr0_guest_host_mask & 0xe &
6682 (val ^ vmcs12->cr0_read_shadow))
6683 return 1;
6684 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6685 !(vmcs12->cr0_read_shadow & 0x1) &&
6686 (val & 0x1))
6687 return 1;
6688 break;
6689 }
6690 return 0;
6691}
6692
6693/*
6694 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6695 * should handle it ourselves in L0 (and then continue L2). Only call this
6696 * when in is_guest_mode (L2).
6697 */
6698static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6699{
Nadav Har'El644d7112011-05-25 23:12:35 +03006700 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6701 struct vcpu_vmx *vmx = to_vmx(vcpu);
6702 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006703 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006704
Jan Kiszka542060e2014-01-04 18:47:21 +01006705 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
6706 vmcs_readl(EXIT_QUALIFICATION),
6707 vmx->idt_vectoring_info,
6708 intr_info,
6709 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
6710 KVM_ISA_VMX);
6711
Nadav Har'El644d7112011-05-25 23:12:35 +03006712 if (vmx->nested.nested_run_pending)
6713 return 0;
6714
6715 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006716 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6717 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006718 return 1;
6719 }
6720
6721 switch (exit_reason) {
6722 case EXIT_REASON_EXCEPTION_NMI:
6723 if (!is_exception(intr_info))
6724 return 0;
6725 else if (is_page_fault(intr_info))
6726 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006727 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01006728 !(vmcs12->guest_cr0 & X86_CR0_TS))
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006729 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006730 return vmcs12->exception_bitmap &
6731 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6732 case EXIT_REASON_EXTERNAL_INTERRUPT:
6733 return 0;
6734 case EXIT_REASON_TRIPLE_FAULT:
6735 return 1;
6736 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006737 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006738 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006739 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006740 case EXIT_REASON_TASK_SWITCH:
6741 return 1;
6742 case EXIT_REASON_CPUID:
6743 return 1;
6744 case EXIT_REASON_HLT:
6745 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6746 case EXIT_REASON_INVD:
6747 return 1;
6748 case EXIT_REASON_INVLPG:
6749 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6750 case EXIT_REASON_RDPMC:
6751 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6752 case EXIT_REASON_RDTSC:
6753 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6754 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6755 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6756 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
6757 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
6758 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006759 case EXIT_REASON_INVEPT:
Nadav Har'El644d7112011-05-25 23:12:35 +03006760 /*
6761 * VMX instructions trap unconditionally. This allows L1 to
6762 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6763 */
6764 return 1;
6765 case EXIT_REASON_CR_ACCESS:
6766 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6767 case EXIT_REASON_DR_ACCESS:
6768 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6769 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006770 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03006771 case EXIT_REASON_MSR_READ:
6772 case EXIT_REASON_MSR_WRITE:
6773 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6774 case EXIT_REASON_INVALID_STATE:
6775 return 1;
6776 case EXIT_REASON_MWAIT_INSTRUCTION:
6777 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6778 case EXIT_REASON_MONITOR_INSTRUCTION:
6779 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6780 case EXIT_REASON_PAUSE_INSTRUCTION:
6781 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6782 nested_cpu_has2(vmcs12,
6783 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6784 case EXIT_REASON_MCE_DURING_VMENTRY:
6785 return 0;
6786 case EXIT_REASON_TPR_BELOW_THRESHOLD:
6787 return 1;
6788 case EXIT_REASON_APIC_ACCESS:
6789 return nested_cpu_has2(vmcs12,
6790 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
6791 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03006792 /*
6793 * L0 always deals with the EPT violation. If nested EPT is
6794 * used, and the nested mmu code discovers that the address is
6795 * missing in the guest EPT table (EPT12), the EPT violation
6796 * will be injected with nested_ept_inject_page_fault()
6797 */
6798 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006799 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03006800 /*
6801 * L2 never uses directly L1's EPT, but rather L0's own EPT
6802 * table (shadow on EPT) or a merged EPT table that L0 built
6803 * (EPT on EPT). So any problems with the structure of the
6804 * table is L0's fault.
6805 */
Nadav Har'El644d7112011-05-25 23:12:35 +03006806 return 0;
6807 case EXIT_REASON_WBINVD:
6808 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6809 case EXIT_REASON_XSETBV:
6810 return 1;
6811 default:
6812 return 1;
6813 }
6814}
6815
Avi Kivity586f9602010-11-18 13:09:54 +02006816static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
6817{
6818 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6819 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6820}
6821
Avi Kivity6aa8b732006-12-10 02:21:36 -08006822/*
6823 * The guest has exited. See if we can fix it or if we need userspace
6824 * assistance.
6825 */
Avi Kivity851ba692009-08-24 11:10:17 +03006826static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006827{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006828 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006829 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006830 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006831
Mohammed Gamal80ced182009-09-01 12:48:18 +02006832 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02006833 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02006834 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006835
Nadav Har'El644d7112011-05-25 23:12:35 +03006836 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01006837 nested_vmx_vmexit(vcpu, exit_reason,
6838 vmcs_read32(VM_EXIT_INTR_INFO),
6839 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03006840 return 1;
6841 }
6842
Mohammed Gamal51207022010-05-31 22:40:54 +03006843 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6844 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6845 vcpu->run->fail_entry.hardware_entry_failure_reason
6846 = exit_reason;
6847 return 0;
6848 }
6849
Avi Kivity29bd8a72007-09-10 17:27:03 +03006850 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006851 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6852 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006853 = vmcs_read32(VM_INSTRUCTION_ERROR);
6854 return 0;
6855 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006856
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006857 /*
6858 * Note:
6859 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6860 * delivery event since it indicates guest is accessing MMIO.
6861 * The vm-exit can be triggered again after return to guest that
6862 * will cause infinite loop.
6863 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006864 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006865 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006866 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006867 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6868 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6869 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6870 vcpu->run->internal.ndata = 2;
6871 vcpu->run->internal.data[0] = vectoring_info;
6872 vcpu->run->internal.data[1] = exit_reason;
6873 return 0;
6874 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006875
Nadav Har'El644d7112011-05-25 23:12:35 +03006876 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6877 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03006878 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006879 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006880 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006881 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006882 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006883 /*
6884 * This CPU don't support us in finding the end of an
6885 * NMI-blocked window if the guest runs with IRQs
6886 * disabled. So we pull the trigger after 1 s of
6887 * futile waiting, but inform the user about this.
6888 */
6889 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6890 "state on VCPU %d after 1 s timeout\n",
6891 __func__, vcpu->vcpu_id);
6892 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006893 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006894 }
6895
Avi Kivity6aa8b732006-12-10 02:21:36 -08006896 if (exit_reason < kvm_vmx_max_exit_handlers
6897 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006898 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006899 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006900 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6901 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006902 }
6903 return 0;
6904}
6905
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006906static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006907{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006908 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006909 vmcs_write32(TPR_THRESHOLD, 0);
6910 return;
6911 }
6912
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006913 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006914}
6915
Yang Zhang8d146952013-01-25 10:18:50 +08006916static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
6917{
6918 u32 sec_exec_control;
6919
6920 /*
6921 * There is not point to enable virtualize x2apic without enable
6922 * apicv
6923 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08006924 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
6925 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08006926 return;
6927
6928 if (!vm_need_tpr_shadow(vcpu->kvm))
6929 return;
6930
6931 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6932
6933 if (set) {
6934 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6935 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6936 } else {
6937 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6938 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6939 }
6940 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
6941
6942 vmx_set_msr_bitmap(vcpu);
6943}
6944
Yang Zhangc7c9c562013-01-25 10:18:51 +08006945static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
6946{
6947 u16 status;
6948 u8 old;
6949
6950 if (!vmx_vm_has_apicv(kvm))
6951 return;
6952
6953 if (isr == -1)
6954 isr = 0;
6955
6956 status = vmcs_read16(GUEST_INTR_STATUS);
6957 old = status >> 8;
6958 if (isr != old) {
6959 status &= 0xff;
6960 status |= isr << 8;
6961 vmcs_write16(GUEST_INTR_STATUS, status);
6962 }
6963}
6964
6965static void vmx_set_rvi(int vector)
6966{
6967 u16 status;
6968 u8 old;
6969
6970 status = vmcs_read16(GUEST_INTR_STATUS);
6971 old = (u8)status & 0xff;
6972 if ((u8)vector != old) {
6973 status &= ~0xff;
6974 status |= (u8)vector;
6975 vmcs_write16(GUEST_INTR_STATUS, status);
6976 }
6977}
6978
6979static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6980{
6981 if (max_irr == -1)
6982 return;
6983
6984 vmx_set_rvi(max_irr);
6985}
6986
6987static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
6988{
Yang Zhang3d81bc72013-04-11 19:25:13 +08006989 if (!vmx_vm_has_apicv(vcpu->kvm))
6990 return;
6991
Yang Zhangc7c9c562013-01-25 10:18:51 +08006992 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6993 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6994 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6995 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6996}
6997
Avi Kivity51aa01d2010-07-20 14:31:20 +03006998static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006999{
Avi Kivity00eba012011-03-07 17:24:54 +02007000 u32 exit_intr_info;
7001
7002 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
7003 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
7004 return;
7005
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007006 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02007007 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08007008
7009 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007010 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08007011 kvm_machine_check();
7012
Gleb Natapov20f65982009-05-11 13:35:55 +03007013 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007014 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007015 (exit_intr_info & INTR_INFO_VALID_MASK)) {
7016 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03007017 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007018 kvm_after_handle_nmi(&vmx->vcpu);
7019 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03007020}
Gleb Natapov20f65982009-05-11 13:35:55 +03007021
Yang Zhanga547c6d2013-04-11 19:25:10 +08007022static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
7023{
7024 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7025
7026 /*
7027 * If external interrupt exists, IF bit is set in rflags/eflags on the
7028 * interrupt stack frame, and interrupt will be enabled on a return
7029 * from interrupt handler.
7030 */
7031 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
7032 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
7033 unsigned int vector;
7034 unsigned long entry;
7035 gate_desc *desc;
7036 struct vcpu_vmx *vmx = to_vmx(vcpu);
7037#ifdef CONFIG_X86_64
7038 unsigned long tmp;
7039#endif
7040
7041 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7042 desc = (gate_desc *)vmx->host_idt_base + vector;
7043 entry = gate_offset(*desc);
7044 asm volatile(
7045#ifdef CONFIG_X86_64
7046 "mov %%" _ASM_SP ", %[sp]\n\t"
7047 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
7048 "push $%c[ss]\n\t"
7049 "push %[sp]\n\t"
7050#endif
7051 "pushf\n\t"
7052 "orl $0x200, (%%" _ASM_SP ")\n\t"
7053 __ASM_SIZE(push) " $%c[cs]\n\t"
7054 "call *%[entry]\n\t"
7055 :
7056#ifdef CONFIG_X86_64
7057 [sp]"=&r"(tmp)
7058#endif
7059 :
7060 [entry]"r"(entry),
7061 [ss]"i"(__KERNEL_DS),
7062 [cs]"i"(__KERNEL_CS)
7063 );
7064 } else
7065 local_irq_enable();
7066}
7067
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007068static bool vmx_mpx_supported(void)
7069{
7070 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
7071 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
7072}
7073
Avi Kivity51aa01d2010-07-20 14:31:20 +03007074static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
7075{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007076 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03007077 bool unblock_nmi;
7078 u8 vector;
7079 bool idtv_info_valid;
7080
7081 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03007082
Avi Kivitycf393f72008-07-01 16:20:21 +03007083 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02007084 if (vmx->nmi_known_unmasked)
7085 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007086 /*
7087 * Can't use vmx->exit_intr_info since we're not sure what
7088 * the exit reason is.
7089 */
7090 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03007091 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
7092 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7093 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007094 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03007095 * Re-set bit "block by NMI" before VM entry if vmexit caused by
7096 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007097 * SDM 3: 23.2.2 (September 2008)
7098 * Bit 12 is undefined in any of the following cases:
7099 * If the VM exit sets the valid bit in the IDT-vectoring
7100 * information field.
7101 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03007102 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007103 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
7104 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03007105 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7106 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02007107 else
7108 vmx->nmi_known_unmasked =
7109 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
7110 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007111 } else if (unlikely(vmx->soft_vnmi_blocked))
7112 vmx->vnmi_blocked_time +=
7113 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03007114}
7115
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007116static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03007117 u32 idt_vectoring_info,
7118 int instr_len_field,
7119 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03007120{
Avi Kivity51aa01d2010-07-20 14:31:20 +03007121 u8 vector;
7122 int type;
7123 bool idtv_info_valid;
7124
7125 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03007126
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007127 vcpu->arch.nmi_injected = false;
7128 kvm_clear_exception_queue(vcpu);
7129 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007130
7131 if (!idtv_info_valid)
7132 return;
7133
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007134 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03007135
Avi Kivity668f6122008-07-02 09:28:55 +03007136 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
7137 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007138
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007139 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03007140 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007141 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03007142 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007143 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03007144 * Clear bit "block by NMI" before VM entry if a NMI
7145 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03007146 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007147 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007148 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007149 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007150 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007151 /* fall through */
7152 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03007153 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03007154 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03007155 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03007156 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03007157 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007158 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007159 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007160 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007161 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03007162 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007163 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007164 break;
7165 default:
7166 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03007167 }
Avi Kivitycf393f72008-07-01 16:20:21 +03007168}
7169
Avi Kivity83422e12010-07-20 14:43:23 +03007170static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
7171{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007172 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03007173 VM_EXIT_INSTRUCTION_LEN,
7174 IDT_VECTORING_ERROR_CODE);
7175}
7176
Avi Kivityb463a6f2010-07-20 15:06:17 +03007177static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
7178{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007179 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007180 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7181 VM_ENTRY_INSTRUCTION_LEN,
7182 VM_ENTRY_EXCEPTION_ERROR_CODE);
7183
7184 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
7185}
7186
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007187static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
7188{
7189 int i, nr_msrs;
7190 struct perf_guest_switch_msr *msrs;
7191
7192 msrs = perf_guest_get_msrs(&nr_msrs);
7193
7194 if (!msrs)
7195 return;
7196
7197 for (i = 0; i < nr_msrs; i++)
7198 if (msrs[i].host == msrs[i].guest)
7199 clear_atomic_switch_msr(vmx, msrs[i].msr);
7200 else
7201 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
7202 msrs[i].host);
7203}
7204
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08007205static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007206{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007207 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007208 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02007209
7210 /* Record the guest's net vcpu time for enforced NMI injections. */
7211 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
7212 vmx->entry_time = ktime_get();
7213
7214 /* Don't enter VMX if guest state is invalid, let the exit handler
7215 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02007216 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02007217 return;
7218
Abel Gordon012f83c2013-04-18 14:39:25 +03007219 if (vmx->nested.sync_shadow_vmcs) {
7220 copy_vmcs12_to_shadow(vmx);
7221 vmx->nested.sync_shadow_vmcs = false;
7222 }
7223
Avi Kivity104f2262010-11-18 13:12:52 +02007224 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
7225 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
7226 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
7227 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
7228
7229 /* When single-stepping over STI and MOV SS, we must clear the
7230 * corresponding interruptibility bits in the guest state. Otherwise
7231 * vmentry fails as it then expects bit 14 (BS) in pending debug
7232 * exceptions being set, but that's not correct for the guest debugging
7233 * case. */
7234 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7235 vmx_set_interrupt_shadow(vcpu, 0);
7236
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007237 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007238 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007239
Nadav Har'Eld462b812011-05-24 15:26:10 +03007240 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02007241 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08007242 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007243 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7244 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7245 "push %%" _ASM_CX " \n\t"
7246 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03007247 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007248 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007249 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03007250 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007251 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007252 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7253 "mov %%cr2, %%" _ASM_DX " \n\t"
7254 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007255 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007256 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007257 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007258 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007259 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007260 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007261 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7262 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7263 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7264 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7265 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7266 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007267#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007268 "mov %c[r8](%0), %%r8 \n\t"
7269 "mov %c[r9](%0), %%r9 \n\t"
7270 "mov %c[r10](%0), %%r10 \n\t"
7271 "mov %c[r11](%0), %%r11 \n\t"
7272 "mov %c[r12](%0), %%r12 \n\t"
7273 "mov %c[r13](%0), %%r13 \n\t"
7274 "mov %c[r14](%0), %%r14 \n\t"
7275 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007276#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007277 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007278
Avi Kivity6aa8b732006-12-10 02:21:36 -08007279 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007280 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007281 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007282 "jmp 2f \n\t"
7283 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7284 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007285 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007286 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007287 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007288 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7289 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7290 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7291 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7292 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7293 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7294 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007295#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007296 "mov %%r8, %c[r8](%0) \n\t"
7297 "mov %%r9, %c[r9](%0) \n\t"
7298 "mov %%r10, %c[r10](%0) \n\t"
7299 "mov %%r11, %c[r11](%0) \n\t"
7300 "mov %%r12, %c[r12](%0) \n\t"
7301 "mov %%r13, %c[r13](%0) \n\t"
7302 "mov %%r14, %c[r14](%0) \n\t"
7303 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007304#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007305 "mov %%cr2, %%" _ASM_AX " \n\t"
7306 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007307
Avi Kivityb188c81f2012-09-16 15:10:58 +03007308 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007309 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007310 ".pushsection .rodata \n\t"
7311 ".global vmx_return \n\t"
7312 "vmx_return: " _ASM_PTR " 2b \n\t"
7313 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007314 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007315 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007316 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03007317 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007318 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7319 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7320 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7321 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7322 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7323 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7324 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007325#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007326 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7327 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7328 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7329 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7330 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7331 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7332 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7333 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007334#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007335 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7336 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007337 : "cc", "memory"
7338#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03007339 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007340 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007341#else
7342 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007343#endif
7344 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007345
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007346 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7347 if (debugctlmsr)
7348 update_debugctlmsr(debugctlmsr);
7349
Avi Kivityaa67f602012-08-01 16:48:03 +03007350#ifndef CONFIG_X86_64
7351 /*
7352 * The sysexit path does not restore ds/es, so we must set them to
7353 * a reasonable value ourselves.
7354 *
7355 * We can't defer this to vmx_load_host_state() since that function
7356 * may be executed in interrupt context, which saves and restore segments
7357 * around it, nullifying its effect.
7358 */
7359 loadsegment(ds, __USER_DS);
7360 loadsegment(es, __USER_DS);
7361#endif
7362
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007363 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007364 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02007365 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007366 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007367 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007368 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007369 vcpu->arch.regs_dirty = 0;
7370
Avi Kivity1155f762007-11-22 11:30:47 +02007371 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7372
Nadav Har'Eld462b812011-05-24 15:26:10 +03007373 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007374
Avi Kivity51aa01d2010-07-20 14:31:20 +03007375 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007376 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007377
Gleb Natapove0b890d2013-09-25 12:51:33 +03007378 /*
7379 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
7380 * we did not inject a still-pending event to L1 now because of
7381 * nested_run_pending, we need to re-enable this bit.
7382 */
7383 if (vmx->nested.nested_run_pending)
7384 kvm_make_request(KVM_REQ_EVENT, vcpu);
7385
7386 vmx->nested.nested_run_pending = 0;
7387
Avi Kivity51aa01d2010-07-20 14:31:20 +03007388 vmx_complete_atomic_exit(vmx);
7389 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007390 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007391}
7392
Avi Kivity6aa8b732006-12-10 02:21:36 -08007393static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7394{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007395 struct vcpu_vmx *vmx = to_vmx(vcpu);
7396
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007397 free_vpid(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03007398 free_loaded_vmcs(vmx->loaded_vmcs);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02007399 free_nested(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007400 kfree(vmx->guest_msrs);
7401 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007402 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007403}
7404
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007405static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007406{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007407 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007408 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007409 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007410
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007411 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007412 return ERR_PTR(-ENOMEM);
7413
Sheng Yang2384d2b2008-01-17 15:14:33 +08007414 allocate_vpid(vmx);
7415
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007416 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7417 if (err)
7418 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007419
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007420 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007421 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007422 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007423 goto uninit_vcpu;
7424 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007425
Nadav Har'Eld462b812011-05-24 15:26:10 +03007426 vmx->loaded_vmcs = &vmx->vmcs01;
7427 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7428 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007429 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007430 if (!vmm_exclusive)
7431 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7432 loaded_vmcs_init(vmx->loaded_vmcs);
7433 if (!vmm_exclusive)
7434 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007435
Avi Kivity15ad7142007-07-11 18:17:21 +03007436 cpu = get_cpu();
7437 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007438 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007439 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007440 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007441 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007442 if (err)
7443 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007444 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007445 err = alloc_apic_access_page(kvm);
7446 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007447 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007448 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007449
Sheng Yangb927a3c2009-07-21 10:42:48 +08007450 if (enable_ept) {
7451 if (!kvm->arch.ept_identity_map_addr)
7452 kvm->arch.ept_identity_map_addr =
7453 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007454 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007455 if (alloc_identity_pagetable(kvm) != 0)
7456 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007457 if (!init_rmode_identity_map(kvm))
7458 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007459 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007460
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007461 vmx->nested.current_vmptr = -1ull;
7462 vmx->nested.current_vmcs12 = NULL;
7463
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007464 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007465
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007466free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007467 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007468free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007469 kfree(vmx->guest_msrs);
7470uninit_vcpu:
7471 kvm_vcpu_uninit(&vmx->vcpu);
7472free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007473 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007474 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007475 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007476}
7477
Yang, Sheng002c7f72007-07-31 14:23:01 +03007478static void __init vmx_check_processor_compat(void *rtn)
7479{
7480 struct vmcs_config vmcs_conf;
7481
7482 *(int *)rtn = 0;
7483 if (setup_vmcs_config(&vmcs_conf) < 0)
7484 *(int *)rtn = -EIO;
7485 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7486 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7487 smp_processor_id());
7488 *(int *)rtn = -EIO;
7489 }
7490}
7491
Sheng Yang67253af2008-04-25 10:20:22 +08007492static int get_ept_level(void)
7493{
7494 return VMX_EPT_DEFAULT_GAW + 1;
7495}
7496
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007497static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007498{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007499 u64 ret;
7500
Sheng Yang522c68c2009-04-27 20:35:43 +08007501 /* For VT-d and EPT combination
7502 * 1. MMIO: always map as UC
7503 * 2. EPT with VT-d:
7504 * a. VT-d without snooping control feature: can't guarantee the
7505 * result, try to trust guest.
7506 * b. VT-d with snooping control feature: snooping control feature of
7507 * VT-d engine can guarantee the cache correctness. Just set it
7508 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007509 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007510 * consistent with host MTRR
7511 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007512 if (is_mmio)
7513 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Alex Williamsone0f0bbc2013-10-30 11:02:30 -06007514 else if (kvm_arch_has_noncoherent_dma(vcpu->kvm))
Sheng Yang522c68c2009-04-27 20:35:43 +08007515 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7516 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007517 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007518 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007519 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007520
7521 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007522}
7523
Sheng Yang17cc3932010-01-05 19:02:27 +08007524static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007525{
Sheng Yang878403b2010-01-05 19:02:29 +08007526 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7527 return PT_DIRECTORY_LEVEL;
7528 else
7529 /* For shadow and EPT supported 1GB page */
7530 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007531}
7532
Sheng Yang0e851882009-12-18 16:48:46 +08007533static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7534{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007535 struct kvm_cpuid_entry2 *best;
7536 struct vcpu_vmx *vmx = to_vmx(vcpu);
7537 u32 exec_control;
7538
7539 vmx->rdtscp_enabled = false;
7540 if (vmx_rdtscp_supported()) {
7541 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7542 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7543 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7544 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7545 vmx->rdtscp_enabled = true;
7546 else {
7547 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7548 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7549 exec_control);
7550 }
7551 }
7552 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007553
Mao, Junjiead756a12012-07-02 01:18:48 +00007554 /* Exposing INVPCID only when PCID is exposed */
7555 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7556 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007557 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007558 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007559 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007560 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7561 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7562 exec_control);
7563 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007564 if (cpu_has_secondary_exec_ctrls()) {
7565 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7566 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7567 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7568 exec_control);
7569 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007570 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007571 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007572 }
Sheng Yang0e851882009-12-18 16:48:46 +08007573}
7574
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007575static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7576{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007577 if (func == 1 && nested)
7578 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007579}
7580
Yang Zhang25d92082013-08-06 12:00:32 +03007581static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
7582 struct x86_exception *fault)
7583{
Jan Kiszka533558b2014-01-04 18:47:20 +01007584 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7585 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03007586
7587 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01007588 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03007589 else
Jan Kiszka533558b2014-01-04 18:47:20 +01007590 exit_reason = EXIT_REASON_EPT_VIOLATION;
7591 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03007592 vmcs12->guest_physical_address = fault->address;
7593}
7594
Nadav Har'El155a97a2013-08-05 11:07:16 +03007595/* Callbacks for nested_ept_init_mmu_context: */
7596
7597static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
7598{
7599 /* return the page table to be shadowed - in our case, EPT12 */
7600 return get_vmcs12(vcpu)->ept_pointer;
7601}
7602
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007603static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03007604{
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007605 kvm_init_shadow_ept_mmu(vcpu, &vcpu->arch.mmu,
Nadav Har'El155a97a2013-08-05 11:07:16 +03007606 nested_vmx_ept_caps & VMX_EPT_EXECUTE_ONLY_BIT);
7607
7608 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
7609 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
7610 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
7611
7612 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03007613}
7614
7615static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
7616{
7617 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
7618}
7619
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007620static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
7621 struct x86_exception *fault)
7622{
7623 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7624
7625 WARN_ON(!is_guest_mode(vcpu));
7626
7627 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
7628 if (vmcs12->exception_bitmap & (1u << PF_VECTOR))
Jan Kiszka533558b2014-01-04 18:47:20 +01007629 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
7630 vmcs_read32(VM_EXIT_INTR_INFO),
7631 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007632 else
7633 kvm_inject_page_fault(vcpu, fault);
7634}
7635
Jan Kiszkaf4124502014-03-07 20:03:13 +01007636static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
7637{
7638 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
7639 struct vcpu_vmx *vmx = to_vmx(vcpu);
7640
7641 if (vcpu->arch.virtual_tsc_khz == 0)
7642 return;
7643
7644 /* Make sure short timeouts reliably trigger an immediate vmexit.
7645 * hrtimer_start does not guarantee this. */
7646 if (preemption_timeout <= 1) {
7647 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
7648 return;
7649 }
7650
7651 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
7652 preemption_timeout *= 1000000;
7653 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
7654 hrtimer_start(&vmx->nested.preemption_timer,
7655 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
7656}
7657
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007658/*
7659 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
7660 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
7661 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
7662 * guest in a way that will both be appropriate to L1's requests, and our
7663 * needs. In addition to modifying the active vmcs (which is vmcs02), this
7664 * function also has additional necessary side-effects, like setting various
7665 * vcpu->arch fields.
7666 */
7667static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7668{
7669 struct vcpu_vmx *vmx = to_vmx(vcpu);
7670 u32 exec_control;
7671
7672 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
7673 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
7674 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
7675 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
7676 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
7677 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
7678 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
7679 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
7680 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
7681 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
7682 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
7683 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
7684 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
7685 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
7686 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
7687 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
7688 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
7689 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
7690 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
7691 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
7692 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
7693 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
7694 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
7695 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
7696 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
7697 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
7698 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
7699 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
7700 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
7701 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
7702 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
7703 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
7704 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
7705 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
7706 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
7707 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
7708
7709 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
7710 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
7711 vmcs12->vm_entry_intr_info_field);
7712 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
7713 vmcs12->vm_entry_exception_error_code);
7714 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
7715 vmcs12->vm_entry_instruction_len);
7716 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
7717 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007718 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01007719 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
Gleb Natapov63fbf592013-07-28 18:31:06 +03007720 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007721 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
7722 vmcs12->guest_pending_dbg_exceptions);
7723 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
7724 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
7725
7726 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7727
Jan Kiszkaf4124502014-03-07 20:03:13 +01007728 exec_control = vmcs12->pin_based_vm_exec_control;
7729 exec_control |= vmcs_config.pin_based_exec_ctrl;
7730 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
7731 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007732
Jan Kiszkaf4124502014-03-07 20:03:13 +01007733 vmx->nested.preemption_timer_expired = false;
7734 if (nested_cpu_has_preemption_timer(vmcs12))
7735 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01007736
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007737 /*
7738 * Whether page-faults are trapped is determined by a combination of
7739 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
7740 * If enable_ept, L0 doesn't care about page faults and we should
7741 * set all of these to L1's desires. However, if !enable_ept, L0 does
7742 * care about (at least some) page faults, and because it is not easy
7743 * (if at all possible?) to merge L0 and L1's desires, we simply ask
7744 * to exit on each and every L2 page fault. This is done by setting
7745 * MASK=MATCH=0 and (see below) EB.PF=1.
7746 * Note that below we don't need special code to set EB.PF beyond the
7747 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
7748 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
7749 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
7750 *
7751 * A problem with this approach (when !enable_ept) is that L1 may be
7752 * injected with more page faults than it asked for. This could have
7753 * caused problems, but in practice existing hypervisors don't care.
7754 * To fix this, we will need to emulate the PFEC checking (on the L1
7755 * page tables), using walk_addr(), when injecting PFs to L1.
7756 */
7757 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
7758 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
7759 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
7760 enable_ept ? vmcs12->page_fault_error_code_match : 0);
7761
7762 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01007763 exec_control = vmx_secondary_exec_control(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007764 if (!vmx->rdtscp_enabled)
7765 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7766 /* Take the following fields only from vmcs12 */
7767 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7768 if (nested_cpu_has(vmcs12,
7769 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
7770 exec_control |= vmcs12->secondary_vm_exec_control;
7771
7772 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
7773 /*
7774 * Translate L1 physical address to host physical
7775 * address for vmcs02. Keep the page pinned, so this
7776 * physical address remains valid. We keep a reference
7777 * to it so we can release it later.
7778 */
7779 if (vmx->nested.apic_access_page) /* shouldn't happen */
7780 nested_release_page(vmx->nested.apic_access_page);
7781 vmx->nested.apic_access_page =
7782 nested_get_page(vcpu, vmcs12->apic_access_addr);
7783 /*
7784 * If translation failed, no matter: This feature asks
7785 * to exit when accessing the given address, and if it
7786 * can never be accessed, this feature won't do
7787 * anything anyway.
7788 */
7789 if (!vmx->nested.apic_access_page)
7790 exec_control &=
7791 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7792 else
7793 vmcs_write64(APIC_ACCESS_ADDR,
7794 page_to_phys(vmx->nested.apic_access_page));
Jan Kiszkaca3f2572013-12-16 12:55:46 +01007795 } else if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm)) {
7796 exec_control |=
7797 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7798 vmcs_write64(APIC_ACCESS_ADDR,
7799 page_to_phys(vcpu->kvm->arch.apic_access_page));
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007800 }
7801
7802 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7803 }
7804
7805
7806 /*
7807 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
7808 * Some constant fields are set here by vmx_set_constant_host_state().
7809 * Other fields are different per CPU, and will be set later when
7810 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
7811 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08007812 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007813
7814 /*
7815 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
7816 * entry, but only if the current (host) sp changed from the value
7817 * we wrote last (vmx->host_rsp). This cache is no longer relevant
7818 * if we switch vmcs, and rather than hold a separate cache per vmcs,
7819 * here we just force the write to happen on entry.
7820 */
7821 vmx->host_rsp = 0;
7822
7823 exec_control = vmx_exec_control(vmx); /* L0's desires */
7824 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
7825 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
7826 exec_control &= ~CPU_BASED_TPR_SHADOW;
7827 exec_control |= vmcs12->cpu_based_vm_exec_control;
7828 /*
7829 * Merging of IO and MSR bitmaps not currently supported.
7830 * Rather, exit every time.
7831 */
7832 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
7833 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
7834 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
7835
7836 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
7837
7838 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
7839 * bitwise-or of what L1 wants to trap for L2, and what we want to
7840 * trap. Note that CR0.TS also needs updating - we do this later.
7841 */
7842 update_exception_bitmap(vcpu);
7843 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
7844 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7845
Nadav Har'El8049d652013-08-05 11:07:06 +03007846 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
7847 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
7848 * bits are further modified by vmx_set_efer() below.
7849 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01007850 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03007851
7852 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
7853 * emulated by vmx_set_efer(), below.
7854 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02007855 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03007856 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
7857 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007858 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
7859
Jan Kiszka44811c02013-08-04 17:17:27 +02007860 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007861 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02007862 vcpu->arch.pat = vmcs12->guest_ia32_pat;
7863 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007864 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
7865
7866
7867 set_cr4_guest_host_mask(vmx);
7868
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007869 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
7870 vmcs_write64(TSC_OFFSET,
7871 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
7872 else
7873 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007874
7875 if (enable_vpid) {
7876 /*
7877 * Trivially support vpid by letting L2s share their parent
7878 * L1's vpid. TODO: move to a more elaborate solution, giving
7879 * each L2 its own vpid and exposing the vpid feature to L1.
7880 */
7881 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
7882 vmx_flush_tlb(vcpu);
7883 }
7884
Nadav Har'El155a97a2013-08-05 11:07:16 +03007885 if (nested_cpu_has_ept(vmcs12)) {
7886 kvm_mmu_unload(vcpu);
7887 nested_ept_init_mmu_context(vcpu);
7888 }
7889
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007890 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
7891 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02007892 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007893 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7894 else
7895 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7896 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
7897 vmx_set_efer(vcpu, vcpu->arch.efer);
7898
7899 /*
7900 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
7901 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
7902 * The CR0_READ_SHADOW is what L2 should have expected to read given
7903 * the specifications by L1; It's not enough to take
7904 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
7905 * have more bits than L1 expected.
7906 */
7907 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
7908 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
7909
7910 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
7911 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
7912
7913 /* shadow page tables on either EPT or shadow page tables */
7914 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
7915 kvm_mmu_reset_context(vcpu);
7916
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007917 if (!enable_ept)
7918 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
7919
Nadav Har'El3633cfc2013-08-05 11:07:07 +03007920 /*
7921 * L1 may access the L2's PDPTR, so save them to construct vmcs12
7922 */
7923 if (enable_ept) {
7924 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
7925 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
7926 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
7927 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
7928 }
7929
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007930 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
7931 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
7932}
7933
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007934/*
7935 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
7936 * for running an L2 nested guest.
7937 */
7938static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
7939{
7940 struct vmcs12 *vmcs12;
7941 struct vcpu_vmx *vmx = to_vmx(vcpu);
7942 int cpu;
7943 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02007944 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007945
7946 if (!nested_vmx_check_permission(vcpu) ||
7947 !nested_vmx_check_vmcs12(vcpu))
7948 return 1;
7949
7950 skip_emulated_instruction(vcpu);
7951 vmcs12 = get_vmcs12(vcpu);
7952
Abel Gordon012f83c2013-04-18 14:39:25 +03007953 if (enable_shadow_vmcs)
7954 copy_shadow_to_vmcs12(vmx);
7955
Nadav Har'El7c177932011-05-25 23:12:04 +03007956 /*
7957 * The nested entry process starts with enforcing various prerequisites
7958 * on vmcs12 as required by the Intel SDM, and act appropriately when
7959 * they fail: As the SDM explains, some conditions should cause the
7960 * instruction to fail, while others will cause the instruction to seem
7961 * to succeed, but return an EXIT_REASON_INVALID_STATE.
7962 * To speed up the normal (success) code path, we should avoid checking
7963 * for misconfigurations which will anyway be caught by the processor
7964 * when using the merged vmcs02.
7965 */
7966 if (vmcs12->launch_state == launch) {
7967 nested_vmx_failValid(vcpu,
7968 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
7969 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
7970 return 1;
7971 }
7972
Jan Kiszka6dfacad2013-12-04 08:58:54 +01007973 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
7974 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02007975 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7976 return 1;
7977 }
7978
Nadav Har'El7c177932011-05-25 23:12:04 +03007979 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
7980 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
7981 /*TODO: Also verify bits beyond physical address width are 0*/
7982 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7983 return 1;
7984 }
7985
7986 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
7987 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
7988 /*TODO: Also verify bits beyond physical address width are 0*/
7989 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7990 return 1;
7991 }
7992
7993 if (vmcs12->vm_entry_msr_load_count > 0 ||
7994 vmcs12->vm_exit_msr_load_count > 0 ||
7995 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007996 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
7997 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03007998 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7999 return 1;
8000 }
8001
8002 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
8003 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
8004 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
8005 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
8006 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
8007 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
8008 !vmx_control_verify(vmcs12->vm_exit_controls,
8009 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
8010 !vmx_control_verify(vmcs12->vm_entry_controls,
8011 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
8012 {
8013 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8014 return 1;
8015 }
8016
8017 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
8018 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8019 nested_vmx_failValid(vcpu,
8020 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
8021 return 1;
8022 }
8023
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02008024 if (!nested_cr0_valid(vmcs12, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008025 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8026 nested_vmx_entry_failure(vcpu, vmcs12,
8027 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8028 return 1;
8029 }
8030 if (vmcs12->vmcs_link_pointer != -1ull) {
8031 nested_vmx_entry_failure(vcpu, vmcs12,
8032 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
8033 return 1;
8034 }
8035
8036 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02008037 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02008038 * are performed on the field for the IA32_EFER MSR:
8039 * - Bits reserved in the IA32_EFER MSR must be 0.
8040 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
8041 * the IA-32e mode guest VM-exit control. It must also be identical
8042 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
8043 * CR0.PG) is 1.
8044 */
8045 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
8046 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
8047 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
8048 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
8049 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
8050 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
8051 nested_vmx_entry_failure(vcpu, vmcs12,
8052 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8053 return 1;
8054 }
8055 }
8056
8057 /*
8058 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
8059 * IA32_EFER MSR must be 0 in the field for that register. In addition,
8060 * the values of the LMA and LME bits in the field must each be that of
8061 * the host address-space size VM-exit control.
8062 */
8063 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
8064 ia32e = (vmcs12->vm_exit_controls &
8065 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
8066 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
8067 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
8068 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
8069 nested_vmx_entry_failure(vcpu, vmcs12,
8070 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8071 return 1;
8072 }
8073 }
8074
8075 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03008076 * We're finally done with prerequisite checking, and can start with
8077 * the nested entry.
8078 */
8079
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008080 vmcs02 = nested_get_current_vmcs02(vmx);
8081 if (!vmcs02)
8082 return -ENOMEM;
8083
8084 enter_guest_mode(vcpu);
8085
8086 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
8087
8088 cpu = get_cpu();
8089 vmx->loaded_vmcs = vmcs02;
8090 vmx_vcpu_put(vcpu);
8091 vmx_vcpu_load(vcpu, cpu);
8092 vcpu->cpu = cpu;
8093 put_cpu();
8094
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008095 vmx_segment_cache_clear(vmx);
8096
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008097 vmcs12->launch_state = 1;
8098
8099 prepare_vmcs02(vcpu, vmcs12);
8100
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008101 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
8102 return kvm_emulate_halt(vcpu);
8103
Jan Kiszka7af40ad32014-01-04 18:47:23 +01008104 vmx->nested.nested_run_pending = 1;
8105
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008106 /*
8107 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
8108 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
8109 * returned as far as L1 is concerned. It will only return (and set
8110 * the success flag) when L2 exits (see nested_vmx_vmexit()).
8111 */
8112 return 1;
8113}
8114
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008115/*
8116 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
8117 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
8118 * This function returns the new value we should put in vmcs12.guest_cr0.
8119 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
8120 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
8121 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
8122 * didn't trap the bit, because if L1 did, so would L0).
8123 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
8124 * been modified by L2, and L1 knows it. So just leave the old value of
8125 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
8126 * isn't relevant, because if L0 traps this bit it can set it to anything.
8127 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
8128 * changed these bits, and therefore they need to be updated, but L0
8129 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
8130 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
8131 */
8132static inline unsigned long
8133vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8134{
8135 return
8136 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
8137 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
8138 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
8139 vcpu->arch.cr0_guest_owned_bits));
8140}
8141
8142static inline unsigned long
8143vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8144{
8145 return
8146 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
8147 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
8148 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
8149 vcpu->arch.cr4_guest_owned_bits));
8150}
8151
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008152static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
8153 struct vmcs12 *vmcs12)
8154{
8155 u32 idt_vectoring;
8156 unsigned int nr;
8157
Gleb Natapov851eb6672013-09-25 12:51:34 +03008158 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008159 nr = vcpu->arch.exception.nr;
8160 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8161
8162 if (kvm_exception_is_soft(nr)) {
8163 vmcs12->vm_exit_instruction_len =
8164 vcpu->arch.event_exit_inst_len;
8165 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
8166 } else
8167 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
8168
8169 if (vcpu->arch.exception.has_error_code) {
8170 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
8171 vmcs12->idt_vectoring_error_code =
8172 vcpu->arch.exception.error_code;
8173 }
8174
8175 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01008176 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008177 vmcs12->idt_vectoring_info_field =
8178 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
8179 } else if (vcpu->arch.interrupt.pending) {
8180 nr = vcpu->arch.interrupt.nr;
8181 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8182
8183 if (vcpu->arch.interrupt.soft) {
8184 idt_vectoring |= INTR_TYPE_SOFT_INTR;
8185 vmcs12->vm_entry_instruction_len =
8186 vcpu->arch.event_exit_inst_len;
8187 } else
8188 idt_vectoring |= INTR_TYPE_EXT_INTR;
8189
8190 vmcs12->idt_vectoring_info_field = idt_vectoring;
8191 }
8192}
8193
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008194static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
8195{
8196 struct vcpu_vmx *vmx = to_vmx(vcpu);
8197
Jan Kiszkaf4124502014-03-07 20:03:13 +01008198 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
8199 vmx->nested.preemption_timer_expired) {
8200 if (vmx->nested.nested_run_pending)
8201 return -EBUSY;
8202 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
8203 return 0;
8204 }
8205
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008206 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01008207 if (vmx->nested.nested_run_pending ||
8208 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008209 return -EBUSY;
8210 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
8211 NMI_VECTOR | INTR_TYPE_NMI_INTR |
8212 INTR_INFO_VALID_MASK, 0);
8213 /*
8214 * The NMI-triggered VM exit counts as injection:
8215 * clear this one and block further NMIs.
8216 */
8217 vcpu->arch.nmi_pending = 0;
8218 vmx_set_nmi_mask(vcpu, true);
8219 return 0;
8220 }
8221
8222 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
8223 nested_exit_on_intr(vcpu)) {
8224 if (vmx->nested.nested_run_pending)
8225 return -EBUSY;
8226 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
8227 }
8228
8229 return 0;
8230}
8231
Jan Kiszkaf4124502014-03-07 20:03:13 +01008232static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
8233{
8234 ktime_t remaining =
8235 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
8236 u64 value;
8237
8238 if (ktime_to_ns(remaining) <= 0)
8239 return 0;
8240
8241 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
8242 do_div(value, 1000000);
8243 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8244}
8245
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008246/*
8247 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
8248 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
8249 * and this function updates it to reflect the changes to the guest state while
8250 * L2 was running (and perhaps made some exits which were handled directly by L0
8251 * without going back to L1), and to reflect the exit reason.
8252 * Note that we do not have to copy here all VMCS fields, just those that
8253 * could have changed by the L2 guest or the exit - i.e., the guest-state and
8254 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
8255 * which already writes to vmcs12 directly.
8256 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008257static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
8258 u32 exit_reason, u32 exit_intr_info,
8259 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008260{
8261 /* update guest state fields: */
8262 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
8263 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
8264
8265 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
8266 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8267 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
8268 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
8269
8270 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
8271 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
8272 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
8273 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
8274 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
8275 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
8276 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
8277 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
8278 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
8279 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
8280 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
8281 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
8282 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
8283 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
8284 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
8285 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
8286 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
8287 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
8288 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
8289 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
8290 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
8291 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
8292 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
8293 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
8294 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
8295 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
8296 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
8297 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
8298 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
8299 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
8300 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
8301 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
8302 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
8303 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
8304 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
8305 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
8306
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008307 vmcs12->guest_interruptibility_info =
8308 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
8309 vmcs12->guest_pending_dbg_exceptions =
8310 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01008311 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
8312 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
8313 else
8314 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008315
Jan Kiszkaf4124502014-03-07 20:03:13 +01008316 if (nested_cpu_has_preemption_timer(vmcs12)) {
8317 if (vmcs12->vm_exit_controls &
8318 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
8319 vmcs12->vmx_preemption_timer_value =
8320 vmx_get_preemption_timer_value(vcpu);
8321 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
8322 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08008323
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008324 /*
8325 * In some cases (usually, nested EPT), L2 is allowed to change its
8326 * own CR3 without exiting. If it has changed it, we must keep it.
8327 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
8328 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
8329 *
8330 * Additionally, restore L2's PDPTR to vmcs12.
8331 */
8332 if (enable_ept) {
8333 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
8334 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
8335 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
8336 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
8337 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
8338 }
8339
Jan Kiszkac18911a2013-03-13 16:06:41 +01008340 vmcs12->vm_entry_controls =
8341 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02008342 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01008343
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008344 /* TODO: These cannot have changed unless we have MSR bitmaps and
8345 * the relevant bit asks not to trap the change */
8346 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Jan Kiszkab8c07d52013-04-06 13:51:21 +02008347 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008348 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02008349 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
8350 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008351 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
8352 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
8353 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
8354
8355 /* update exit information fields: */
8356
Jan Kiszka533558b2014-01-04 18:47:20 +01008357 vmcs12->vm_exit_reason = exit_reason;
8358 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008359
Jan Kiszka533558b2014-01-04 18:47:20 +01008360 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02008361 if ((vmcs12->vm_exit_intr_info &
8362 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8363 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
8364 vmcs12->vm_exit_intr_error_code =
8365 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008366 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008367 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
8368 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8369
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008370 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
8371 /* vm_entry_intr_info_field is cleared on exit. Emulate this
8372 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008373 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008374
8375 /*
8376 * Transfer the event that L0 or L1 may wanted to inject into
8377 * L2 to IDT_VECTORING_INFO_FIELD.
8378 */
8379 vmcs12_save_pending_event(vcpu, vmcs12);
8380 }
8381
8382 /*
8383 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
8384 * preserved above and would only end up incorrectly in L1.
8385 */
8386 vcpu->arch.nmi_injected = false;
8387 kvm_clear_exception_queue(vcpu);
8388 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008389}
8390
8391/*
8392 * A part of what we need to when the nested L2 guest exits and we want to
8393 * run its L1 parent, is to reset L1's guest state to the host state specified
8394 * in vmcs12.
8395 * This function is to be called not only on normal nested exit, but also on
8396 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
8397 * Failures During or After Loading Guest State").
8398 * This function should be called when the active VMCS is L1's (vmcs01).
8399 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008400static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
8401 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008402{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008403 struct kvm_segment seg;
8404
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008405 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
8406 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008407 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008408 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8409 else
8410 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8411 vmx_set_efer(vcpu, vcpu->arch.efer);
8412
8413 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
8414 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07008415 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008416 /*
8417 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
8418 * actually changed, because it depends on the current state of
8419 * fpu_active (which may have changed).
8420 * Note that vmx_set_cr0 refers to efer set above.
8421 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +02008422 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008423 /*
8424 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
8425 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
8426 * but we also need to update cr0_guest_host_mask and exception_bitmap.
8427 */
8428 update_exception_bitmap(vcpu);
8429 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
8430 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8431
8432 /*
8433 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
8434 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
8435 */
8436 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
8437 kvm_set_cr4(vcpu, vmcs12->host_cr4);
8438
Jan Kiszka29bf08f2013-12-28 16:31:52 +01008439 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008440
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008441 kvm_set_cr3(vcpu, vmcs12->host_cr3);
8442 kvm_mmu_reset_context(vcpu);
8443
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008444 if (!enable_ept)
8445 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
8446
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008447 if (enable_vpid) {
8448 /*
8449 * Trivially support vpid by letting L2s share their parent
8450 * L1's vpid. TODO: move to a more elaborate solution, giving
8451 * each L2 its own vpid and exposing the vpid feature to L1.
8452 */
8453 vmx_flush_tlb(vcpu);
8454 }
8455
8456
8457 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8458 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8459 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8460 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8461 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008462
Jan Kiszka44811c02013-08-04 17:17:27 +02008463 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008464 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008465 vcpu->arch.pat = vmcs12->host_ia32_pat;
8466 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008467 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8468 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8469 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008470
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008471 /* Set L1 segment info according to Intel SDM
8472 27.5.2 Loading Host Segment and Descriptor-Table Registers */
8473 seg = (struct kvm_segment) {
8474 .base = 0,
8475 .limit = 0xFFFFFFFF,
8476 .selector = vmcs12->host_cs_selector,
8477 .type = 11,
8478 .present = 1,
8479 .s = 1,
8480 .g = 1
8481 };
8482 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
8483 seg.l = 1;
8484 else
8485 seg.db = 1;
8486 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
8487 seg = (struct kvm_segment) {
8488 .base = 0,
8489 .limit = 0xFFFFFFFF,
8490 .type = 3,
8491 .present = 1,
8492 .s = 1,
8493 .db = 1,
8494 .g = 1
8495 };
8496 seg.selector = vmcs12->host_ds_selector;
8497 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
8498 seg.selector = vmcs12->host_es_selector;
8499 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
8500 seg.selector = vmcs12->host_ss_selector;
8501 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
8502 seg.selector = vmcs12->host_fs_selector;
8503 seg.base = vmcs12->host_fs_base;
8504 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
8505 seg.selector = vmcs12->host_gs_selector;
8506 seg.base = vmcs12->host_gs_base;
8507 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
8508 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +03008509 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008510 .limit = 0x67,
8511 .selector = vmcs12->host_tr_selector,
8512 .type = 11,
8513 .present = 1
8514 };
8515 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
8516
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008517 kvm_set_dr(vcpu, 7, 0x400);
8518 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008519}
8520
8521/*
8522 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8523 * and modify vmcs12 to make it see what it would expect to see there if
8524 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8525 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008526static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
8527 u32 exit_intr_info,
8528 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008529{
8530 struct vcpu_vmx *vmx = to_vmx(vcpu);
8531 int cpu;
8532 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8533
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008534 /* trying to cancel vmlaunch/vmresume is a bug */
8535 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8536
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008537 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01008538 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
8539 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008540
Jan Kiszka542060e2014-01-04 18:47:21 +01008541 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
8542 vmcs12->exit_qualification,
8543 vmcs12->idt_vectoring_info_field,
8544 vmcs12->vm_exit_intr_info,
8545 vmcs12->vm_exit_intr_error_code,
8546 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008547
8548 cpu = get_cpu();
8549 vmx->loaded_vmcs = &vmx->vmcs01;
8550 vmx_vcpu_put(vcpu);
8551 vmx_vcpu_load(vcpu, cpu);
8552 vcpu->cpu = cpu;
8553 put_cpu();
8554
Gleb Natapov2961e8762013-11-25 15:37:13 +02008555 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
8556 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008557 vmx_segment_cache_clear(vmx);
8558
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008559 /* if no vmcs02 cache requested, remove the one we used */
8560 if (VMCS02_POOL_SIZE == 0)
8561 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8562
8563 load_vmcs12_host_state(vcpu, vmcs12);
8564
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008565 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008566 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8567
8568 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8569 vmx->host_rsp = 0;
8570
8571 /* Unpin physical memory we referred to in vmcs02 */
8572 if (vmx->nested.apic_access_page) {
8573 nested_release_page(vmx->nested.apic_access_page);
8574 vmx->nested.apic_access_page = 0;
8575 }
8576
8577 /*
8578 * Exiting from L2 to L1, we're now back to L1 which thinks it just
8579 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
8580 * success or failure flag accordingly.
8581 */
8582 if (unlikely(vmx->fail)) {
8583 vmx->fail = 0;
8584 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
8585 } else
8586 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008587 if (enable_shadow_vmcs)
8588 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008589
8590 /* in case we halted in L2 */
8591 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008592}
8593
Nadav Har'El7c177932011-05-25 23:12:04 +03008594/*
Jan Kiszka42124922014-01-04 18:47:19 +01008595 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
8596 */
8597static void vmx_leave_nested(struct kvm_vcpu *vcpu)
8598{
8599 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +01008600 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +01008601 free_nested(to_vmx(vcpu));
8602}
8603
8604/*
Nadav Har'El7c177932011-05-25 23:12:04 +03008605 * L1's failure to enter L2 is a subset of a normal exit, as explained in
8606 * 23.7 "VM-entry failures during or after loading guest state" (this also
8607 * lists the acceptable exit-reason and exit-qualification parameters).
8608 * It should only be called before L2 actually succeeded to run, and when
8609 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
8610 */
8611static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
8612 struct vmcs12 *vmcs12,
8613 u32 reason, unsigned long qualification)
8614{
8615 load_vmcs12_host_state(vcpu, vmcs12);
8616 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
8617 vmcs12->exit_qualification = qualification;
8618 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008619 if (enable_shadow_vmcs)
8620 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03008621}
8622
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008623static int vmx_check_intercept(struct kvm_vcpu *vcpu,
8624 struct x86_instruction_info *info,
8625 enum x86_intercept_stage stage)
8626{
8627 return X86EMUL_CONTINUE;
8628}
8629
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03008630static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008631 .cpu_has_kvm_support = cpu_has_kvm_support,
8632 .disabled_by_bios = vmx_disabled_by_bios,
8633 .hardware_setup = hardware_setup,
8634 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03008635 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008636 .hardware_enable = hardware_enable,
8637 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08008638 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008639
8640 .vcpu_create = vmx_create_vcpu,
8641 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03008642 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008643
Avi Kivity04d2cc72007-09-10 18:10:54 +03008644 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008645 .vcpu_load = vmx_vcpu_load,
8646 .vcpu_put = vmx_vcpu_put,
8647
Jan Kiszkac8639012012-09-21 05:42:55 +02008648 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008649 .get_msr = vmx_get_msr,
8650 .set_msr = vmx_set_msr,
8651 .get_segment_base = vmx_get_segment_base,
8652 .get_segment = vmx_get_segment,
8653 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02008654 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008655 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02008656 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02008657 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03008658 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008659 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008660 .set_cr3 = vmx_set_cr3,
8661 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008662 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008663 .get_idt = vmx_get_idt,
8664 .set_idt = vmx_set_idt,
8665 .get_gdt = vmx_get_gdt,
8666 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01008667 .get_dr6 = vmx_get_dr6,
8668 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03008669 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01008670 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008671 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008672 .get_rflags = vmx_get_rflags,
8673 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02008674 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02008675 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008676
8677 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008678
Avi Kivity6aa8b732006-12-10 02:21:36 -08008679 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02008680 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008681 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04008682 .set_interrupt_shadow = vmx_set_interrupt_shadow,
8683 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02008684 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03008685 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008686 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02008687 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008688 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02008689 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008690 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01008691 .get_nmi_mask = vmx_get_nmi_mask,
8692 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008693 .enable_nmi_window = enable_nmi_window,
8694 .enable_irq_window = enable_irq_window,
8695 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08008696 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008697 .vm_has_apicv = vmx_vm_has_apicv,
8698 .load_eoi_exitmap = vmx_load_eoi_exitmap,
8699 .hwapic_irr_update = vmx_hwapic_irr_update,
8700 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08008701 .sync_pir_to_irr = vmx_sync_pir_to_irr,
8702 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008703
Izik Eiduscbc94022007-10-25 00:29:55 +02008704 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08008705 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008706 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03008707
Avi Kivity586f9602010-11-18 13:09:54 +02008708 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02008709
Sheng Yang17cc3932010-01-05 19:02:27 +08008710 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08008711
8712 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008713
8714 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00008715 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008716
8717 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08008718
8719 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008720
Joerg Roedel4051b182011-03-25 09:44:49 +01008721 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08008722 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008723 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10008724 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01008725 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03008726 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02008727
8728 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008729
8730 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08008731 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008732 .mpx_supported = vmx_mpx_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008733
8734 .check_nested_events = vmx_check_nested_events,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008735};
8736
8737static int __init vmx_init(void)
8738{
Yang Zhang8d146952013-01-25 10:18:50 +08008739 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03008740
8741 rdmsrl_safe(MSR_EFER, &host_efer);
8742
8743 for (i = 0; i < NR_VMX_MSR; ++i)
8744 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03008745
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008746 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03008747 if (!vmx_io_bitmap_a)
8748 return -ENOMEM;
8749
Guo Chao2106a542012-06-15 11:31:56 +08008750 r = -ENOMEM;
8751
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008752 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008753 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03008754 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03008755
Avi Kivity58972972009-02-24 22:26:47 +02008756 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008757 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08008758 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08008759
Yang Zhang8d146952013-01-25 10:18:50 +08008760 vmx_msr_bitmap_legacy_x2apic =
8761 (unsigned long *)__get_free_page(GFP_KERNEL);
8762 if (!vmx_msr_bitmap_legacy_x2apic)
8763 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08008764
Avi Kivity58972972009-02-24 22:26:47 +02008765 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008766 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08008767 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08008768
Yang Zhang8d146952013-01-25 10:18:50 +08008769 vmx_msr_bitmap_longmode_x2apic =
8770 (unsigned long *)__get_free_page(GFP_KERNEL);
8771 if (!vmx_msr_bitmap_longmode_x2apic)
8772 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03008773 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8774 if (!vmx_vmread_bitmap)
8775 goto out5;
8776
8777 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8778 if (!vmx_vmwrite_bitmap)
8779 goto out6;
8780
8781 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
8782 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
8783 /* shadowed read/write fields */
8784 for (i = 0; i < max_shadow_read_write_fields; i++) {
8785 clear_bit(shadow_read_write_fields[i], vmx_vmwrite_bitmap);
8786 clear_bit(shadow_read_write_fields[i], vmx_vmread_bitmap);
8787 }
8788 /* shadowed read only fields */
8789 for (i = 0; i < max_shadow_read_only_fields; i++)
8790 clear_bit(shadow_read_only_fields[i], vmx_vmread_bitmap);
Avi Kivity58972972009-02-24 22:26:47 +02008791
He, Qingfdef3ad2007-04-30 09:45:24 +03008792 /*
8793 * Allow direct access to the PC debug port (it is often used for I/O
8794 * delays, but the vmexits simply slow things down).
8795 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008796 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
8797 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008798
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008799 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008800
Avi Kivity58972972009-02-24 22:26:47 +02008801 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
8802 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08008803
Sheng Yang2384d2b2008-01-17 15:14:33 +08008804 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8805
Avi Kivity0ee75be2010-04-28 15:39:01 +03008806 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
8807 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008808 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03008809 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08008810
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008811#ifdef CONFIG_KEXEC
8812 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8813 crash_vmclear_local_loaded_vmcss);
8814#endif
8815
Avi Kivity58972972009-02-24 22:26:47 +02008816 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
8817 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
8818 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
8819 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
8820 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
8821 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008822 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
8823
Yang Zhang8d146952013-01-25 10:18:50 +08008824 memcpy(vmx_msr_bitmap_legacy_x2apic,
8825 vmx_msr_bitmap_legacy, PAGE_SIZE);
8826 memcpy(vmx_msr_bitmap_longmode_x2apic,
8827 vmx_msr_bitmap_longmode, PAGE_SIZE);
8828
Yang Zhang01e439b2013-04-11 19:25:12 +08008829 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08008830 for (msr = 0x800; msr <= 0x8ff; msr++)
8831 vmx_disable_intercept_msr_read_x2apic(msr);
8832
8833 /* According SDM, in x2apic mode, the whole id reg is used.
8834 * But in KVM, it only use the highest eight bits. Need to
8835 * intercept it */
8836 vmx_enable_intercept_msr_read_x2apic(0x802);
8837 /* TMCCT */
8838 vmx_enable_intercept_msr_read_x2apic(0x839);
8839 /* TPR */
8840 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08008841 /* EOI */
8842 vmx_disable_intercept_msr_write_x2apic(0x80b);
8843 /* SELF-IPI */
8844 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08008845 }
He, Qingfdef3ad2007-04-30 09:45:24 +03008846
Avi Kivity089d0342009-03-23 18:26:32 +02008847 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08008848 kvm_mmu_set_mask_ptes(0ull,
8849 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
8850 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
8851 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08008852 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08008853 kvm_enable_tdp();
8854 } else
8855 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08008856
He, Qingfdef3ad2007-04-30 09:45:24 +03008857 return 0;
8858
Abel Gordon4607c2d2013-04-18 14:35:55 +03008859out7:
8860 free_page((unsigned long)vmx_vmwrite_bitmap);
8861out6:
8862 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08008863out5:
8864 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08008865out4:
Avi Kivity58972972009-02-24 22:26:47 +02008866 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08008867out3:
8868 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08008869out2:
Avi Kivity58972972009-02-24 22:26:47 +02008870 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03008871out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008872 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03008873out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008874 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008875 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008876}
8877
8878static void __exit vmx_exit(void)
8879{
Yang Zhang8d146952013-01-25 10:18:50 +08008880 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
8881 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02008882 free_page((unsigned long)vmx_msr_bitmap_legacy);
8883 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008884 free_page((unsigned long)vmx_io_bitmap_b);
8885 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03008886 free_page((unsigned long)vmx_vmwrite_bitmap);
8887 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03008888
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008889#ifdef CONFIG_KEXEC
8890 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
8891 synchronize_rcu();
8892#endif
8893
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08008894 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08008895}
8896
8897module_init(vmx_init)
8898module_exit(vmx_exit)