blob: 544e18ffaf22e808b8f899874756aa3114d12040 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <drm/drmP.h>
34#include "radeon_drm.h"
35#include "radeon.h"
36
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037
38int radeon_ttm_init(struct radeon_device *rdev);
39void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010040static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
42/*
43 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
44 * function are calling it.
45 */
46
Jerome Glisse4c788672009-11-20 14:29:23 +010047static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048{
Jerome Glisse4c788672009-11-20 14:29:23 +010049 struct radeon_bo *bo;
50
51 bo = container_of(tbo, struct radeon_bo, tbo);
52 mutex_lock(&bo->rdev->gem.mutex);
53 list_del_init(&bo->list);
54 mutex_unlock(&bo->rdev->gem.mutex);
55 radeon_bo_clear_surface_reg(bo);
56 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057}
58
Jerome Glisse312ea8d2009-12-07 15:52:58 +010059void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
60{
61 u32 c = 0;
62
63 rbo->placement.fpfn = 0;
64 rbo->placement.lpfn = 0;
65 rbo->placement.placement = rbo->placements;
66 rbo->placement.busy_placement = rbo->placements;
67 if (domain & RADEON_GEM_DOMAIN_VRAM)
68 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
69 TTM_PL_FLAG_VRAM;
70 if (domain & RADEON_GEM_DOMAIN_GTT)
71 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
72 if (domain & RADEON_GEM_DOMAIN_CPU)
73 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
74 rbo->placement.num_placement = c;
75 rbo->placement.num_busy_placement = c;
76}
77
Jerome Glisse4c788672009-11-20 14:29:23 +010078int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
79 unsigned long size, bool kernel, u32 domain,
80 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020081{
Jerome Glisse4c788672009-11-20 14:29:23 +010082 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083 enum ttm_bo_type type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020084 int r;
85
86 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
87 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
88 }
89 if (kernel) {
90 type = ttm_bo_type_kernel;
91 } else {
92 type = ttm_bo_type_device;
93 }
Jerome Glisse4c788672009-11-20 14:29:23 +010094 *bo_ptr = NULL;
95 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
96 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097 return -ENOMEM;
Jerome Glisse4c788672009-11-20 14:29:23 +010098 bo->rdev = rdev;
99 bo->gobj = gobj;
100 bo->surface_reg = -1;
101 INIT_LIST_HEAD(&bo->list);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100103 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100104 /* Kernel allocation are uninterruptible */
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100105 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
106 &bo->placement, 0, 0, !kernel, NULL, size,
107 &radeon_ttm_bo_destroy);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108 if (unlikely(r != 0)) {
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100109 if (r != -ERESTARTSYS)
110 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100111 "object_init failed for (%lu, 0x%08X)\n",
112 size, domain);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200113 return r;
114 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100115 *bo_ptr = bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200116 if (gobj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100117 mutex_lock(&bo->rdev->gem.mutex);
118 list_add_tail(&bo->list, &rdev->gem.objects);
119 mutex_unlock(&bo->rdev->gem.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200120 }
121 return 0;
122}
123
Jerome Glisse4c788672009-11-20 14:29:23 +0100124int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125{
Jerome Glisse4c788672009-11-20 14:29:23 +0100126 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127 int r;
128
Jerome Glisse4c788672009-11-20 14:29:23 +0100129 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200130 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100131 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200133 return 0;
134 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100135 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200136 if (r) {
137 return r;
138 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100139 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100141 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100143 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200144 return 0;
145}
146
Jerome Glisse4c788672009-11-20 14:29:23 +0100147void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148{
Jerome Glisse4c788672009-11-20 14:29:23 +0100149 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100151 bo->kptr = NULL;
152 radeon_bo_check_tiling(bo, 0, 0);
153 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154}
155
Jerome Glisse4c788672009-11-20 14:29:23 +0100156void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157{
Jerome Glisse4c788672009-11-20 14:29:23 +0100158 struct ttm_buffer_object *tbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159
Jerome Glisse4c788672009-11-20 14:29:23 +0100160 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100162 tbo = &((*bo)->tbo);
163 ttm_bo_unref(&tbo);
164 if (tbo == NULL)
165 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166}
167
Jerome Glisse4c788672009-11-20 14:29:23 +0100168int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100170 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100172 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse4c788672009-11-20 14:29:23 +0100173 if (bo->pin_count) {
174 bo->pin_count++;
175 if (gpu_addr)
176 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177 return 0;
178 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100179 radeon_ttm_placement_from_domain(bo, domain);
180 for (i = 0; i < bo->placement.num_placement; i++)
181 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100182 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100183 if (likely(r == 0)) {
184 bo->pin_count = 1;
185 if (gpu_addr != NULL)
186 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100188 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100189 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 return r;
191}
192
Jerome Glisse4c788672009-11-20 14:29:23 +0100193int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100195 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196
Jerome Glisse4c788672009-11-20 14:29:23 +0100197 if (!bo->pin_count) {
198 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
199 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100201 bo->pin_count--;
202 if (bo->pin_count)
203 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100204 for (i = 0; i < bo->placement.num_placement; i++)
205 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100206 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100207 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100208 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100209 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210}
211
Jerome Glisse4c788672009-11-20 14:29:23 +0100212int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213{
214 if (rdev->flags & RADEON_IS_IGP) {
215 /* Useless to evict on IGP chips */
216 return 0;
217 }
218 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
219}
220
Jerome Glisse4c788672009-11-20 14:29:23 +0100221void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222{
Jerome Glisse4c788672009-11-20 14:29:23 +0100223 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224 struct drm_gem_object *gobj;
225
226 if (list_empty(&rdev->gem.objects)) {
227 return;
228 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100229 dev_err(rdev->dev, "Userspace still has active objects !\n");
230 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100232 gobj = bo->gobj;
233 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
234 gobj, bo, (unsigned long)gobj->size,
235 *((unsigned long *)&gobj->refcount));
236 mutex_lock(&bo->rdev->gem.mutex);
237 list_del_init(&bo->list);
238 mutex_unlock(&bo->rdev->gem.mutex);
239 radeon_bo_unref(&bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240 gobj->driver_private = NULL;
241 drm_gem_object_unreference(gobj);
242 mutex_unlock(&rdev->ddev->struct_mutex);
243 }
244}
245
Jerome Glisse4c788672009-11-20 14:29:23 +0100246int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247{
Jerome Glissea4d68272009-09-11 13:00:43 +0200248 /* Add an MTRR for the VRAM */
249 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
250 MTRR_TYPE_WRCOMB, 1);
251 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
252 rdev->mc.mc_vram_size >> 20,
253 (unsigned long long)rdev->mc.aper_size >> 20);
254 DRM_INFO("RAM width %dbits %cDR\n",
255 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 return radeon_ttm_init(rdev);
257}
258
Jerome Glisse4c788672009-11-20 14:29:23 +0100259void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260{
261 radeon_ttm_fini(rdev);
262}
263
Jerome Glisse4c788672009-11-20 14:29:23 +0100264void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
265 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266{
267 if (lobj->wdomain) {
268 list_add(&lobj->list, head);
269 } else {
270 list_add_tail(&lobj->list, head);
271 }
272}
273
Jerome Glisse4c788672009-11-20 14:29:23 +0100274int radeon_bo_list_reserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275{
Jerome Glisse4c788672009-11-20 14:29:23 +0100276 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277 int r;
278
Dave Airlie9d8401f2009-10-08 09:28:19 +1000279 list_for_each_entry(lobj, head, list){
Jerome Glisse4c788672009-11-20 14:29:23 +0100280 r = radeon_bo_reserve(lobj->bo, false);
281 if (unlikely(r != 0))
282 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283 }
284 return 0;
285}
286
Jerome Glisse4c788672009-11-20 14:29:23 +0100287void radeon_bo_list_unreserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288{
Jerome Glisse4c788672009-11-20 14:29:23 +0100289 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290
Dave Airlie9d8401f2009-10-08 09:28:19 +1000291 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100292 /* only unreserve object we successfully reserved */
293 if (radeon_bo_is_reserved(lobj->bo))
294 radeon_bo_unreserve(lobj->bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295 }
296}
297
Jerome Glisse4c788672009-11-20 14:29:23 +0100298int radeon_bo_list_validate(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299{
Jerome Glisse4c788672009-11-20 14:29:23 +0100300 struct radeon_bo_list *lobj;
301 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302 struct radeon_fence *old_fence = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303 int r;
304
Jerome Glisse4c788672009-11-20 14:29:23 +0100305 r = radeon_bo_list_reserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200306 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307 return r;
308 }
Dave Airlie9d8401f2009-10-08 09:28:19 +1000309 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100310 bo = lobj->bo;
311 if (!bo->pin_count) {
Michel Dänzer664f8652009-07-28 12:30:57 +0200312 if (lobj->wdomain) {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100313 radeon_ttm_placement_from_domain(bo,
314 lobj->wdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200315 } else {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100316 radeon_ttm_placement_from_domain(bo,
317 lobj->rdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200318 }
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100319 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse4c788672009-11-20 14:29:23 +0100320 true, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100321 if (unlikely(r))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100324 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
325 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200326 if (fence) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100327 old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
328 bo->tbo.sync_obj = radeon_fence_ref(fence);
329 bo->tbo.sync_obj_arg = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200330 }
331 if (old_fence) {
332 radeon_fence_unref(&old_fence);
333 }
334 }
335 return 0;
336}
337
Jerome Glisse4c788672009-11-20 14:29:23 +0100338void radeon_bo_list_unvalidate(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200339{
Jerome Glisse4c788672009-11-20 14:29:23 +0100340 struct radeon_bo_list *lobj;
341 struct radeon_fence *old_fence;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342
Jerome Glisse4c788672009-11-20 14:29:23 +0100343 if (fence)
344 list_for_each_entry(lobj, head, list) {
345 old_fence = to_radeon_fence(lobj->bo->tbo.sync_obj);
346 if (old_fence == fence) {
347 lobj->bo->tbo.sync_obj = NULL;
348 radeon_fence_unref(&old_fence);
349 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100351 radeon_bo_list_unreserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352}
353
Jerome Glisse4c788672009-11-20 14:29:23 +0100354int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 struct vm_area_struct *vma)
356{
Jerome Glisse4c788672009-11-20 14:29:23 +0100357 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358}
359
Dave Airlie550e2d92009-12-09 14:15:38 +1000360int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361{
Jerome Glisse4c788672009-11-20 14:29:23 +0100362 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000363 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100364 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000365 int steal;
366 int i;
367
Jerome Glisse4c788672009-11-20 14:29:23 +0100368 BUG_ON(!atomic_read(&bo->tbo.reserved));
369
370 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000371 return 0;
372
Jerome Glisse4c788672009-11-20 14:29:23 +0100373 if (bo->surface_reg >= 0) {
374 reg = &rdev->surface_regs[bo->surface_reg];
375 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000376 goto out;
377 }
378
379 steal = -1;
380 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
381
382 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100383 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000384 break;
385
Jerome Glisse4c788672009-11-20 14:29:23 +0100386 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000387 if (old_object->pin_count == 0)
388 steal = i;
389 }
390
391 /* if we are all out */
392 if (i == RADEON_GEM_MAX_SURFACES) {
393 if (steal == -1)
394 return -ENOMEM;
395 /* find someone with a surface reg and nuke their BO */
396 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100397 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000398 /* blow away the mapping */
399 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100400 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000401 old_object->surface_reg = -1;
402 i = steal;
403 }
404
Jerome Glisse4c788672009-11-20 14:29:23 +0100405 bo->surface_reg = i;
406 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000407
408out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100409 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
410 bo->tbo.mem.mm_node->start << PAGE_SHIFT,
411 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000412 return 0;
413}
414
Jerome Glisse4c788672009-11-20 14:29:23 +0100415static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000416{
Jerome Glisse4c788672009-11-20 14:29:23 +0100417 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000418 struct radeon_surface_reg *reg;
419
Jerome Glisse4c788672009-11-20 14:29:23 +0100420 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000421 return;
422
Jerome Glisse4c788672009-11-20 14:29:23 +0100423 reg = &rdev->surface_regs[bo->surface_reg];
424 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000425
Jerome Glisse4c788672009-11-20 14:29:23 +0100426 reg->bo = NULL;
427 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000428}
429
Jerome Glisse4c788672009-11-20 14:29:23 +0100430int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
431 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000432{
Jerome Glisse4c788672009-11-20 14:29:23 +0100433 int r;
434
435 r = radeon_bo_reserve(bo, false);
436 if (unlikely(r != 0))
437 return r;
438 bo->tiling_flags = tiling_flags;
439 bo->pitch = pitch;
440 radeon_bo_unreserve(bo);
441 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000442}
443
Jerome Glisse4c788672009-11-20 14:29:23 +0100444void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
445 uint32_t *tiling_flags,
446 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000447{
Jerome Glisse4c788672009-11-20 14:29:23 +0100448 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000449 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100450 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000451 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100452 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000453}
454
Jerome Glisse4c788672009-11-20 14:29:23 +0100455int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
456 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000457{
Jerome Glisse4c788672009-11-20 14:29:23 +0100458 BUG_ON(!atomic_read(&bo->tbo.reserved));
459
460 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000461 return 0;
462
463 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100464 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000465 return 0;
466 }
467
Jerome Glisse4c788672009-11-20 14:29:23 +0100468 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000469 if (!has_moved)
470 return 0;
471
Jerome Glisse4c788672009-11-20 14:29:23 +0100472 if (bo->surface_reg >= 0)
473 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000474 return 0;
475 }
476
Jerome Glisse4c788672009-11-20 14:29:23 +0100477 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000478 return 0;
479
Jerome Glisse4c788672009-11-20 14:29:23 +0100480 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000481}
482
483void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glisse4c788672009-11-20 14:29:23 +0100484 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000485{
Jerome Glisse4c788672009-11-20 14:29:23 +0100486 struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
487 radeon_bo_check_tiling(rbo, 0, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000488}
489
490void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
491{
Jerome Glisse4c788672009-11-20 14:29:23 +0100492 struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
493 radeon_bo_check_tiling(rbo, 0, 0);
Dave Airliee024e112009-06-24 09:48:08 +1000494}