blob: e557fe178bbf9401af6c7846118d0a7f46a16c84 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002 * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
3 * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
4 * Copyright (c) 2007-2008 Michael Taylor <mike.taylor@apprion.com>
Jiri Slabyfa1c1142007-08-12 17:33:16 +02005 *
6 * Permission to use, copy, modify, and distribute this software for any
7 * purpose with or without fee is hereby granted, provided that the above
8 * copyright notice and this permission notice appear in all copies.
9 *
10 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 *
18 */
19
20/*
21 * Register values for Atheros 5210/5211/5212 cards from OpenBSD's ar5k
22 * maintained by Reyk Floeter
23 *
24 * I tried to document those registers by looking at ar5k code, some
25 * 802.11 (802.11e mostly) papers and by reading various public available
26 * Atheros presentations and papers like these:
27 *
28 * 5210 - http://nova.stanford.edu/~bbaas/ps/isscc2002_slides.pdf
29 * http://www.it.iitb.ac.in/~janak/wifire/01222734.pdf
30 *
31 * 5211 - http://www.hotchips.org/archives/hc14/3_Tue/16_mcfarland.pdf
Nick Kossifidis1bef0162008-09-29 02:09:09 +030032 *
33 * This file also contains register values found on a memory dump of
34 * Atheros's ART program (Atheros Radio Test), on ath9k, on legacy-hal
35 * released by Atheros and on various debug messages found on the net.
Jiri Slabyfa1c1142007-08-12 17:33:16 +020036 */
37
38
39
40/*====MAC DMA REGISTERS====*/
41
42/*
43 * AR5210-Specific TXDP registers
44 * 5210 has only 2 transmit queues so no DCU/QCU, just
45 * 2 transmit descriptor pointers...
46 */
47#define AR5K_NOQCU_TXDP0 0x0000 /* Queue 0 - data */
48#define AR5K_NOQCU_TXDP1 0x0004 /* Queue 1 - beacons */
49
50/*
51 * Mac Control Register
52 */
53#define AR5K_CR 0x0008 /* Register Address */
54#define AR5K_CR_TXE0 0x00000001 /* TX Enable for queue 0 on 5210 */
55#define AR5K_CR_TXE1 0x00000002 /* TX Enable for queue 1 on 5210 */
56#define AR5K_CR_RXE 0x00000004 /* RX Enable */
57#define AR5K_CR_TXD0 0x00000008 /* TX Disable for queue 0 on 5210 */
58#define AR5K_CR_TXD1 0x00000010 /* TX Disable for queue 1 on 5210 */
59#define AR5K_CR_RXD 0x00000020 /* RX Disable */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +030060#define AR5K_CR_SWI 0x00000040 /* Software Interrupt */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020061
62/*
63 * RX Descriptor Pointer register
64 */
65#define AR5K_RXDP 0x000c
66
67/*
68 * Configuration and status register
69 */
70#define AR5K_CFG 0x0014 /* Register Address */
71#define AR5K_CFG_SWTD 0x00000001 /* Byte-swap TX descriptor (for big endian archs) */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +030072#define AR5K_CFG_SWTB 0x00000002 /* Byte-swap TX buffer */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020073#define AR5K_CFG_SWRD 0x00000004 /* Byte-swap RX descriptor */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +030074#define AR5K_CFG_SWRB 0x00000008 /* Byte-swap RX buffer */
75#define AR5K_CFG_SWRG 0x00000010 /* Byte-swap Register access */
76#define AR5K_CFG_ADHOC 0x00000020 /* AP/Adhoc indication [5211+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020077#define AR5K_CFG_PHY_OK 0x00000100 /* [5211+] */
78#define AR5K_CFG_EEBS 0x00000200 /* EEPROM is busy */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +030079#define AR5K_CFG_CLKGD 0x00000400 /* Clock gated (Disable dynamic clock) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020080#define AR5K_CFG_TXCNT 0x00007800 /* Tx frame count (?) [5210] */
81#define AR5K_CFG_TXCNT_S 11
82#define AR5K_CFG_TXFSTAT 0x00008000 /* Tx frame status (?) [5210] */
83#define AR5K_CFG_TXFSTRT 0x00010000 /* [5210] */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +030084#define AR5K_CFG_PCI_THRES 0x00060000 /* PCI Master req q threshold [5211+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020085#define AR5K_CFG_PCI_THRES_S 17
86
87/*
88 * Interrupt enable register
89 */
90#define AR5K_IER 0x0024 /* Register Address */
91#define AR5K_IER_DISABLE 0x00000000 /* Disable card interrupts */
92#define AR5K_IER_ENABLE 0x00000001 /* Enable card interrupts */
93
94
95/*
96 * 0x0028 is Beacon Control Register on 5210
97 * and first RTS duration register on 5211
98 */
99
100/*
101 * Beacon control register [5210]
102 */
103#define AR5K_BCR 0x0028 /* Register Address */
104#define AR5K_BCR_AP 0x00000000 /* AP mode */
105#define AR5K_BCR_ADHOC 0x00000001 /* Ad-Hoc mode */
106#define AR5K_BCR_BDMAE 0x00000002 /* DMA enable */
107#define AR5K_BCR_TQ1FV 0x00000004 /* Use Queue1 for CAB traffic */
108#define AR5K_BCR_TQ1V 0x00000008 /* Use Queue1 for Beacon traffic */
109#define AR5K_BCR_BCGET 0x00000010
110
111/*
112 * First RTS duration register [5211]
113 */
114#define AR5K_RTSD0 0x0028 /* Register Address */
115#define AR5K_RTSD0_6 0x000000ff /* 6Mb RTS duration mask (?) */
116#define AR5K_RTSD0_6_S 0 /* 6Mb RTS duration shift (?) */
117#define AR5K_RTSD0_9 0x0000ff00 /* 9Mb*/
118#define AR5K_RTSD0_9_S 8
119#define AR5K_RTSD0_12 0x00ff0000 /* 12Mb*/
120#define AR5K_RTSD0_12_S 16
121#define AR5K_RTSD0_18 0xff000000 /* 16Mb*/
122#define AR5K_RTSD0_18_S 24
123
124
125/*
126 * 0x002c is Beacon Status Register on 5210
127 * and second RTS duration register on 5211
128 */
129
130/*
131 * Beacon status register [5210]
132 *
133 * As i can see in ar5k_ar5210_tx_start Reyk uses some of the values of BCR
134 * for this register, so i guess TQ1V,TQ1FV and BDMAE have the same meaning
135 * here and SNP/SNAP means "snapshot" (so this register gets synced with BCR).
136 * So SNAPPEDBCRVALID sould also stand for "snapped BCR -values- valid", so i
137 * renamed it to SNAPSHOTSVALID to make more sense. I realy have no idea what
138 * else can it be. I also renamed SNPBCMD to SNPADHOC to match BCR.
139 */
140#define AR5K_BSR 0x002c /* Register Address */
141#define AR5K_BSR_BDLYSW 0x00000001 /* SW Beacon delay (?) */
142#define AR5K_BSR_BDLYDMA 0x00000002 /* DMA Beacon delay (?) */
143#define AR5K_BSR_TXQ1F 0x00000004 /* Beacon queue (1) finished */
144#define AR5K_BSR_ATIMDLY 0x00000008 /* ATIM delay (?) */
145#define AR5K_BSR_SNPADHOC 0x00000100 /* Ad-hoc mode set (?) */
146#define AR5K_BSR_SNPBDMAE 0x00000200 /* Beacon DMA enabled (?) */
147#define AR5K_BSR_SNPTQ1FV 0x00000400 /* Queue1 is used for CAB traffic (?) */
148#define AR5K_BSR_SNPTQ1V 0x00000800 /* Queue1 is used for Beacon traffic (?) */
149#define AR5K_BSR_SNAPSHOTSVALID 0x00001000 /* BCR snapshots are valid (?) */
150#define AR5K_BSR_SWBA_CNT 0x00ff0000
151
152/*
153 * Second RTS duration register [5211]
154 */
155#define AR5K_RTSD1 0x002c /* Register Address */
156#define AR5K_RTSD1_24 0x000000ff /* 24Mb */
157#define AR5K_RTSD1_24_S 0
158#define AR5K_RTSD1_36 0x0000ff00 /* 36Mb */
159#define AR5K_RTSD1_36_S 8
160#define AR5K_RTSD1_48 0x00ff0000 /* 48Mb */
161#define AR5K_RTSD1_48_S 16
162#define AR5K_RTSD1_54 0xff000000 /* 54Mb */
163#define AR5K_RTSD1_54_S 24
164
165
166/*
167 * Transmit configuration register
168 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300169#define AR5K_TXCFG 0x0030 /* Register Address */
170#define AR5K_TXCFG_SDMAMR 0x00000007 /* DMA size (read) */
171#define AR5K_TXCFG_SDMAMR_S 0
172#define AR5K_TXCFG_B_MODE 0x00000008 /* Set b mode for 5111 (enable 2111) */
173#define AR5K_TXCFG_TXFSTP 0x00000008 /* TX DMA full Stop [5210] */
174#define AR5K_TXCFG_TXFULL 0x000003f0 /* TX Triger level mask */
175#define AR5K_TXCFG_TXFULL_S 4
176#define AR5K_TXCFG_TXFULL_0B 0x00000000
177#define AR5K_TXCFG_TXFULL_64B 0x00000010
178#define AR5K_TXCFG_TXFULL_128B 0x00000020
179#define AR5K_TXCFG_TXFULL_192B 0x00000030
180#define AR5K_TXCFG_TXFULL_256B 0x00000040
181#define AR5K_TXCFG_TXCONT_EN 0x00000080
182#define AR5K_TXCFG_DMASIZE 0x00000100 /* Flag for passing DMA size [5210] */
183#define AR5K_TXCFG_JUMBO_DESC_EN 0x00000400 /* Enable jumbo tx descriptors [5211+] */
184#define AR5K_TXCFG_ADHOC_BCN_ATIM 0x00000800 /* Adhoc Beacon ATIM Policy */
185#define AR5K_TXCFG_ATIM_WINDOW_DEF_DIS 0x00001000 /* Disable ATIM window defer [5211+] */
186#define AR5K_TXCFG_RTSRND 0x00001000 /* [5211+] */
187#define AR5K_TXCFG_FRMPAD_DIS 0x00002000 /* [5211+] */
188#define AR5K_TXCFG_RDY_CBR_DIS 0x00004000 /* Ready time CBR disable [5211+] */
189#define AR5K_TXCFG_JUMBO_FRM_MODE 0x00008000 /* Jumbo frame mode [5211+] */
190#define AR5K_TXCFG_DCU_CACHING_DIS 0x00010000 /* Disable DCU caching */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191
192/*
193 * Receive configuration register
194 */
195#define AR5K_RXCFG 0x0034 /* Register Address */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300196#define AR5K_RXCFG_SDMAMW 0x00000007 /* DMA size (write) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200197#define AR5K_RXCFG_SDMAMW_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300198#define AR5K_RXCFG_ZLFDMA 0x00000008 /* Enable Zero-length frame DMA */
199#define AR5K_RXCFG_DEF_ANTENNA 0x00000010 /* Default antenna (?) */
200#define AR5K_RXCFG_JUMBO_RXE 0x00000020 /* Enable jumbo rx descriptors [5211+] */
201#define AR5K_RXCFG_JUMBO_WRAP 0x00000040 /* Wrap jumbo frames [5211+] */
202#define AR5K_RXCFG_SLE_ENTRY 0x00000080 /* Sleep entry policy */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200203
204/*
205 * Receive jumbo descriptor last address register
206 * Only found in 5211 (?)
207 */
208#define AR5K_RXJLA 0x0038
209
210/*
211 * MIB control register
212 */
213#define AR5K_MIBC 0x0040 /* Register Address */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300214#define AR5K_MIBC_COW 0x00000001 /* Warn test indicator */
215#define AR5K_MIBC_FMC 0x00000002 /* Freeze MIB Counters */
216#define AR5K_MIBC_CMC 0x00000004 /* Clean MIB Counters */
217#define AR5K_MIBC_MCS 0x00000008 /* MIB counter strobe */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200218
219/*
220 * Timeout prescale register
221 */
222#define AR5K_TOPS 0x0044
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300223#define AR5K_TOPS_M 0x0000ffff
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200224
225/*
226 * Receive timeout register (no frame received)
227 */
228#define AR5K_RXNOFRM 0x0048
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300229#define AR5K_RXNOFRM_M 0x000003ff
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200230
231/*
232 * Transmit timeout register (no frame sent)
233 */
234#define AR5K_TXNOFRM 0x004c
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300235#define AR5K_TXNOFRM_M 0x000003ff
236#define AR5K_TXNOFRM_QCU 0x000ffc00
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200237
238/*
239 * Receive frame gap timeout register
240 */
241#define AR5K_RPGTO 0x0050
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300242#define AR5K_RPGTO_M 0x000003ff
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200243
244/*
245 * Receive frame count limit register
246 */
247#define AR5K_RFCNT 0x0054
248#define AR5K_RFCNT_M 0x0000001f /* [5211+] (?) */
249#define AR5K_RFCNT_RFCL 0x0000000f /* [5210] */
250
251/*
252 * Misc settings register
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300253 * (reserved0-3)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200254 */
255#define AR5K_MISC 0x0058 /* Register Address */
256#define AR5K_MISC_DMA_OBS_M 0x000001e0
257#define AR5K_MISC_DMA_OBS_S 5
258#define AR5K_MISC_MISC_OBS_M 0x00000e00
259#define AR5K_MISC_MISC_OBS_S 9
260#define AR5K_MISC_MAC_OBS_LSB_M 0x00007000
261#define AR5K_MISC_MAC_OBS_LSB_S 12
262#define AR5K_MISC_MAC_OBS_MSB_M 0x00038000
263#define AR5K_MISC_MAC_OBS_MSB_S 15
264#define AR5K_MISC_LED_DECAY 0x001c0000 /* [5210] */
265#define AR5K_MISC_LED_BLINK 0x00e00000 /* [5210] */
266
267/*
268 * QCU/DCU clock gating register (5311)
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300269 * (reserved4-5)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200270 */
271#define AR5K_QCUDCU_CLKGT 0x005c /* Register Address (?) */
272#define AR5K_QCUDCU_CLKGT_QCU 0x0000ffff /* Mask for QCU clock */
273#define AR5K_QCUDCU_CLKGT_DCU 0x07ff0000 /* Mask for DCU clock */
274
275/*
276 * Interrupt Status Registers
277 *
278 * For 5210 there is only one status register but for
279 * 5211/5212 we have one primary and 4 secondary registers.
280 * So we have AR5K_ISR for 5210 and AR5K_PISR /SISRx for 5211/5212.
281 * Most of these bits are common for all chipsets.
282 */
283#define AR5K_ISR 0x001c /* Register Address [5210] */
284#define AR5K_PISR 0x0080 /* Register Address [5211+] */
285#define AR5K_ISR_RXOK 0x00000001 /* Frame successfuly recieved */
286#define AR5K_ISR_RXDESC 0x00000002 /* RX descriptor request */
287#define AR5K_ISR_RXERR 0x00000004 /* Receive error */
288#define AR5K_ISR_RXNOFRM 0x00000008 /* No frame received (receive timeout) */
289#define AR5K_ISR_RXEOL 0x00000010 /* Empty RX descriptor */
290#define AR5K_ISR_RXORN 0x00000020 /* Receive FIFO overrun */
291#define AR5K_ISR_TXOK 0x00000040 /* Frame successfuly transmited */
292#define AR5K_ISR_TXDESC 0x00000080 /* TX descriptor request */
293#define AR5K_ISR_TXERR 0x00000100 /* Transmit error */
294#define AR5K_ISR_TXNOFRM 0x00000200 /* No frame transmited (transmit timeout) */
295#define AR5K_ISR_TXEOL 0x00000400 /* Empty TX descriptor */
296#define AR5K_ISR_TXURN 0x00000800 /* Transmit FIFO underrun */
297#define AR5K_ISR_MIB 0x00001000 /* Update MIB counters */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300298#define AR5K_ISR_SWI 0x00002000 /* Software interrupt */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200299#define AR5K_ISR_RXPHY 0x00004000 /* PHY error */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300300#define AR5K_ISR_RXKCM 0x00008000 /* RX Key cache miss */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301#define AR5K_ISR_SWBA 0x00010000 /* Software beacon alert */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300302#define AR5K_ISR_BRSSI 0x00020000 /* Beacon rssi below threshold (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200303#define AR5K_ISR_BMISS 0x00040000 /* Beacon missed */
304#define AR5K_ISR_HIUERR 0x00080000 /* Host Interface Unit error [5211+] */
305#define AR5K_ISR_BNR 0x00100000 /* Beacon not ready [5211+] */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300306#define AR5K_ISR_MCABT 0x00100000 /* Master Cycle Abort [5210] */
307#define AR5K_ISR_RXCHIRP 0x00200000 /* CHIRP Received [5212+] */
308#define AR5K_ISR_SSERR 0x00200000 /* Signaled System Error [5210] */
309#define AR5K_ISR_DPERR 0x00400000 /* Det par Error (?) [5210] */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300310#define AR5K_ISR_RXDOPPLER 0x00400000 /* Doppler chirp received [5212+] */
311#define AR5K_ISR_TIM 0x00800000 /* [5211+] */
312#define AR5K_ISR_BCNMISC 0x00800000 /* 'or' of TIM, CAB_END, DTIM_SYNC, BCN_TIMEOUT,
313 CAB_TIMEOUT and DTIM bits from SISR2 [5212+] */
314#define AR5K_ISR_GPIO 0x01000000 /* GPIO (rf kill) */
315#define AR5K_ISR_QCBRORN 0x02000000 /* QCU CBR overrun [5211+] */
316#define AR5K_ISR_QCBRURN 0x04000000 /* QCU CBR underrun [5211+] */
317#define AR5K_ISR_QTRIG 0x08000000 /* QCU scheduling trigger [5211+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200318
319/*
320 * Secondary status registers [5211+] (0 - 4)
321 *
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300322 * These give the status for each QCU, only QCUs 0-9 are
323 * represented.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200324 */
325#define AR5K_SISR0 0x0084 /* Register Address [5211+] */
326#define AR5K_SISR0_QCU_TXOK 0x000003ff /* Mask for QCU_TXOK */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300327#define AR5K_SISR0_QCU_TXOK_S 0
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200328#define AR5K_SISR0_QCU_TXDESC 0x03ff0000 /* Mask for QCU_TXDESC */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300329#define AR5K_SISR0_QCU_TXDESC_S 16
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200330
331#define AR5K_SISR1 0x0088 /* Register Address [5211+] */
332#define AR5K_SISR1_QCU_TXERR 0x000003ff /* Mask for QCU_TXERR */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300333#define AR5K_SISR1_QCU_TXERR_S 0
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200334#define AR5K_SISR1_QCU_TXEOL 0x03ff0000 /* Mask for QCU_TXEOL */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300335#define AR5K_SISR1_QCU_TXEOL_S 16
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200336
337#define AR5K_SISR2 0x008c /* Register Address [5211+] */
338#define AR5K_SISR2_QCU_TXURN 0x000003ff /* Mask for QCU_TXURN */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300339#define AR5K_SISR2_QCU_TXURN_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300340#define AR5K_SISR2_MCABT 0x00100000 /* Master Cycle Abort */
341#define AR5K_SISR2_SSERR 0x00200000 /* Signaled System Error */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300342#define AR5K_SISR2_DPERR 0x00400000 /* Bus parity error */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200343#define AR5K_SISR2_TIM 0x01000000 /* [5212+] */
344#define AR5K_SISR2_CAB_END 0x02000000 /* [5212+] */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300345#define AR5K_SISR2_DTIM_SYNC 0x04000000 /* DTIM sync lost [5212+] */
346#define AR5K_SISR2_BCN_TIMEOUT 0x08000000 /* Beacon Timeout [5212+] */
347#define AR5K_SISR2_CAB_TIMEOUT 0x10000000 /* CAB Timeout [5212+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200348#define AR5K_SISR2_DTIM 0x20000000 /* [5212+] */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300349#define AR5K_SISR2_TSFOOR 0x80000000 /* TSF OOR (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200350
351#define AR5K_SISR3 0x0090 /* Register Address [5211+] */
352#define AR5K_SISR3_QCBRORN 0x000003ff /* Mask for QCBRORN */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300353#define AR5K_SISR3_QCBORN_S 0
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200354#define AR5K_SISR3_QCBRURN 0x03ff0000 /* Mask for QCBRURN */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300355#define AR5K_SISR3_QCBRURN_S 16
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200356
357#define AR5K_SISR4 0x0094 /* Register Address [5211+] */
358#define AR5K_SISR4_QTRIG 0x000003ff /* Mask for QTRIG */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300359#define AR5K_SISR4_QTRIG_S 0
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200360
361/*
362 * Shadow read-and-clear interrupt status registers [5211+]
363 */
364#define AR5K_RAC_PISR 0x00c0 /* Read and clear PISR */
365#define AR5K_RAC_SISR0 0x00c4 /* Read and clear SISR0 */
366#define AR5K_RAC_SISR1 0x00c8 /* Read and clear SISR1 */
367#define AR5K_RAC_SISR2 0x00cc /* Read and clear SISR2 */
368#define AR5K_RAC_SISR3 0x00d0 /* Read and clear SISR3 */
369#define AR5K_RAC_SISR4 0x00d4 /* Read and clear SISR4 */
370
371/*
372 * Interrupt Mask Registers
373 *
374 * As whith ISRs 5210 has one IMR (AR5K_IMR) and 5211/5212 has one primary
375 * (AR5K_PIMR) and 4 secondary IMRs (AR5K_SIMRx). Note that ISR/IMR flags match.
376 */
377#define AR5K_IMR 0x0020 /* Register Address [5210] */
378#define AR5K_PIMR 0x00a0 /* Register Address [5211+] */
379#define AR5K_IMR_RXOK 0x00000001 /* Frame successfuly recieved*/
380#define AR5K_IMR_RXDESC 0x00000002 /* RX descriptor request*/
381#define AR5K_IMR_RXERR 0x00000004 /* Receive error*/
382#define AR5K_IMR_RXNOFRM 0x00000008 /* No frame received (receive timeout)*/
383#define AR5K_IMR_RXEOL 0x00000010 /* Empty RX descriptor*/
384#define AR5K_IMR_RXORN 0x00000020 /* Receive FIFO overrun*/
385#define AR5K_IMR_TXOK 0x00000040 /* Frame successfuly transmited*/
386#define AR5K_IMR_TXDESC 0x00000080 /* TX descriptor request*/
387#define AR5K_IMR_TXERR 0x00000100 /* Transmit error*/
388#define AR5K_IMR_TXNOFRM 0x00000200 /* No frame transmited (transmit timeout)*/
389#define AR5K_IMR_TXEOL 0x00000400 /* Empty TX descriptor*/
390#define AR5K_IMR_TXURN 0x00000800 /* Transmit FIFO underrun*/
391#define AR5K_IMR_MIB 0x00001000 /* Update MIB counters*/
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300392#define AR5K_IMR_SWI 0x00002000 /* Software interrupt */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200393#define AR5K_IMR_RXPHY 0x00004000 /* PHY error*/
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300394#define AR5K_IMR_RXKCM 0x00008000 /* RX Key cache miss */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200395#define AR5K_IMR_SWBA 0x00010000 /* Software beacon alert*/
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300396#define AR5K_IMR_BRSSI 0x00020000 /* Beacon rssi below threshold (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200397#define AR5K_IMR_BMISS 0x00040000 /* Beacon missed*/
398#define AR5K_IMR_HIUERR 0x00080000 /* Host Interface Unit error [5211+] */
399#define AR5K_IMR_BNR 0x00100000 /* Beacon not ready [5211+] */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300400#define AR5K_IMR_MCABT 0x00100000 /* Master Cycle Abort [5210] */
401#define AR5K_IMR_RXCHIRP 0x00200000 /* CHIRP Received [5212+]*/
402#define AR5K_IMR_SSERR 0x00200000 /* Signaled System Error [5210] */
403#define AR5K_IMR_DPERR 0x00400000 /* Det par Error (?) [5210] */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300404#define AR5K_IMR_RXDOPPLER 0x00400000 /* Doppler chirp received [5212+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200405#define AR5K_IMR_TIM 0x00800000 /* [5211+] */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300406#define AR5K_IMR_BCNMISC 0x00800000 /* 'or' of TIM, CAB_END, DTIM_SYNC, BCN_TIMEOUT,
407 CAB_TIMEOUT and DTIM bits from SISR2 [5212+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200408#define AR5K_IMR_GPIO 0x01000000 /* GPIO (rf kill)*/
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300409#define AR5K_IMR_QCBRORN 0x02000000 /* QCU CBR overrun (?) [5211+] */
410#define AR5K_IMR_QCBRURN 0x04000000 /* QCU CBR underrun (?) [5211+] */
411#define AR5K_IMR_QTRIG 0x08000000 /* QCU scheduling trigger [5211+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200412
413/*
414 * Secondary interrupt mask registers [5211+] (0 - 4)
415 */
416#define AR5K_SIMR0 0x00a4 /* Register Address [5211+] */
417#define AR5K_SIMR0_QCU_TXOK 0x000003ff /* Mask for QCU_TXOK */
418#define AR5K_SIMR0_QCU_TXOK_S 0
419#define AR5K_SIMR0_QCU_TXDESC 0x03ff0000 /* Mask for QCU_TXDESC */
420#define AR5K_SIMR0_QCU_TXDESC_S 16
421
422#define AR5K_SIMR1 0x00a8 /* Register Address [5211+] */
423#define AR5K_SIMR1_QCU_TXERR 0x000003ff /* Mask for QCU_TXERR */
424#define AR5K_SIMR1_QCU_TXERR_S 0
425#define AR5K_SIMR1_QCU_TXEOL 0x03ff0000 /* Mask for QCU_TXEOL */
426#define AR5K_SIMR1_QCU_TXEOL_S 16
427
428#define AR5K_SIMR2 0x00ac /* Register Address [5211+] */
429#define AR5K_SIMR2_QCU_TXURN 0x000003ff /* Mask for QCU_TXURN */
430#define AR5K_SIMR2_QCU_TXURN_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300431#define AR5K_SIMR2_MCABT 0x00100000 /* Master Cycle Abort */
432#define AR5K_SIMR2_SSERR 0x00200000 /* Signaled System Error */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300433#define AR5K_SIMR2_DPERR 0x00400000 /* Bus parity error */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200434#define AR5K_SIMR2_TIM 0x01000000 /* [5212+] */
435#define AR5K_SIMR2_CAB_END 0x02000000 /* [5212+] */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300436#define AR5K_SIMR2_DTIM_SYNC 0x04000000 /* DTIM Sync lost [5212+] */
437#define AR5K_SIMR2_BCN_TIMEOUT 0x08000000 /* Beacon Timeout [5212+] */
438#define AR5K_SIMR2_CAB_TIMEOUT 0x10000000 /* CAB Timeout [5212+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200439#define AR5K_SIMR2_DTIM 0x20000000 /* [5212+] */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300440#define AR5K_SIMR2_TSFOOR 0x80000000 /* TSF OOR (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200441
442#define AR5K_SIMR3 0x00b0 /* Register Address [5211+] */
443#define AR5K_SIMR3_QCBRORN 0x000003ff /* Mask for QCBRORN */
444#define AR5K_SIMR3_QCBRORN_S 0
445#define AR5K_SIMR3_QCBRURN 0x03ff0000 /* Mask for QCBRURN */
446#define AR5K_SIMR3_QCBRURN_S 16
447
448#define AR5K_SIMR4 0x00b4 /* Register Address [5211+] */
449#define AR5K_SIMR4_QTRIG 0x000003ff /* Mask for QTRIG */
450#define AR5K_SIMR4_QTRIG_S 0
451
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300452/*
453 * DMA Debug registers 0-7
454 * 0xe0 - 0xfc
455 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200456
457/*
458 * Decompression mask registers [5212+]
459 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300460#define AR5K_DCM_ADDR 0x0400 /*Decompression mask address (index) */
461#define AR5K_DCM_DATA 0x0404 /*Decompression mask data */
462
463/*
464 * Wake On Wireless pattern control register [5212+]
465 */
466#define AR5K_WOW_PCFG 0x0410 /* Register Address */
467#define AR5K_WOW_PCFG_PAT_MATCH_EN 0x00000001 /* Pattern match enable */
468#define AR5K_WOW_PCFG_LONG_FRAME_POL 0x00000002 /* Long frame policy */
469#define AR5K_WOW_PCFG_WOBMISS 0x00000004 /* Wake on bea(con) miss (?) */
470#define AR5K_WOW_PCFG_PAT_0_EN 0x00000100 /* Enable pattern 0 */
471#define AR5K_WOW_PCFG_PAT_1_EN 0x00000200 /* Enable pattern 1 */
472#define AR5K_WOW_PCFG_PAT_2_EN 0x00000400 /* Enable pattern 2 */
473#define AR5K_WOW_PCFG_PAT_3_EN 0x00000800 /* Enable pattern 3 */
474#define AR5K_WOW_PCFG_PAT_4_EN 0x00001000 /* Enable pattern 4 */
475#define AR5K_WOW_PCFG_PAT_5_EN 0x00002000 /* Enable pattern 5 */
476
477/*
478 * Wake On Wireless pattern index register (?) [5212+]
479 */
480#define AR5K_WOW_PAT_IDX 0x0414
481
482/*
483 * Wake On Wireless pattern data register [5212+]
484 */
485#define AR5K_WOW_PAT_DATA 0x0418 /* Register Address */
486#define AR5K_WOW_PAT_DATA_0_3_V 0x00000001 /* Pattern 0, 3 value */
487#define AR5K_WOW_PAT_DATA_1_4_V 0x00000100 /* Pattern 1, 4 value */
488#define AR5K_WOW_PAT_DATA_2_5_V 0x00010000 /* Pattern 2, 5 value */
489#define AR5K_WOW_PAT_DATA_0_3_M 0x01000000 /* Pattern 0, 3 mask */
490#define AR5K_WOW_PAT_DATA_1_4_M 0x04000000 /* Pattern 1, 4 mask */
491#define AR5K_WOW_PAT_DATA_2_5_M 0x10000000 /* Pattern 2, 5 mask */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200492
493/*
494 * Decompression configuration registers [5212+]
495 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300496#define AR5K_DCCFG 0x0420 /* Register Address */
497#define AR5K_DCCFG_GLOBAL_EN 0x00000001 /* Enable decompression on all queues */
498#define AR5K_DCCFG_BYPASS_EN 0x00000002 /* Bypass decompression */
499#define AR5K_DCCFG_BCAST_EN 0x00000004 /* Enable decompression for bcast frames */
500#define AR5K_DCCFG_MCAST_EN 0x00000008 /* Enable decompression for mcast frames */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200501
502/*
503 * Compression configuration registers [5212+]
504 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300505#define AR5K_CCFG 0x0600 /* Register Address */
506#define AR5K_CCFG_WINDOW_SIZE 0x00000007 /* Compression window size */
507#define AR5K_CCFG_CPC_EN 0x00000008 /* Enable performance counters */
508
509#define AR5K_CCFG_CCU 0x0604 /* Register Address */
510#define AR5K_CCFG_CCU_CUP_EN 0x00000001 /* CCU Catchup enable */
511#define AR5K_CCFG_CCU_CREDIT 0x00000002 /* CCU Credit (field) */
512#define AR5K_CCFG_CCU_CD_THRES 0x00000080 /* CCU Cyc(lic?) debt threshold (field) */
513#define AR5K_CCFG_CCU_CUP_LCNT 0x00010000 /* CCU Catchup lit(?) count */
514#define AR5K_CCFG_CCU_INIT 0x00100200 /* Initial value during reset */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200515
516/*
517 * Compression performance counter registers [5212+]
518 */
519#define AR5K_CPC0 0x0610 /* Compression performance counter 0 */
520#define AR5K_CPC1 0x0614 /* Compression performance counter 1*/
521#define AR5K_CPC2 0x0618 /* Compression performance counter 2 */
522#define AR5K_CPC3 0x061c /* Compression performance counter 3 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300523#define AR5K_CPCOVF 0x0620 /* Compression performance overflow */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200524
525
526/*
527 * Queue control unit (QCU) registers [5211+]
528 *
529 * Card has 12 TX Queues but i see that only 0-9 are used (?)
530 * both in binary HAL (see ah.h) and ar5k. Each queue has it's own
531 * TXDP at addresses 0x0800 - 0x082c, a CBR (Constant Bit Rate)
532 * configuration register (0x08c0 - 0x08ec), a ready time configuration
533 * register (0x0900 - 0x092c), a misc configuration register (0x09c0 -
534 * 0x09ec) and a status register (0x0a00 - 0x0a2c). We also have some
535 * global registers, QCU transmit enable/disable and "one shot arm (?)"
536 * set/clear, which contain status for all queues (we shift by 1 for each
537 * queue). To access these registers easily we define some macros here
538 * that are used inside HAL. For more infos check out *_tx_queue functs.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200539 */
540
541/*
542 * Generic QCU Register access macros
543 */
544#define AR5K_QUEUE_REG(_r, _q) (((_q) << 2) + _r)
545#define AR5K_QCU_GLOBAL_READ(_r, _q) (AR5K_REG_READ(_r) & (1 << _q))
546#define AR5K_QCU_GLOBAL_WRITE(_r, _q) AR5K_REG_WRITE(_r, (1 << _q))
547
548/*
549 * QCU Transmit descriptor pointer registers
550 */
551#define AR5K_QCU_TXDP_BASE 0x0800 /* Register Address - Queue0 TXDP */
552#define AR5K_QUEUE_TXDP(_q) AR5K_QUEUE_REG(AR5K_QCU_TXDP_BASE, _q)
553
554/*
555 * QCU Transmit enable register
556 */
557#define AR5K_QCU_TXE 0x0840
558#define AR5K_ENABLE_QUEUE(_q) AR5K_QCU_GLOBAL_WRITE(AR5K_QCU_TXE, _q)
559#define AR5K_QUEUE_ENABLED(_q) AR5K_QCU_GLOBAL_READ(AR5K_QCU_TXE, _q)
560
561/*
562 * QCU Transmit disable register
563 */
564#define AR5K_QCU_TXD 0x0880
565#define AR5K_DISABLE_QUEUE(_q) AR5K_QCU_GLOBAL_WRITE(AR5K_QCU_TXD, _q)
566#define AR5K_QUEUE_DISABLED(_q) AR5K_QCU_GLOBAL_READ(AR5K_QCU_TXD, _q)
567
568/*
569 * QCU Constant Bit Rate configuration registers
570 */
571#define AR5K_QCU_CBRCFG_BASE 0x08c0 /* Register Address - Queue0 CBRCFG */
572#define AR5K_QCU_CBRCFG_INTVAL 0x00ffffff /* CBR Interval mask */
573#define AR5K_QCU_CBRCFG_INTVAL_S 0
574#define AR5K_QCU_CBRCFG_ORN_THRES 0xff000000 /* CBR overrun threshold mask */
575#define AR5K_QCU_CBRCFG_ORN_THRES_S 24
576#define AR5K_QUEUE_CBRCFG(_q) AR5K_QUEUE_REG(AR5K_QCU_CBRCFG_BASE, _q)
577
578/*
579 * QCU Ready time configuration registers
580 */
581#define AR5K_QCU_RDYTIMECFG_BASE 0x0900 /* Register Address - Queue0 RDYTIMECFG */
582#define AR5K_QCU_RDYTIMECFG_INTVAL 0x00ffffff /* Ready time interval mask */
583#define AR5K_QCU_RDYTIMECFG_INTVAL_S 0
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200584#define AR5K_QCU_RDYTIMECFG_ENABLE 0x01000000 /* Ready time enable mask */
585#define AR5K_QUEUE_RDYTIMECFG(_q) AR5K_QUEUE_REG(AR5K_QCU_RDYTIMECFG_BASE, _q)
586
587/*
588 * QCU one shot arm set registers
589 */
590#define AR5K_QCU_ONESHOTARM_SET 0x0940 /* Register Address -QCU "one shot arm set (?)" */
591#define AR5K_QCU_ONESHOTARM_SET_M 0x0000ffff
592
593/*
594 * QCU one shot arm clear registers
595 */
596#define AR5K_QCU_ONESHOTARM_CLEAR 0x0980 /* Register Address -QCU "one shot arm clear (?)" */
597#define AR5K_QCU_ONESHOTARM_CLEAR_M 0x0000ffff
598
599/*
600 * QCU misc registers
601 */
602#define AR5K_QCU_MISC_BASE 0x09c0 /* Register Address -Queue0 MISC */
603#define AR5K_QCU_MISC_FRSHED_M 0x0000000f /* Frame sheduling mask */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300604#define AR5K_QCU_MISC_FRSHED_ASAP 0 /* ASAP */
605#define AR5K_QCU_MISC_FRSHED_CBR 1 /* Constant Bit Rate */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300606#define AR5K_QCU_MISC_FRSHED_DBA_GT 2 /* DMA Beacon alert gated */
607#define AR5K_QCU_MISC_FRSHED_TIM_GT 3 /* TIMT gated */
608#define AR5K_QCU_MISC_FRSHED_BCN_SENT_GT 4 /* Beacon sent gated */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200609#define AR5K_QCU_MISC_ONESHOT_ENABLE 0x00000010 /* Oneshot enable */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300610#define AR5K_QCU_MISC_CBREXP_DIS 0x00000020 /* Disable CBR expired counter (normal queue) */
611#define AR5K_QCU_MISC_CBREXP_BCN_DIS 0x00000040 /* Disable CBR expired counter (beacon queue) */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300612#define AR5K_QCU_MISC_BCN_ENABLE 0x00000080 /* Enable Beacon use */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300613#define AR5K_QCU_MISC_CBR_THRES_ENABLE 0x00000100 /* CBR expired threshold enabled */
614#define AR5K_QCU_MISC_RDY_VEOL_POLICY 0x00000200 /* TXE reset when RDYTIME expired or VEOL */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300615#define AR5K_QCU_MISC_CBR_RESET_CNT 0x00000400 /* CBR threshold (counter) reset */
616#define AR5K_QCU_MISC_DCU_EARLY 0x00000800 /* DCU early termination */
617#define AR5K_QCU_MISC_DCU_CMP_EN 0x00001000 /* Enable frame compression */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200618#define AR5K_QUEUE_MISC(_q) AR5K_QUEUE_REG(AR5K_QCU_MISC_BASE, _q)
619
620
621/*
622 * QCU status registers
623 */
624#define AR5K_QCU_STS_BASE 0x0a00 /* Register Address - Queue0 STS */
625#define AR5K_QCU_STS_FRMPENDCNT 0x00000003 /* Frames pending counter */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300626#define AR5K_QCU_STS_CBREXPCNT 0x0000ff00 /* CBR expired counter */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200627#define AR5K_QUEUE_STATUS(_q) AR5K_QUEUE_REG(AR5K_QCU_STS_BASE, _q)
628
629/*
630 * QCU ready time shutdown register
631 */
632#define AR5K_QCU_RDYTIMESHDN 0x0a40
633#define AR5K_QCU_RDYTIMESHDN_M 0x000003ff
634
635/*
636 * QCU compression buffer base registers [5212+]
637 */
638#define AR5K_QCU_CBB_SELECT 0x0b00
639#define AR5K_QCU_CBB_ADDR 0x0b04
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300640#define AR5K_QCU_CBB_ADDR_S 9
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200641
642/*
643 * QCU compression buffer configuration register [5212+]
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300644 * (buffer size)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200645 */
646#define AR5K_QCU_CBCFG 0x0b08
647
648
649
650/*
651 * Distributed Coordination Function (DCF) control unit (DCU)
652 * registers [5211+]
653 *
654 * These registers control the various characteristics of each queue
655 * for 802.11e (WME) combatibility so they go together with
656 * QCU registers in pairs. For each queue we have a QCU mask register,
657 * (0x1000 - 0x102c), a local-IFS settings register (0x1040 - 0x106c),
658 * a retry limit register (0x1080 - 0x10ac), a channel time register
659 * (0x10c0 - 0x10ec), a misc-settings register (0x1100 - 0x112c) and
660 * a sequence number register (0x1140 - 0x116c). It seems that "global"
661 * registers here afect all queues (see use of DCU_GBL_IFS_SLOT in ar5k).
662 * We use the same macros here for easier register access.
663 *
664 */
665
666/*
667 * DCU QCU mask registers
668 */
669#define AR5K_DCU_QCUMASK_BASE 0x1000 /* Register Address -Queue0 DCU_QCUMASK */
670#define AR5K_DCU_QCUMASK_M 0x000003ff
671#define AR5K_QUEUE_QCUMASK(_q) AR5K_QUEUE_REG(AR5K_DCU_QCUMASK_BASE, _q)
672
673/*
674 * DCU local Inter Frame Space settings register
675 */
676#define AR5K_DCU_LCL_IFS_BASE 0x1040 /* Register Address -Queue0 DCU_LCL_IFS */
677#define AR5K_DCU_LCL_IFS_CW_MIN 0x000003ff /* Minimum Contention Window */
678#define AR5K_DCU_LCL_IFS_CW_MIN_S 0
679#define AR5K_DCU_LCL_IFS_CW_MAX 0x000ffc00 /* Maximum Contention Window */
680#define AR5K_DCU_LCL_IFS_CW_MAX_S 10
681#define AR5K_DCU_LCL_IFS_AIFS 0x0ff00000 /* Arbitrated Interframe Space */
682#define AR5K_DCU_LCL_IFS_AIFS_S 20
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300683#define AR5K_DCU_LCL_IFS_AIFS_MAX 0xfc /* Anything above that can cause DCU to hang */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200684#define AR5K_QUEUE_DFS_LOCAL_IFS(_q) AR5K_QUEUE_REG(AR5K_DCU_LCL_IFS_BASE, _q)
685
686/*
687 * DCU retry limit registers
688 */
689#define AR5K_DCU_RETRY_LMT_BASE 0x1080 /* Register Address -Queue0 DCU_RETRY_LMT */
690#define AR5K_DCU_RETRY_LMT_SH_RETRY 0x0000000f /* Short retry limit mask */
691#define AR5K_DCU_RETRY_LMT_SH_RETRY_S 0
692#define AR5K_DCU_RETRY_LMT_LG_RETRY 0x000000f0 /* Long retry limit mask */
693#define AR5K_DCU_RETRY_LMT_LG_RETRY_S 4
694#define AR5K_DCU_RETRY_LMT_SSH_RETRY 0x00003f00 /* Station short retry limit mask (?) */
695#define AR5K_DCU_RETRY_LMT_SSH_RETRY_S 8
696#define AR5K_DCU_RETRY_LMT_SLG_RETRY 0x000fc000 /* Station long retry limit mask (?) */
697#define AR5K_DCU_RETRY_LMT_SLG_RETRY_S 14
698#define AR5K_QUEUE_DFS_RETRY_LIMIT(_q) AR5K_QUEUE_REG(AR5K_DCU_RETRY_LMT_BASE, _q)
699
700/*
701 * DCU channel time registers
702 */
703#define AR5K_DCU_CHAN_TIME_BASE 0x10c0 /* Register Address -Queue0 DCU_CHAN_TIME */
704#define AR5K_DCU_CHAN_TIME_DUR 0x000fffff /* Channel time duration */
705#define AR5K_DCU_CHAN_TIME_DUR_S 0
706#define AR5K_DCU_CHAN_TIME_ENABLE 0x00100000 /* Enable channel time */
707#define AR5K_QUEUE_DFS_CHANNEL_TIME(_q) AR5K_QUEUE_REG(AR5K_DCU_CHAN_TIME_BASE, _q)
708
709/*
710 * DCU misc registers [5211+]
711 *
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300712 * Note: Arbiter lockout control controls the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713 * behaviour on low priority queues when we have multiple queues
714 * with pending frames. Intra-frame lockout means we wait until
715 * the queue's current frame transmits (with post frame backoff and bursting)
716 * before we transmit anything else and global lockout means we
717 * wait for the whole queue to finish before higher priority queues
718 * can transmit (this is used on beacon and CAB queues).
719 * No lockout means there is no special handling.
720 */
721#define AR5K_DCU_MISC_BASE 0x1100 /* Register Address -Queue0 DCU_MISC */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300722#define AR5K_DCU_MISC_BACKOFF 0x0000003f /* Mask for backoff threshold */
723#define AR5K_DCU_MISC_ETS_RTS_POL 0x00000040 /* End of transmission series
724 station RTS/data failure count
725 reset policy (?) */
726#define AR5K_DCU_MISC_ETS_CW_POL 0x00000080 /* End of transmission series
727 CW reset policy */
728#define AR5K_DCU_MISC_FRAG_WAIT 0x00000100 /* Wait for next fragment */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200729#define AR5K_DCU_MISC_BACKOFF_FRAG 0x00000200 /* Enable backoff while bursting */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300730#define AR5K_DCU_MISC_HCFPOLL_ENABLE 0x00000800 /* CF - Poll enable */
731#define AR5K_DCU_MISC_BACKOFF_PERSIST 0x00001000 /* Persistent backoff */
732#define AR5K_DCU_MISC_FRMPRFTCH_ENABLE 0x00002000 /* Enable frame pre-fetch */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200733#define AR5K_DCU_MISC_VIRTCOL 0x0000c000 /* Mask for Virtual Collision (?) */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300734#define AR5K_DCU_MISC_VIRTCOL_NORMAL 0
735#define AR5K_DCU_MISC_VIRTCOL_IGNORE 1
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300736#define AR5K_DCU_MISC_BCN_ENABLE 0x00010000 /* Enable Beacon use */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200737#define AR5K_DCU_MISC_ARBLOCK_CTL 0x00060000 /* Arbiter lockout control mask */
738#define AR5K_DCU_MISC_ARBLOCK_CTL_S 17
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300739#define AR5K_DCU_MISC_ARBLOCK_CTL_NONE 0 /* No arbiter lockout */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200740#define AR5K_DCU_MISC_ARBLOCK_CTL_INTFRM 1 /* Intra-frame lockout */
741#define AR5K_DCU_MISC_ARBLOCK_CTL_GLOBAL 2 /* Global lockout */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300742#define AR5K_DCU_MISC_ARBLOCK_IGNORE 0x00080000 /* Ignore Arbiter lockout */
743#define AR5K_DCU_MISC_SEQ_NUM_INCR_DIS 0x00100000 /* Disable sequence number increment */
744#define AR5K_DCU_MISC_POST_FR_BKOFF_DIS 0x00200000 /* Disable post-frame backoff */
745#define AR5K_DCU_MISC_VIRT_COLL_POLICY 0x00400000 /* Virtual Collision cw policy */
746#define AR5K_DCU_MISC_BLOWN_IFS_POLICY 0x00800000 /* Blown IFS policy (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200747#define AR5K_DCU_MISC_SEQNUM_CTL 0x01000000 /* Sequence number control (?) */
748#define AR5K_QUEUE_DFS_MISC(_q) AR5K_QUEUE_REG(AR5K_DCU_MISC_BASE, _q)
749
750/*
751 * DCU frame sequence number registers
752 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300753#define AR5K_DCU_SEQNUM_BASE 0x1140
754#define AR5K_DCU_SEQNUM_M 0x00000fff
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200755#define AR5K_QUEUE_DFS_SEQNUM(_q) AR5K_QUEUE_REG(AR5K_DCU_SEQNUM_BASE, _q)
756
757/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300758 * DCU global IFS SIFS register
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200759 */
760#define AR5K_DCU_GBL_IFS_SIFS 0x1030
761#define AR5K_DCU_GBL_IFS_SIFS_M 0x0000ffff
762
763/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300764 * DCU global IFS slot interval register
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200765 */
766#define AR5K_DCU_GBL_IFS_SLOT 0x1070
767#define AR5K_DCU_GBL_IFS_SLOT_M 0x0000ffff
768
769/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300770 * DCU global IFS EIFS register
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200771 */
772#define AR5K_DCU_GBL_IFS_EIFS 0x10b0
773#define AR5K_DCU_GBL_IFS_EIFS_M 0x0000ffff
774
775/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300776 * DCU global IFS misc register
777 *
778 * LFSR stands for Linear Feedback Shift Register
779 * and it's used for generating pseudo-random
780 * number sequences.
781 *
782 * (If i understand corectly, random numbers are
783 * used for idle sensing -multiplied with cwmin/max etc-)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200784 */
785#define AR5K_DCU_GBL_IFS_MISC 0x10f0 /* Register Address */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300786#define AR5K_DCU_GBL_IFS_MISC_LFSR_SLICE 0x00000007 /* LFSR Slice Select */
787#define AR5K_DCU_GBL_IFS_MISC_TURBO_MODE 0x00000008 /* Turbo mode */
788#define AR5K_DCU_GBL_IFS_MISC_SIFS_DUR_USEC 0x000003f0 /* SIFS Duration mask */
789#define AR5K_DCU_GBL_IFS_MISC_USEC_DUR 0x000ffc00 /* USEC Duration mask */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300790#define AR5K_DCU_GBL_IFS_MISC_USEC_DUR_S 10
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300791#define AR5K_DCU_GBL_IFS_MISC_DCU_ARB_DELAY 0x00300000 /* DCU Arbiter delay mask */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300792#define AR5K_DCU_GBL_IFS_MISC_SIFS_CNT_RST 0x00400000 /* SIFS cnt reset policy (?) */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300793#define AR5K_DCU_GBL_IFS_MISC_AIFS_CNT_RST 0x00800000 /* AIFS cnt reset policy (?) */
794#define AR5K_DCU_GBL_IFS_MISC_RND_LFSR_SL_DIS 0x01000000 /* Disable random LFSR slice */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200795
796/*
797 * DCU frame prefetch control register
798 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300799#define AR5K_DCU_FP 0x1230 /* Register Address */
800#define AR5K_DCU_FP_NOBURST_DCU_EN 0x00000001 /* Enable non-burst prefetch on DCU (?) */
801#define AR5K_DCU_FP_NOBURST_EN 0x00000010 /* Enable non-burst prefetch (?) */
802#define AR5K_DCU_FP_BURST_DCU_EN 0x00000020 /* Enable burst prefetch on DCU (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200803
804/*
805 * DCU transmit pause control/status register
806 */
807#define AR5K_DCU_TXP 0x1270 /* Register Address */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300808#define AR5K_DCU_TXP_M 0x000003ff /* Tx pause mask */
809#define AR5K_DCU_TXP_STATUS 0x00010000 /* Tx pause status */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200810
811/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300812 * DCU transmit filter table 0 (32 entries)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200813 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300814#define AR5K_DCU_TX_FILTER_0_BASE 0x1038
815#define AR5K_DCU_TX_FILTER_0(_n) (AR5K_DCU_TX_FILTER_0_BASE + (_n * 64))
816
817/*
818 * DCU transmit filter table 1 (16 entries)
819 */
820#define AR5K_DCU_TX_FILTER_1_BASE 0x103c
821#define AR5K_DCU_TX_FILTER_1(_n) (AR5K_DCU_TX_FILTER_1_BASE + ((_n - 32) * 64))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200822
823/*
824 * DCU clear transmit filter register
825 */
826#define AR5K_DCU_TX_FILTER_CLR 0x143c
827
828/*
829 * DCU set transmit filter register
830 */
831#define AR5K_DCU_TX_FILTER_SET 0x147c
832
833/*
834 * Reset control register
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200835 */
836#define AR5K_RESET_CTL 0x4000 /* Register Address */
837#define AR5K_RESET_CTL_PCU 0x00000001 /* Protocol Control Unit reset */
838#define AR5K_RESET_CTL_DMA 0x00000002 /* DMA (Rx/Tx) reset [5210] */
839#define AR5K_RESET_CTL_BASEBAND 0x00000002 /* Baseband reset [5211+] */
840#define AR5K_RESET_CTL_MAC 0x00000004 /* MAC reset (PCU+Baseband ?) [5210] */
841#define AR5K_RESET_CTL_PHY 0x00000008 /* PHY reset [5210] */
842#define AR5K_RESET_CTL_PCI 0x00000010 /* PCI Core reset (interrupts etc) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200843
844/*
845 * Sleep control register
846 */
847#define AR5K_SLEEP_CTL 0x4004 /* Register Address */
848#define AR5K_SLEEP_CTL_SLDUR 0x0000ffff /* Sleep duration mask */
849#define AR5K_SLEEP_CTL_SLDUR_S 0
850#define AR5K_SLEEP_CTL_SLE 0x00030000 /* Sleep enable mask */
851#define AR5K_SLEEP_CTL_SLE_S 16
852#define AR5K_SLEEP_CTL_SLE_WAKE 0x00000000 /* Force chip awake */
853#define AR5K_SLEEP_CTL_SLE_SLP 0x00010000 /* Force chip sleep */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300854#define AR5K_SLEEP_CTL_SLE_ALLOW 0x00020000 /* Normal sleep policy */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200855#define AR5K_SLEEP_CTL_SLE_UNITS 0x00000008 /* [5211+] */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300856#define AR5K_SLEEP_CTL_DUR_TIM_POL 0x00040000 /* Sleep duration timing policy */
857#define AR5K_SLEEP_CTL_DUR_WRITE_POL 0x00080000 /* Sleep duration write policy */
858#define AR5K_SLEEP_CTL_SLE_POL 0x00100000 /* Sleep policy mode */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200859
860/*
861 * Interrupt pending register
862 */
863#define AR5K_INTPEND 0x4008
864#define AR5K_INTPEND_M 0x00000001
865
866/*
867 * Sleep force register
868 */
869#define AR5K_SFR 0x400c
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300870#define AR5K_SFR_EN 0x00000001
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200871
872/*
873 * PCI configuration register
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300874 * TODO: Fix LED stuff
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200875 */
876#define AR5K_PCICFG 0x4010 /* Register Address */
877#define AR5K_PCICFG_EEAE 0x00000001 /* Eeprom access enable [5210] */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300878#define AR5K_PCICFG_SLEEP_CLOCK_EN 0x00000002 /* Enable sleep clock */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200879#define AR5K_PCICFG_CLKRUNEN 0x00000004 /* CLKRUN enable [5211+] */
880#define AR5K_PCICFG_EESIZE 0x00000018 /* Mask for EEPROM size [5211+] */
881#define AR5K_PCICFG_EESIZE_S 3
882#define AR5K_PCICFG_EESIZE_4K 0 /* 4K */
883#define AR5K_PCICFG_EESIZE_8K 1 /* 8K */
884#define AR5K_PCICFG_EESIZE_16K 2 /* 16K */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300885#define AR5K_PCICFG_EESIZE_FAIL 3 /* Failed to get size [5211+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200886#define AR5K_PCICFG_LED 0x00000060 /* Led status [5211+] */
887#define AR5K_PCICFG_LED_NONE 0x00000000 /* Default [5211+] */
888#define AR5K_PCICFG_LED_PEND 0x00000020 /* Scan / Auth pending */
889#define AR5K_PCICFG_LED_ASSOC 0x00000040 /* Associated */
890#define AR5K_PCICFG_BUS_SEL 0x00000380 /* Mask for "bus select" [5211+] (?) */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300891#define AR5K_PCICFG_CBEFIX_DIS 0x00000400 /* Disable CBE fix */
892#define AR5K_PCICFG_SL_INTEN 0x00000800 /* Enable interrupts when asleep */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200893#define AR5K_PCICFG_LED_BCTL 0x00001000 /* Led blink (?) [5210] */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300894#define AR5K_PCICFG_RETRY_FIX 0x00001000 /* Enable pci core retry fix */
895#define AR5K_PCICFG_SL_INPEN 0x00002000 /* Sleep even whith pending interrupts*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200896#define AR5K_PCICFG_SPWR_DN 0x00010000 /* Mask for power status */
897#define AR5K_PCICFG_LEDMODE 0x000e0000 /* Ledmode [5211+] */
898#define AR5K_PCICFG_LEDMODE_PROP 0x00000000 /* Blink on standard traffic [5211+] */
899#define AR5K_PCICFG_LEDMODE_PROM 0x00020000 /* Default mode (blink on any traffic) [5211+] */
900#define AR5K_PCICFG_LEDMODE_PWR 0x00040000 /* Some other blinking mode (?) [5211+] */
901#define AR5K_PCICFG_LEDMODE_RAND 0x00060000 /* Random blinking (?) [5211+] */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300902#define AR5K_PCICFG_LEDBLINK 0x00700000 /* Led blink rate */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200903#define AR5K_PCICFG_LEDBLINK_S 20
Nick Kossifidis0bacdf32008-07-30 13:18:59 +0300904#define AR5K_PCICFG_LEDSLOW 0x00800000 /* Slowest led blink rate [5211+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200905#define AR5K_PCICFG_LEDSTATE \
906 (AR5K_PCICFG_LED | AR5K_PCICFG_LEDMODE | \
907 AR5K_PCICFG_LEDBLINK | AR5K_PCICFG_LEDSLOW)
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300908#define AR5K_PCICFG_SLEEP_CLOCK_RATE 0x03000000 /* Sleep clock rate */
909#define AR5K_PCICFG_SLEEP_CLOCK_RATE_S 24
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200910
911/*
912 * "General Purpose Input/Output" (GPIO) control register
913 *
914 * I'm not sure about this but after looking at the code
915 * for all chipsets here is what i got.
916 *
917 * We have 6 GPIOs (pins), each GPIO has 4 modes (2 bits)
918 * Mode 0 -> always input
919 * Mode 1 -> output when GPIODO for this GPIO is set to 0
920 * Mode 2 -> output when GPIODO for this GPIO is set to 1
921 * Mode 3 -> always output
922 *
923 * For more infos check out get_gpio/set_gpio and
924 * set_gpio_input/set_gpio_output functs.
925 * For more infos on gpio interrupt check out set_gpio_intr.
926 */
927#define AR5K_NUM_GPIO 6
928
929#define AR5K_GPIOCR 0x4014 /* Register Address */
930#define AR5K_GPIOCR_INT_ENA 0x00008000 /* Enable GPIO interrupt */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300931#define AR5K_GPIOCR_INT_SELL 0x00000000 /* Generate interrupt when pin is low */
932#define AR5K_GPIOCR_INT_SELH 0x00010000 /* Generate interrupt when pin is high */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200933#define AR5K_GPIOCR_IN(n) (0 << ((n) * 2)) /* Mode 0 for pin n */
934#define AR5K_GPIOCR_OUT0(n) (1 << ((n) * 2)) /* Mode 1 for pin n */
935#define AR5K_GPIOCR_OUT1(n) (2 << ((n) * 2)) /* Mode 2 for pin n */
936#define AR5K_GPIOCR_OUT(n) (3 << ((n) * 2)) /* Mode 3 for pin n */
937#define AR5K_GPIOCR_INT_SEL(n) ((n) << 12) /* Interrupt for GPIO pin n */
938
939/*
940 * "General Purpose Input/Output" (GPIO) data output register
941 */
942#define AR5K_GPIODO 0x4018
943
944/*
945 * "General Purpose Input/Output" (GPIO) data input register
946 */
947#define AR5K_GPIODI 0x401c
948#define AR5K_GPIODI_M 0x0000002f
949
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200950/*
951 * Silicon revision register
952 */
953#define AR5K_SREV 0x4020 /* Register Address */
954#define AR5K_SREV_REV 0x0000000f /* Mask for revision */
955#define AR5K_SREV_REV_S 0
956#define AR5K_SREV_VER 0x000000ff /* Mask for version */
957#define AR5K_SREV_VER_S 4
958
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300959/*
960 * TXE write posting register
961 */
962#define AR5K_TXEPOST 0x4028
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200963
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300964/*
965 * QCU sleep mask
966 */
967#define AR5K_QCU_SLEEP_MASK 0x402c
968
969/* 0x4068 is compression buffer configuration
970 * register on 5414 and pm configuration register
971 * on 5424 and newer pci-e chips. */
972
973/*
974 * Compression buffer configuration
975 * register (enable/disable) [5414]
976 */
977#define AR5K_5414_CBCFG 0x4068
978#define AR5K_5414_CBCFG_BUF_DIS 0x10 /* Disable buffer */
979
980/*
981 * PCI-E Power managment configuration
982 * and status register [5424+]
983 */
984#define AR5K_PCIE_PM_CTL 0x4068 /* Register address */
985/* Only 5424 */
986#define AR5K_PCIE_PM_CTL_L1_WHEN_D2 0x00000001 /* enable PCIe core enter L1
987 when d2_sleep_en is asserted */
988#define AR5K_PCIE_PM_CTL_L0_L0S_CLEAR 0x00000002 /* Clear L0 and L0S counters */
989#define AR5K_PCIE_PM_CTL_L0_L0S_EN 0x00000004 /* Start L0 nd L0S counters */
990#define AR5K_PCIE_PM_CTL_LDRESET_EN 0x00000008 /* Enable reset when link goes
991 down */
992/* Wake On Wireless */
993#define AR5K_PCIE_PM_CTL_PME_EN 0x00000010 /* PME Enable */
994#define AR5K_PCIE_PM_CTL_AUX_PWR_DET 0x00000020 /* Aux power detect */
995#define AR5K_PCIE_PM_CTL_PME_CLEAR 0x00000040 /* Clear PME */
996#define AR5K_PCIE_PM_CTL_PSM_D0 0x00000080
997#define AR5K_PCIE_PM_CTL_PSM_D1 0x00000100
998#define AR5K_PCIE_PM_CTL_PSM_D2 0x00000200
999#define AR5K_PCIE_PM_CTL_PSM_D3 0x00000400
1000
1001/*
1002 * PCI-E Workaround enable register
1003 */
1004#define AR5K_PCIE_WAEN 0x407c
1005
1006/*
1007 * PCI-E Serializer/Desirializer
1008 * registers
1009 */
1010#define AR5K_PCIE_SERDES 0x4080
1011#define AR5K_PCIE_SERDES_RESET 0x4084
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001012
1013/*====EEPROM REGISTERS====*/
1014
1015/*
1016 * EEPROM access registers
1017 *
1018 * Here we got a difference between 5210/5211-12
1019 * read data register for 5210 is at 0x6800 and
1020 * status register is at 0x6c00. There is also
1021 * no eeprom command register on 5210 and the
1022 * offsets are different.
1023 *
1024 * To read eeprom data for a specific offset:
1025 * 5210 - enable eeprom access (AR5K_PCICFG_EEAE)
1026 * read AR5K_EEPROM_BASE +(4 * offset)
1027 * check the eeprom status register
1028 * and read eeprom data register.
1029 *
1030 * 5211 - write offset to AR5K_EEPROM_BASE
1031 * 5212 write AR5K_EEPROM_CMD_READ on AR5K_EEPROM_CMD
1032 * check the eeprom status register
1033 * and read eeprom data register.
1034 *
1035 * To write eeprom data for a specific offset:
1036 * 5210 - enable eeprom access (AR5K_PCICFG_EEAE)
1037 * write data to AR5K_EEPROM_BASE +(4 * offset)
1038 * check the eeprom status register
1039 * 5211 - write AR5K_EEPROM_CMD_RESET on AR5K_EEPROM_CMD
1040 * 5212 write offset to AR5K_EEPROM_BASE
1041 * write data to data register
1042 * write AR5K_EEPROM_CMD_WRITE on AR5K_EEPROM_CMD
1043 * check the eeprom status register
1044 *
1045 * For more infos check eeprom_* functs and the ar5k.c
1046 * file posted in madwifi-devel mailing list.
1047 * http://sourceforge.net/mailarchive/message.php?msg_id=8966525
1048 *
1049 */
1050#define AR5K_EEPROM_BASE 0x6000
1051
1052/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001053 * EEPROM data register
1054 */
1055#define AR5K_EEPROM_DATA_5211 0x6004
1056#define AR5K_EEPROM_DATA_5210 0x6800
1057#define AR5K_EEPROM_DATA (ah->ah_version == AR5K_AR5210 ? \
1058 AR5K_EEPROM_DATA_5210 : AR5K_EEPROM_DATA_5211)
1059
1060/*
1061 * EEPROM command register
1062 */
1063#define AR5K_EEPROM_CMD 0x6008 /* Register Addres */
1064#define AR5K_EEPROM_CMD_READ 0x00000001 /* EEPROM read */
1065#define AR5K_EEPROM_CMD_WRITE 0x00000002 /* EEPROM write */
1066#define AR5K_EEPROM_CMD_RESET 0x00000004 /* EEPROM reset */
1067
1068/*
1069 * EEPROM status register
1070 */
1071#define AR5K_EEPROM_STAT_5210 0x6c00 /* Register Address [5210] */
1072#define AR5K_EEPROM_STAT_5211 0x600c /* Register Address [5211+] */
1073#define AR5K_EEPROM_STATUS (ah->ah_version == AR5K_AR5210 ? \
1074 AR5K_EEPROM_STAT_5210 : AR5K_EEPROM_STAT_5211)
1075#define AR5K_EEPROM_STAT_RDERR 0x00000001 /* EEPROM read failed */
1076#define AR5K_EEPROM_STAT_RDDONE 0x00000002 /* EEPROM read successful */
1077#define AR5K_EEPROM_STAT_WRERR 0x00000004 /* EEPROM write failed */
1078#define AR5K_EEPROM_STAT_WRDONE 0x00000008 /* EEPROM write successful */
1079
1080/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001081 * EEPROM config register
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001082 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001083#define AR5K_EEPROM_CFG 0x6010 /* Register Addres */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001084#define AR5K_EEPROM_CFG_SIZE 0x00000003 /* Size determination override */
1085#define AR5K_EEPROM_CFG_SIZE_AUTO 0
1086#define AR5K_EEPROM_CFG_SIZE_4KBIT 1
1087#define AR5K_EEPROM_CFG_SIZE_8KBIT 2
1088#define AR5K_EEPROM_CFG_SIZE_16KBIT 3
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001089#define AR5K_EEPROM_CFG_WR_WAIT_DIS 0x00000004 /* Disable write wait */
1090#define AR5K_EEPROM_CFG_CLK_RATE 0x00000018 /* Clock rate */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001091#define AR5K_EEPROM_CFG_CLK_RATE_S 3
1092#define AR5K_EEPROM_CFG_CLK_RATE_156KHZ 0
1093#define AR5K_EEPROM_CFG_CLK_RATE_312KHZ 1
1094#define AR5K_EEPROM_CFG_CLK_RATE_625KHZ 2
1095#define AR5K_EEPROM_CFG_PROT_KEY 0x00ffff00 /* Protection key */
1096#define AR5K_EEPROM_CFG_PROT_KEY_S 8
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001097#define AR5K_EEPROM_CFG_LIND_EN 0x01000000 /* Enable length indicator (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001098
1099
1100/*
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001101 * TODO: Wake On Wireless registers
1102 * Range 0x7000 - 0x7ce0
1103 */
1104
1105/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001106 * Protocol Control Unit (PCU) registers
1107 */
1108/*
1109 * Used for checking initial register writes
1110 * during channel reset (see reset func)
1111 */
1112#define AR5K_PCU_MIN 0x8000
1113#define AR5K_PCU_MAX 0x8fff
1114
1115/*
1116 * First station id register (MAC address in lower 32 bits)
1117 */
1118#define AR5K_STA_ID0 0x8000
1119
1120/*
1121 * Second station id register (MAC address in upper 16 bits)
1122 */
1123#define AR5K_STA_ID1 0x8004 /* Register Address */
1124#define AR5K_STA_ID1_AP 0x00010000 /* Set AP mode */
1125#define AR5K_STA_ID1_ADHOC 0x00020000 /* Set Ad-Hoc mode */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001126#define AR5K_STA_ID1_PWR_SV 0x00040000 /* Power save reporting */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001127#define AR5K_STA_ID1_NO_KEYSRCH 0x00080000 /* No key search */
1128#define AR5K_STA_ID1_NO_PSPOLL 0x00100000 /* No power save polling [5210] */
1129#define AR5K_STA_ID1_PCF_5211 0x00100000 /* Enable PCF on [5211+] */
1130#define AR5K_STA_ID1_PCF_5210 0x00200000 /* Enable PCF on [5210]*/
1131#define AR5K_STA_ID1_PCF (ah->ah_version == AR5K_AR5210 ? \
1132 AR5K_STA_ID1_PCF_5210 : AR5K_STA_ID1_PCF_5211)
1133#define AR5K_STA_ID1_DEFAULT_ANTENNA 0x00200000 /* Use default antenna */
1134#define AR5K_STA_ID1_DESC_ANTENNA 0x00400000 /* Update antenna from descriptor */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001135#define AR5K_STA_ID1_RTS_DEF_ANTENNA 0x00800000 /* Use default antenna for RTS */
1136#define AR5K_STA_ID1_ACKCTS_6MB 0x01000000 /* Use 6Mbit/s for ACK/CTS */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001137#define AR5K_STA_ID1_BASE_RATE_11B 0x02000000 /* Use 11b base rate for ACK/CTS [5211+] */
1138#define AR5K_STA_ID1_SELFGEN_DEF_ANT 0x04000000 /* Use def. antenna for self generated frames */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001139#define AR5K_STA_ID1_CRYPT_MIC_EN 0x08000000 /* Enable MIC */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001140#define AR5K_STA_ID1_KEYSRCH_MODE 0x10000000 /* Look up key when key id != 0 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001141#define AR5K_STA_ID1_PRESERVE_SEQ_NUM 0x20000000 /* Preserve sequence number */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001142#define AR5K_STA_ID1_CBCIV_ENDIAN 0x40000000 /* ??? */
1143#define AR5K_STA_ID1_KEYSRCH_MCAST 0x80000000 /* Do key cache search for mcast frames */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001144
1145/*
1146 * First BSSID register (MAC address, lower 32bits)
1147 */
1148#define AR5K_BSS_ID0 0x8008
1149
1150/*
1151 * Second BSSID register (MAC address in upper 16 bits)
1152 *
1153 * AID: Association ID
1154 */
1155#define AR5K_BSS_ID1 0x800c
1156#define AR5K_BSS_ID1_AID 0xffff0000
1157#define AR5K_BSS_ID1_AID_S 16
1158
1159/*
1160 * Backoff slot time register
1161 */
1162#define AR5K_SLOT_TIME 0x8010
1163
1164/*
1165 * ACK/CTS timeout register
1166 */
1167#define AR5K_TIME_OUT 0x8014 /* Register Address */
1168#define AR5K_TIME_OUT_ACK 0x00001fff /* ACK timeout mask */
1169#define AR5K_TIME_OUT_ACK_S 0
1170#define AR5K_TIME_OUT_CTS 0x1fff0000 /* CTS timeout mask */
1171#define AR5K_TIME_OUT_CTS_S 16
1172
1173/*
1174 * RSSI threshold register
1175 */
1176#define AR5K_RSSI_THR 0x8018 /* Register Address */
1177#define AR5K_RSSI_THR_M 0x000000ff /* Mask for RSSI threshold [5211+] */
1178#define AR5K_RSSI_THR_BMISS_5210 0x00000700 /* Mask for Beacon Missed threshold [5210] */
1179#define AR5K_RSSI_THR_BMISS_5210_S 8
1180#define AR5K_RSSI_THR_BMISS_5211 0x0000ff00 /* Mask for Beacon Missed threshold [5211+] */
1181#define AR5K_RSSI_THR_BMISS_5211_S 8
1182#define AR5K_RSSI_THR_BMISS (ah->ah_version == AR5K_AR5210 ? \
1183 AR5K_RSSI_THR_BMISS_5210 : AR5K_RSSI_THR_BMISS_5211)
1184#define AR5K_RSSI_THR_BMISS_S 8
1185
1186/*
1187 * 5210 has more PCU registers because there is no QCU/DCU
1188 * so queue parameters are set here, this way a lot common
1189 * registers have different address for 5210. To make things
1190 * easier we define a macro based on ah->ah_version for common
1191 * registers with different addresses and common flags.
1192 */
1193
1194/*
1195 * Retry limit register
1196 *
1197 * Retry limit register for 5210 (no QCU/DCU so it's done in PCU)
1198 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001199#define AR5K_NODCU_RETRY_LMT 0x801c /* Register Address */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001200#define AR5K_NODCU_RETRY_LMT_SH_RETRY 0x0000000f /* Short retry limit mask */
1201#define AR5K_NODCU_RETRY_LMT_SH_RETRY_S 0
1202#define AR5K_NODCU_RETRY_LMT_LG_RETRY 0x000000f0 /* Long retry mask */
1203#define AR5K_NODCU_RETRY_LMT_LG_RETRY_S 4
1204#define AR5K_NODCU_RETRY_LMT_SSH_RETRY 0x00003f00 /* Station short retry limit mask */
1205#define AR5K_NODCU_RETRY_LMT_SSH_RETRY_S 8
1206#define AR5K_NODCU_RETRY_LMT_SLG_RETRY 0x000fc000 /* Station long retry limit mask */
1207#define AR5K_NODCU_RETRY_LMT_SLG_RETRY_S 14
1208#define AR5K_NODCU_RETRY_LMT_CW_MIN 0x3ff00000 /* Minimum contention window mask */
1209#define AR5K_NODCU_RETRY_LMT_CW_MIN_S 20
1210
1211/*
1212 * Transmit latency register
1213 */
1214#define AR5K_USEC_5210 0x8020 /* Register Address [5210] */
1215#define AR5K_USEC_5211 0x801c /* Register Address [5211+] */
1216#define AR5K_USEC (ah->ah_version == AR5K_AR5210 ? \
1217 AR5K_USEC_5210 : AR5K_USEC_5211)
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001218#define AR5K_USEC_1 0x0000007f /* clock cycles for 1us */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001219#define AR5K_USEC_1_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001220#define AR5K_USEC_32 0x00003f80 /* clock cycles for 1us while on 32Mhz clock */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001221#define AR5K_USEC_32_S 7
1222#define AR5K_USEC_TX_LATENCY_5211 0x007fc000
1223#define AR5K_USEC_TX_LATENCY_5211_S 14
1224#define AR5K_USEC_RX_LATENCY_5211 0x1f800000
1225#define AR5K_USEC_RX_LATENCY_5211_S 23
1226#define AR5K_USEC_TX_LATENCY_5210 0x000fc000 /* also for 5311 */
1227#define AR5K_USEC_TX_LATENCY_5210_S 14
1228#define AR5K_USEC_RX_LATENCY_5210 0x03f00000 /* also for 5311 */
1229#define AR5K_USEC_RX_LATENCY_5210_S 20
1230
1231/*
1232 * PCU beacon control register
1233 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001234#define AR5K_BEACON_5210 0x8024 /*Register Address [5210] */
1235#define AR5K_BEACON_5211 0x8020 /*Register Address [5211+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001236#define AR5K_BEACON (ah->ah_version == AR5K_AR5210 ? \
1237 AR5K_BEACON_5210 : AR5K_BEACON_5211)
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001238#define AR5K_BEACON_PERIOD 0x0000ffff /* Mask for beacon period */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001239#define AR5K_BEACON_PERIOD_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001240#define AR5K_BEACON_TIM 0x007f0000 /* Mask for TIM offset */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001241#define AR5K_BEACON_TIM_S 16
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001242#define AR5K_BEACON_ENABLE 0x00800000 /* Enable beacons */
1243#define AR5K_BEACON_RESET_TSF 0x01000000 /* Force TSF reset */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001244
1245/*
1246 * CFP period register
1247 */
1248#define AR5K_CFP_PERIOD_5210 0x8028
1249#define AR5K_CFP_PERIOD_5211 0x8024
1250#define AR5K_CFP_PERIOD (ah->ah_version == AR5K_AR5210 ? \
1251 AR5K_CFP_PERIOD_5210 : AR5K_CFP_PERIOD_5211)
1252
1253/*
1254 * Next beacon time register
1255 */
1256#define AR5K_TIMER0_5210 0x802c
1257#define AR5K_TIMER0_5211 0x8028
1258#define AR5K_TIMER0 (ah->ah_version == AR5K_AR5210 ? \
1259 AR5K_TIMER0_5210 : AR5K_TIMER0_5211)
1260
1261/*
1262 * Next DMA beacon alert register
1263 */
1264#define AR5K_TIMER1_5210 0x8030
1265#define AR5K_TIMER1_5211 0x802c
1266#define AR5K_TIMER1 (ah->ah_version == AR5K_AR5210 ? \
1267 AR5K_TIMER1_5210 : AR5K_TIMER1_5211)
1268
1269/*
1270 * Next software beacon alert register
1271 */
1272#define AR5K_TIMER2_5210 0x8034
1273#define AR5K_TIMER2_5211 0x8030
1274#define AR5K_TIMER2 (ah->ah_version == AR5K_AR5210 ? \
1275 AR5K_TIMER2_5210 : AR5K_TIMER2_5211)
1276
1277/*
1278 * Next ATIM window time register
1279 */
1280#define AR5K_TIMER3_5210 0x8038
1281#define AR5K_TIMER3_5211 0x8034
1282#define AR5K_TIMER3 (ah->ah_version == AR5K_AR5210 ? \
1283 AR5K_TIMER3_5210 : AR5K_TIMER3_5211)
1284
1285
1286/*
1287 * 5210 First inter frame spacing register (IFS)
1288 */
1289#define AR5K_IFS0 0x8040
1290#define AR5K_IFS0_SIFS 0x000007ff
1291#define AR5K_IFS0_SIFS_S 0
1292#define AR5K_IFS0_DIFS 0x007ff800
1293#define AR5K_IFS0_DIFS_S 11
1294
1295/*
1296 * 5210 Second inter frame spacing register (IFS)
1297 */
1298#define AR5K_IFS1 0x8044
1299#define AR5K_IFS1_PIFS 0x00000fff
1300#define AR5K_IFS1_PIFS_S 0
1301#define AR5K_IFS1_EIFS 0x03fff000
1302#define AR5K_IFS1_EIFS_S 12
1303#define AR5K_IFS1_CS_EN 0x04000000
1304
1305
1306/*
1307 * CFP duration register
1308 */
1309#define AR5K_CFP_DUR_5210 0x8048
1310#define AR5K_CFP_DUR_5211 0x8038
1311#define AR5K_CFP_DUR (ah->ah_version == AR5K_AR5210 ? \
1312 AR5K_CFP_DUR_5210 : AR5K_CFP_DUR_5211)
1313
1314/*
1315 * Receive filter register
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001316 */
1317#define AR5K_RX_FILTER_5210 0x804c /* Register Address [5210] */
1318#define AR5K_RX_FILTER_5211 0x803c /* Register Address [5211+] */
1319#define AR5K_RX_FILTER (ah->ah_version == AR5K_AR5210 ? \
1320 AR5K_RX_FILTER_5210 : AR5K_RX_FILTER_5211)
1321#define AR5K_RX_FILTER_UCAST 0x00000001 /* Don't filter unicast frames */
1322#define AR5K_RX_FILTER_MCAST 0x00000002 /* Don't filter multicast frames */
1323#define AR5K_RX_FILTER_BCAST 0x00000004 /* Don't filter broadcast frames */
1324#define AR5K_RX_FILTER_CONTROL 0x00000008 /* Don't filter control frames */
1325#define AR5K_RX_FILTER_BEACON 0x00000010 /* Don't filter beacon frames */
1326#define AR5K_RX_FILTER_PROM 0x00000020 /* Set promiscuous mode */
1327#define AR5K_RX_FILTER_XRPOLL 0x00000040 /* Don't filter XR poll frame [5212+] */
1328#define AR5K_RX_FILTER_PROBEREQ 0x00000080 /* Don't filter probe requests [5212+] */
1329#define AR5K_RX_FILTER_PHYERR_5212 0x00000100 /* Don't filter phy errors [5212+] */
1330#define AR5K_RX_FILTER_RADARERR_5212 0x00000200 /* Don't filter phy radar errors [5212+] */
1331#define AR5K_RX_FILTER_PHYERR_5211 0x00000040 /* [5211] */
1332#define AR5K_RX_FILTER_RADARERR_5211 0x00000080 /* [5211] */
1333#define AR5K_RX_FILTER_PHYERR \
1334 ((ah->ah_version == AR5K_AR5211 ? \
1335 AR5K_RX_FILTER_PHYERR_5211 : AR5K_RX_FILTER_PHYERR_5212))
1336#define AR5K_RX_FILTER_RADARERR \
1337 ((ah->ah_version == AR5K_AR5211 ? \
1338 AR5K_RX_FILTER_RADARERR_5211 : AR5K_RX_FILTER_RADARERR_5212))
1339
1340/*
1341 * Multicast filter register (lower 32 bits)
1342 */
1343#define AR5K_MCAST_FILTER0_5210 0x8050
1344#define AR5K_MCAST_FILTER0_5211 0x8040
1345#define AR5K_MCAST_FILTER0 (ah->ah_version == AR5K_AR5210 ? \
1346 AR5K_MCAST_FILTER0_5210 : AR5K_MCAST_FILTER0_5211)
1347
1348/*
1349 * Multicast filter register (higher 16 bits)
1350 */
1351#define AR5K_MCAST_FILTER1_5210 0x8054
1352#define AR5K_MCAST_FILTER1_5211 0x8044
1353#define AR5K_MCAST_FILTER1 (ah->ah_version == AR5K_AR5210 ? \
1354 AR5K_MCAST_FILTER1_5210 : AR5K_MCAST_FILTER1_5211)
1355
1356
1357/*
1358 * Transmit mask register (lower 32 bits) [5210]
1359 */
1360#define AR5K_TX_MASK0 0x8058
1361
1362/*
1363 * Transmit mask register (higher 16 bits) [5210]
1364 */
1365#define AR5K_TX_MASK1 0x805c
1366
1367/*
1368 * Clear transmit mask [5210]
1369 */
1370#define AR5K_CLR_TMASK 0x8060
1371
1372/*
1373 * Trigger level register (before transmission) [5210]
1374 */
1375#define AR5K_TRIG_LVL 0x8064
1376
1377
1378/*
1379 * PCU control register
1380 *
1381 * Only DIS_RX is used in the code, the rest i guess are
1382 * for tweaking/diagnostics.
1383 */
1384#define AR5K_DIAG_SW_5210 0x8068 /* Register Address [5210] */
1385#define AR5K_DIAG_SW_5211 0x8048 /* Register Address [5211+] */
1386#define AR5K_DIAG_SW (ah->ah_version == AR5K_AR5210 ? \
1387 AR5K_DIAG_SW_5210 : AR5K_DIAG_SW_5211)
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001388#define AR5K_DIAG_SW_DIS_WEP_ACK 0x00000001 /* Disable ACKs if WEP key is invalid */
1389#define AR5K_DIAG_SW_DIS_ACK 0x00000002 /* Disable ACKs */
1390#define AR5K_DIAG_SW_DIS_CTS 0x00000004 /* Disable CTSs */
1391#define AR5K_DIAG_SW_DIS_ENC 0x00000008 /* Disable encryption */
1392#define AR5K_DIAG_SW_DIS_DEC 0x00000010 /* Disable decryption */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001393#define AR5K_DIAG_SW_DIS_TX 0x00000020 /* Disable transmit [5210] */
1394#define AR5K_DIAG_SW_DIS_RX_5210 0x00000040 /* Disable recieve */
1395#define AR5K_DIAG_SW_DIS_RX_5211 0x00000020
1396#define AR5K_DIAG_SW_DIS_RX (ah->ah_version == AR5K_AR5210 ? \
1397 AR5K_DIAG_SW_DIS_RX_5210 : AR5K_DIAG_SW_DIS_RX_5211)
1398#define AR5K_DIAG_SW_LOOP_BACK_5210 0x00000080 /* Loopback (i guess it goes with DIS_TX) [5210] */
1399#define AR5K_DIAG_SW_LOOP_BACK_5211 0x00000040
1400#define AR5K_DIAG_SW_LOOP_BACK (ah->ah_version == AR5K_AR5210 ? \
1401 AR5K_DIAG_SW_LOOP_BACK_5210 : AR5K_DIAG_SW_LOOP_BACK_5211)
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001402#define AR5K_DIAG_SW_CORR_FCS_5210 0x00000100 /* Corrupted FCS */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001403#define AR5K_DIAG_SW_CORR_FCS_5211 0x00000080
1404#define AR5K_DIAG_SW_CORR_FCS (ah->ah_version == AR5K_AR5210 ? \
1405 AR5K_DIAG_SW_CORR_FCS_5210 : AR5K_DIAG_SW_CORR_FCS_5211)
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001406#define AR5K_DIAG_SW_CHAN_INFO_5210 0x00000200 /* Dump channel info */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001407#define AR5K_DIAG_SW_CHAN_INFO_5211 0x00000100
1408#define AR5K_DIAG_SW_CHAN_INFO (ah->ah_version == AR5K_AR5210 ? \
1409 AR5K_DIAG_SW_CHAN_INFO_5210 : AR5K_DIAG_SW_CHAN_INFO_5211)
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001410#define AR5K_DIAG_SW_EN_SCRAM_SEED_5210 0x00000400 /* Enable fixed scrambler seed */
1411#define AR5K_DIAG_SW_EN_SCRAM_SEED_5211 0x00000200
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001412#define AR5K_DIAG_SW_EN_SCRAM_SEED (ah->ah_version == AR5K_AR5210 ? \
1413 AR5K_DIAG_SW_EN_SCRAM_SEED_5210 : AR5K_DIAG_SW_EN_SCRAM_SEED_5211)
1414#define AR5K_DIAG_SW_ECO_ENABLE 0x00000400 /* [5211+] */
1415#define AR5K_DIAG_SW_SCVRAM_SEED 0x0003f800 /* [5210] */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001416#define AR5K_DIAG_SW_SCRAM_SEED_M 0x0001fc00 /* Scrambler seed mask */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001417#define AR5K_DIAG_SW_SCRAM_SEED_S 10
1418#define AR5K_DIAG_SW_DIS_SEQ_INC 0x00040000 /* Disable seqnum increment (?)[5210] */
1419#define AR5K_DIAG_SW_FRAME_NV0_5210 0x00080000
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001420#define AR5K_DIAG_SW_FRAME_NV0_5211 0x00020000 /* Accept frames of non-zero protocol number */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001421#define AR5K_DIAG_SW_FRAME_NV0 (ah->ah_version == AR5K_AR5210 ? \
1422 AR5K_DIAG_SW_FRAME_NV0_5210 : AR5K_DIAG_SW_FRAME_NV0_5211)
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001423#define AR5K_DIAG_SW_OBSPT_M 0x000c0000 /* Observation point select (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001424#define AR5K_DIAG_SW_OBSPT_S 18
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001425#define AR5K_DIAG_SW_RX_CLEAR_HIGH 0x0010000 /* Force RX Clear high */
1426#define AR5K_DIAG_SW_IGNORE_CARR_SENSE 0x0020000 /* Ignore virtual carrier sense */
Nick Kossifidis509a1062008-09-29 01:23:07 +03001427#define AR5K_DIAG_SW_CHANEL_IDLE_HIGH 0x0040000 /* Force channel idle high */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001428#define AR5K_DIAG_SW_PHEAR_ME 0x0080000 /* ??? */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001429
1430/*
1431 * TSF (clock) register (lower 32 bits)
1432 */
1433#define AR5K_TSF_L32_5210 0x806c
1434#define AR5K_TSF_L32_5211 0x804c
1435#define AR5K_TSF_L32 (ah->ah_version == AR5K_AR5210 ? \
1436 AR5K_TSF_L32_5210 : AR5K_TSF_L32_5211)
1437
1438/*
1439 * TSF (clock) register (higher 32 bits)
1440 */
1441#define AR5K_TSF_U32_5210 0x8070
1442#define AR5K_TSF_U32_5211 0x8050
1443#define AR5K_TSF_U32 (ah->ah_version == AR5K_AR5210 ? \
1444 AR5K_TSF_U32_5210 : AR5K_TSF_U32_5211)
1445
1446/*
1447 * Last beacon timestamp register
1448 */
1449#define AR5K_LAST_TSTP 0x8080
1450
1451/*
1452 * ADDAC test register [5211+]
1453 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001454#define AR5K_ADDAC_TEST 0x8054 /* Register Address */
1455#define AR5K_ADDAC_TEST_TXCONT 0x00000001 /* Test continuous tx */
1456#define AR5K_ADDAC_TEST_TST_MODE 0x00000002 /* Test mode */
1457#define AR5K_ADDAC_TEST_LOOP_EN 0x00000004 /* Enable loop */
1458#define AR5K_ADDAC_TEST_LOOP_LEN 0x00000008 /* Loop length (field) */
1459#define AR5K_ADDAC_TEST_USE_U8 0x00004000 /* Use upper 8 bits */
1460#define AR5K_ADDAC_TEST_MSB 0x00008000 /* State of MSB */
1461#define AR5K_ADDAC_TEST_TRIG_SEL 0x00010000 /* Trigger select */
1462#define AR5K_ADDAC_TEST_TRIG_PTY 0x00020000 /* Trigger polarity */
1463#define AR5K_ADDAC_TEST_RXCONT 0x00040000 /* Continuous capture */
1464#define AR5K_ADDAC_TEST_CAPTURE 0x00080000 /* Begin capture */
1465#define AR5K_ADDAC_TEST_TST_ARM 0x00100000 /* Test ARM (Adaptive Radio Mode ?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001466
1467/*
1468 * Default antenna register [5211+]
1469 */
1470#define AR5K_DEFAULT_ANTENNA 0x8058
1471
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001472/*
1473 * Frame control QoS mask register (?) [5211+]
1474 * (FC_QOS_MASK)
1475 */
1476#define AR5K_FRAME_CTL_QOSM 0x805c
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001477
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001478/*
1479 * Seq mask register (?) [5211+]
1480 */
1481#define AR5K_SEQ_MASK 0x8060
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001482
1483/*
1484 * Retry count register [5210]
1485 */
1486#define AR5K_RETRY_CNT 0x8084 /* Register Address [5210] */
1487#define AR5K_RETRY_CNT_SSH 0x0000003f /* Station short retry count (?) */
1488#define AR5K_RETRY_CNT_SLG 0x00000fc0 /* Station long retry count (?) */
1489
1490/*
1491 * Back-off status register [5210]
1492 */
1493#define AR5K_BACKOFF 0x8088 /* Register Address [5210] */
1494#define AR5K_BACKOFF_CW 0x000003ff /* Backoff Contention Window (?) */
1495#define AR5K_BACKOFF_CNT 0x03ff0000 /* Backoff count (?) */
1496
1497
1498
1499/*
1500 * NAV register (current)
1501 */
1502#define AR5K_NAV_5210 0x808c
1503#define AR5K_NAV_5211 0x8084
1504#define AR5K_NAV (ah->ah_version == AR5K_AR5210 ? \
1505 AR5K_NAV_5210 : AR5K_NAV_5211)
1506
1507/*
1508 * RTS success register
1509 */
1510#define AR5K_RTS_OK_5210 0x8090
1511#define AR5K_RTS_OK_5211 0x8088
1512#define AR5K_RTS_OK (ah->ah_version == AR5K_AR5210 ? \
1513 AR5K_RTS_OK_5210 : AR5K_RTS_OK_5211)
1514
1515/*
1516 * RTS failure register
1517 */
1518#define AR5K_RTS_FAIL_5210 0x8094
1519#define AR5K_RTS_FAIL_5211 0x808c
1520#define AR5K_RTS_FAIL (ah->ah_version == AR5K_AR5210 ? \
1521 AR5K_RTS_FAIL_5210 : AR5K_RTS_FAIL_5211)
1522
1523/*
1524 * ACK failure register
1525 */
1526#define AR5K_ACK_FAIL_5210 0x8098
1527#define AR5K_ACK_FAIL_5211 0x8090
1528#define AR5K_ACK_FAIL (ah->ah_version == AR5K_AR5210 ? \
1529 AR5K_ACK_FAIL_5210 : AR5K_ACK_FAIL_5211)
1530
1531/*
1532 * FCS failure register
1533 */
1534#define AR5K_FCS_FAIL_5210 0x809c
1535#define AR5K_FCS_FAIL_5211 0x8094
1536#define AR5K_FCS_FAIL (ah->ah_version == AR5K_AR5210 ? \
1537 AR5K_FCS_FAIL_5210 : AR5K_FCS_FAIL_5211)
1538
1539/*
1540 * Beacon count register
1541 */
1542#define AR5K_BEACON_CNT_5210 0x80a0
1543#define AR5K_BEACON_CNT_5211 0x8098
1544#define AR5K_BEACON_CNT (ah->ah_version == AR5K_AR5210 ? \
1545 AR5K_BEACON_CNT_5210 : AR5K_BEACON_CNT_5211)
1546
1547
1548/*===5212 Specific PCU registers===*/
1549
1550/*
1551 * XR (eXtended Range) mode register
1552 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001553#define AR5K_XRMODE 0x80c0 /* Register Address */
1554#define AR5K_XRMODE_POLL_TYPE_M 0x0000003f /* Mask for Poll type (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001555#define AR5K_XRMODE_POLL_TYPE_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001556#define AR5K_XRMODE_POLL_SUBTYPE_M 0x0000003c /* Mask for Poll subtype (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001557#define AR5K_XRMODE_POLL_SUBTYPE_S 2
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001558#define AR5K_XRMODE_POLL_WAIT_ALL 0x00000080 /* Wait for poll */
1559#define AR5K_XRMODE_SIFS_DELAY 0x000fff00 /* Mask for SIFS delay */
1560#define AR5K_XRMODE_FRAME_HOLD_M 0xfff00000 /* Mask for frame hold (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001561#define AR5K_XRMODE_FRAME_HOLD_S 20
1562
1563/*
1564 * XR delay register
1565 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001566#define AR5K_XRDELAY 0x80c4 /* Register Address */
1567#define AR5K_XRDELAY_SLOT_DELAY_M 0x0000ffff /* Mask for slot delay */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001568#define AR5K_XRDELAY_SLOT_DELAY_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001569#define AR5K_XRDELAY_CHIRP_DELAY_M 0xffff0000 /* Mask for CHIRP data delay */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001570#define AR5K_XRDELAY_CHIRP_DELAY_S 16
1571
1572/*
1573 * XR timeout register
1574 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001575#define AR5K_XRTIMEOUT 0x80c8 /* Register Address */
1576#define AR5K_XRTIMEOUT_CHIRP_M 0x0000ffff /* Mask for CHIRP timeout */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001577#define AR5K_XRTIMEOUT_CHIRP_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001578#define AR5K_XRTIMEOUT_POLL_M 0xffff0000 /* Mask for Poll timeout */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001579#define AR5K_XRTIMEOUT_POLL_S 16
1580
1581/*
1582 * XR chirp register
1583 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001584#define AR5K_XRCHIRP 0x80cc /* Register Address */
1585#define AR5K_XRCHIRP_SEND 0x00000001 /* Send CHIRP */
1586#define AR5K_XRCHIRP_GAP 0xffff0000 /* Mask for CHIRP gap (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001587
1588/*
1589 * XR stomp register
1590 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001591#define AR5K_XRSTOMP 0x80d0 /* Register Address */
1592#define AR5K_XRSTOMP_TX 0x00000001 /* Stomp Tx (?) */
1593#define AR5K_XRSTOMP_RX 0x00000002 /* Stomp Rx (?) */
1594#define AR5K_XRSTOMP_TX_RSSI 0x00000004 /* Stomp Tx RSSI (?) */
1595#define AR5K_XRSTOMP_TX_BSSID 0x00000008 /* Stomp Tx BSSID (?) */
1596#define AR5K_XRSTOMP_DATA 0x00000010 /* Stomp data (?)*/
1597#define AR5K_XRSTOMP_RSSI_THRES 0x0000ff00 /* Mask for XR RSSI threshold */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001598
1599/*
1600 * First enhanced sleep register
1601 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001602#define AR5K_SLEEP0 0x80d4 /* Register Address */
1603#define AR5K_SLEEP0_NEXT_DTIM 0x0007ffff /* Mask for next DTIM (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001604#define AR5K_SLEEP0_NEXT_DTIM_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001605#define AR5K_SLEEP0_ASSUME_DTIM 0x00080000 /* Assume DTIM */
1606#define AR5K_SLEEP0_ENH_SLEEP_EN 0x00100000 /* Enable enchanced sleep control */
1607#define AR5K_SLEEP0_CABTO 0xff000000 /* Mask for CAB Time Out */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001608#define AR5K_SLEEP0_CABTO_S 24
1609
1610/*
1611 * Second enhanced sleep register
1612 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001613#define AR5K_SLEEP1 0x80d8 /* Register Address */
1614#define AR5K_SLEEP1_NEXT_TIM 0x0007ffff /* Mask for next TIM (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001615#define AR5K_SLEEP1_NEXT_TIM_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001616#define AR5K_SLEEP1_BEACON_TO 0xff000000 /* Mask for Beacon Time Out */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001617#define AR5K_SLEEP1_BEACON_TO_S 24
1618
1619/*
1620 * Third enhanced sleep register
1621 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001622#define AR5K_SLEEP2 0x80dc /* Register Address */
1623#define AR5K_SLEEP2_TIM_PER 0x0000ffff /* Mask for TIM period (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001624#define AR5K_SLEEP2_TIM_PER_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001625#define AR5K_SLEEP2_DTIM_PER 0xffff0000 /* Mask for DTIM period (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001626#define AR5K_SLEEP2_DTIM_PER_S 16
1627
1628/*
1629 * BSSID mask registers
1630 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001631#define AR5K_BSS_IDM0 0x80e0 /* Upper bits */
1632#define AR5K_BSS_IDM1 0x80e4 /* Lower bits */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001633
1634/*
1635 * TX power control (TPC) register
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001636 *
1637 * XXX: PCDAC steps (0.5dbm) or DBM ?
1638 *
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001639 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001640#define AR5K_TXPC 0x80e8 /* Register Address */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001641#define AR5K_TXPC_ACK_M 0x0000003f /* ACK tx power */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001642#define AR5K_TXPC_ACK_S 0
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001643#define AR5K_TXPC_CTS_M 0x00003f00 /* CTS tx power */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001644#define AR5K_TXPC_CTS_S 8
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001645#define AR5K_TXPC_CHIRP_M 0x003f0000 /* CHIRP tx power */
1646#define AR5K_TXPC_CHIRP_S 16
1647#define AR5K_TXPC_DOPPLER 0x0f000000 /* Doppler chirp span (?) */
1648#define AR5K_TXPC_DOPPLER_S 24
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001649
1650/*
1651 * Profile count registers
1652 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001653#define AR5K_PROFCNT_TX 0x80ec /* Tx count */
1654#define AR5K_PROFCNT_RX 0x80f0 /* Rx count */
1655#define AR5K_PROFCNT_RXCLR 0x80f4 /* Clear Rx count */
1656#define AR5K_PROFCNT_CYCLE 0x80f8 /* Cycle count (?) */
1657
1658/*
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001659 * Quiet period control registers
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001660 */
1661#define AR5K_QUIET_CTL1 0x80fc /* Register Address */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001662#define AR5K_QUIET_CTL1_NEXT_QT_TSF 0x0000ffff /* Next quiet period TSF (TU) */
Nick Kossifidis509a1062008-09-29 01:23:07 +03001663#define AR5K_QUIET_CTL1_NEXT_QT_TSF_S 0
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001664#define AR5K_QUIET_CTL1_QT_EN 0x00010000 /* Enable quiet period */
1665#define AR5K_QUIET_CTL1_ACK_CTS_EN 0x00020000 /* Send ACK/CTS during quiet period */
1666
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001667#define AR5K_QUIET_CTL2 0x8100 /* Register Address */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001668#define AR5K_QUIET_CTL2_QT_PER 0x0000ffff /* Mask for quiet period periodicity */
1669#define AR5K_QUIET_CTL2_QT_PER_S 0
1670#define AR5K_QUIET_CTL2_QT_DUR 0xffff0000 /* Mask for quiet period duration */
1671#define AR5K_QUIET_CTL2_QT_DUR_S 16
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001672
1673/*
1674 * TSF parameter register
1675 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001676#define AR5K_TSF_PARM 0x8104 /* Register Address */
1677#define AR5K_TSF_PARM_INC_M 0x000000ff /* Mask for TSF increment */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001678#define AR5K_TSF_PARM_INC_S 0
1679
1680/*
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001681 * QoS NOACK policy
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001682 */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001683#define AR5K_QOS_NOACK 0x8108 /* Register Address */
1684#define AR5K_QOS_NOACK_2BIT_VALUES 0x0000000f /* ??? */
1685#define AR5K_QOS_NOACK_2BIT_VALUES_S 0
1686#define AR5K_QOS_NOACK_BIT_OFFSET 0x00000070 /* ??? */
1687#define AR5K_QOS_NOACK_BIT_OFFSET_S 4
1688#define AR5K_QOS_NOACK_BYTE_OFFSET 0x00000180 /* ??? */
1689#define AR5K_QOS_NOACK_BYTE_OFFSET_S 8
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001690
1691/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001692 * PHY error filter register
1693 */
1694#define AR5K_PHY_ERR_FIL 0x810c
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001695#define AR5K_PHY_ERR_FIL_RADAR 0x00000020 /* Radar signal */
1696#define AR5K_PHY_ERR_FIL_OFDM 0x00020000 /* OFDM false detect (ANI) */
1697#define AR5K_PHY_ERR_FIL_CCK 0x02000000 /* CCK false detect (ANI) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001698
1699/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001700 * XR latency register
1701 */
1702#define AR5K_XRLAT_TX 0x8110
1703
1704/*
1705 * ACK SIFS register
1706 */
1707#define AR5K_ACKSIFS 0x8114 /* Register Address */
1708#define AR5K_ACKSIFS_INC 0x00000000 /* ACK SIFS Increment (field) */
1709
1710/*
1711 * MIC QoS control register (?)
1712 */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001713#define AR5K_MIC_QOS_CTL 0x8118 /* Register Address */
1714#define AR5K_MIC_QOS_CTL_OFF(_n) (1 << (_n * 2))
1715#define AR5K_MIC_QOS_CTL_MQ_EN 0x00010000 /* Enable MIC QoS */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001716
1717/*
1718 * MIC QoS select register (?)
1719 */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001720#define AR5K_MIC_QOS_SEL 0x811c
1721#define AR5K_MIC_QOS_SEL_OFF(_n) (1 << (_n * 4))
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001722
1723/*
1724 * Misc mode control register (?)
1725 */
1726#define AR5K_MISC_MODE 0x8120 /* Register Address */
1727#define AR5K_MISC_MODE_FBSSID_MATCH 0x00000001 /* Force BSSID match */
1728#define AR5K_MISC_MODE_ACKSIFS_MEM 0x00000002 /* ACK SIFS memory (?) */
1729/* more bits */
1730
1731/*
1732 * OFDM Filter counter
1733 */
1734#define AR5K_OFDM_FIL_CNT 0x8124
1735
1736/*
1737 * CCK Filter counter
1738 */
1739#define AR5K_CCK_FIL_CNT 0x8128
1740
1741/*
1742 * PHY Error Counters (?)
1743 */
1744#define AR5K_PHYERR_CNT1 0x812c
1745#define AR5K_PHYERR_CNT1_MASK 0x8130
1746
1747#define AR5K_PHYERR_CNT2 0x8134
1748#define AR5K_PHYERR_CNT2_MASK 0x8138
1749
1750/*
1751 * TSF Threshold register (?)
1752 */
1753#define AR5K_TSF_THRES 0x813c
1754
1755/*
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001756 * TODO: Wake On Wireless registers
1757 * Range: 0x8147 - 0x818c
1758 */
1759
1760/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001761 * Rate -> ACK SIFS mapping table (32 entries)
1762 */
1763#define AR5K_RATE_ACKSIFS_BASE 0x8680 /* Register Address */
1764#define AR5K_RATE_ACKSIFS(_n) (AR5K_RATE_ACKSIFS_BSE + ((_n) << 2))
1765#define AR5K_RATE_ACKSIFS_NORMAL 0x00000001 /* Normal SIFS (field) */
1766#define AR5K_RATE_ACKSIFS_TURBO 0x00000400 /* Turbo SIFS (field) */
1767
1768/*
1769 * Rate -> duration mapping table (32 entries)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001770 */
1771#define AR5K_RATE_DUR_BASE 0x8700
1772#define AR5K_RATE_DUR(_n) (AR5K_RATE_DUR_BASE + ((_n) << 2))
1773
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001774/*
1775 * Rate -> db mapping table
1776 * (8 entries, each one has 4 8bit fields)
1777 */
1778#define AR5K_RATE2DB_BASE 0x87c0
1779#define AR5K_RATE2DB(_n) (AR5K_RATE2DB_BASE + ((_n) << 2))
1780
1781/*
1782 * db -> Rate mapping table
1783 * (8 entries, each one has 4 8bit fields)
1784 */
1785#define AR5K_DB2RATE_BASE 0x87e0
1786#define AR5K_DB2RATE(_n) (AR5K_DB2RATE_BASE + ((_n) << 2))
1787
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001788/*===5212 end===*/
1789
1790/*
1791 * Key table (WEP) register
1792 */
1793#define AR5K_KEYTABLE_0_5210 0x9000
1794#define AR5K_KEYTABLE_0_5211 0x8800
1795#define AR5K_KEYTABLE_5210(_n) (AR5K_KEYTABLE_0_5210 + ((_n) << 5))
1796#define AR5K_KEYTABLE_5211(_n) (AR5K_KEYTABLE_0_5211 + ((_n) << 5))
1797#define AR5K_KEYTABLE(_n) (ah->ah_version == AR5K_AR5210 ? \
1798 AR5K_KEYTABLE_5210(_n) : AR5K_KEYTABLE_5211(_n))
1799#define AR5K_KEYTABLE_OFF(_n, x) (AR5K_KEYTABLE(_n) + (x << 2))
1800#define AR5K_KEYTABLE_TYPE(_n) AR5K_KEYTABLE_OFF(_n, 5)
1801#define AR5K_KEYTABLE_TYPE_40 0x00000000
1802#define AR5K_KEYTABLE_TYPE_104 0x00000001
1803#define AR5K_KEYTABLE_TYPE_128 0x00000003
1804#define AR5K_KEYTABLE_TYPE_TKIP 0x00000004 /* [5212+] */
1805#define AR5K_KEYTABLE_TYPE_AES 0x00000005 /* [5211+] */
1806#define AR5K_KEYTABLE_TYPE_CCM 0x00000006 /* [5212+] */
1807#define AR5K_KEYTABLE_TYPE_NULL 0x00000007 /* [5211+] */
1808#define AR5K_KEYTABLE_ANTENNA 0x00000008 /* [5212+] */
1809#define AR5K_KEYTABLE_MAC0(_n) AR5K_KEYTABLE_OFF(_n, 6)
1810#define AR5K_KEYTABLE_MAC1(_n) AR5K_KEYTABLE_OFF(_n, 7)
1811#define AR5K_KEYTABLE_VALID 0x00008000
1812
1813/* WEP 40-bit = 40-bit entered key + 24 bit IV = 64-bit
1814 * WEP 104-bit = 104-bit entered key + 24-bit IV = 128-bit
1815 * WEP 128-bit = 128-bit entered key + 24 bit IV = 152-bit
1816 *
1817 * Some vendors have introduced bigger WEP keys to address
1818 * security vulnerabilities in WEP. This includes:
1819 *
1820 * WEP 232-bit = 232-bit entered key + 24 bit IV = 256-bit
1821 *
1822 * We can expand this if we find ar5k Atheros cards with a larger
1823 * key table size.
1824 */
1825#define AR5K_KEYTABLE_SIZE_5210 64
1826#define AR5K_KEYTABLE_SIZE_5211 128
1827#define AR5K_KEYTABLE_SIZE (ah->ah_version == AR5K_AR5210 ? \
1828 AR5K_KEYTABLE_SIZE_5210 : AR5K_KEYTABLE_SIZE_5211)
1829
1830
1831/*===PHY REGISTERS===*/
1832
1833/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001834 * PHY registers start
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001835 */
1836#define AR5K_PHY_BASE 0x9800
1837#define AR5K_PHY(_n) (AR5K_PHY_BASE + ((_n) << 2))
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001838
1839/*
1840 * TST_2 (Misc config parameters)
1841 */
1842#define AR5K_PHY_TST2 0x9800 /* Register Address */
1843#define AR5K_PHY_TST2_TRIG_SEL 0x00000001 /* Trigger select (?) (field ?) */
1844#define AR5K_PHY_TST2_TRIG 0x00000010 /* Trigger (?) (field ?) */
1845#define AR5K_PHY_TST2_CBUS_MODE 0x00000100 /* Cardbus mode (?) */
1846/* bit reserved */
1847#define AR5K_PHY_TST2_CLK32 0x00000400 /* CLK_OUT is CLK32 (32Khz external) */
1848#define AR5K_PHY_TST2_CHANCOR_DUMP_EN 0x00000800 /* Enable Chancor dump (?) */
1849#define AR5K_PHY_TST2_EVEN_CHANCOR_DUMP 0x00001000 /* Even Chancor dump (?) */
1850#define AR5K_PHY_TST2_RFSILENT_EN 0x00002000 /* Enable RFSILENT */
1851#define AR5K_PHY_TST2_ALT_RFDATA 0x00004000 /* Alternate RFDATA (5-2GHz switch) */
1852#define AR5K_PHY_TST2_MINI_OBS_EN 0x00008000 /* Enable mini OBS (?) */
1853#define AR5K_PHY_TST2_RX2_IS_RX5_INV 0x00010000 /* 2GHz rx path is the 5GHz path inverted (?) */
1854#define AR5K_PHY_TST2_SLOW_CLK160 0x00020000 /* Slow CLK160 (?) */
1855#define AR5K_PHY_TST2_AGC_OBS_SEL_3 0x00040000 /* AGC OBS Select 3 (?) */
1856#define AR5K_PHY_TST2_BBB_OBS_SEL 0x00080000 /* BB OBS Select (field ?) */
1857#define AR5K_PHY_TST2_ADC_OBS_SEL 0x00800000 /* ADC OBS Select (field ?) */
1858#define AR5K_PHY_TST2_RX_CLR_SEL 0x08000000 /* RX Clear Select (?) */
1859#define AR5K_PHY_TST2_FORCE_AGC_CLR 0x10000000 /* Force AGC clear (?) */
1860#define AR5K_PHY_SHIFT_2GHZ 0x00004007 /* Used to access 2GHz radios */
1861#define AR5K_PHY_SHIFT_5GHZ 0x00000007 /* Used to access 5GHz radios (default) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001862
1863/*
1864 * PHY frame control register [5110] /turbo mode register [5111+]
1865 *
1866 * There is another frame control register for [5111+]
1867 * at address 0x9944 (see below) but the 2 first flags
1868 * are common here between 5110 frame control register
1869 * and [5111+] turbo mode register, so this also works as
1870 * a "turbo mode register" for 5110. We treat this one as
1871 * a frame control register for 5110 below.
1872 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001873#define AR5K_PHY_TURBO 0x9804 /* Register Address */
1874#define AR5K_PHY_TURBO_MODE 0x00000001 /* Enable turbo mode */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001875#define AR5K_PHY_TURBO_SHORT 0x00000002 /* Set short symbols to turbo mode */
1876#define AR5K_PHY_TURBO_MIMO 0x00000004 /* Set turbo for mimo mimo */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001877
1878/*
1879 * PHY agility command register
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001880 * (aka TST_1)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001881 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001882#define AR5K_PHY_AGC 0x9808 /* Register Address */
1883#define AR5K_PHY_TST1 0x9808
1884#define AR5K_PHY_AGC_DISABLE 0x08000000 /* Disable AGC to A2 (?)*/
1885#define AR5K_PHY_TST1_TXHOLD 0x00003800 /* Set tx hold (?) */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001886#define AR5K_PHY_TST1_TXSRC_SRC 0x00000002 /* Used with bit 7 (?) */
1887#define AR5K_PHY_TST1_TXSRC_SRC_S 1
1888#define AR5K_PHY_TST1_TXSRC_ALT 0x00000080 /* Set input to tsdac (?) */
1889#define AR5K_PHY_TST1_TXSRC_ALT_S 7
1890
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001891
1892/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001893 * PHY timing register 3 [5112+]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001894 */
1895#define AR5K_PHY_TIMING_3 0x9814
1896#define AR5K_PHY_TIMING_3_DSC_MAN 0xfffe0000
1897#define AR5K_PHY_TIMING_3_DSC_MAN_S 17
1898#define AR5K_PHY_TIMING_3_DSC_EXP 0x0001e000
1899#define AR5K_PHY_TIMING_3_DSC_EXP_S 13
1900
1901/*
1902 * PHY chip revision register
1903 */
1904#define AR5K_PHY_CHIP_ID 0x9818
1905
1906/*
1907 * PHY activation register
1908 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001909#define AR5K_PHY_ACT 0x981c /* Register Address */
1910#define AR5K_PHY_ACT_ENABLE 0x00000001 /* Activate PHY */
1911#define AR5K_PHY_ACT_DISABLE 0x00000002 /* Deactivate PHY */
1912
1913/*
1914 * PHY RF control registers
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001915 */
1916#define AR5K_PHY_RF_CTL2 0x9824 /* Register Address */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001917#define AR5K_PHY_RF_CTL2_TXF2TXD_START 0x0000000f /* TX frame to TX data start */
1918#define AR5K_PHY_RF_CTL2_TXF2TXD_START_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001919
1920#define AR5K_PHY_RF_CTL3 0x9828 /* Register Address */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001921#define AR5K_PHY_RF_CTL3_TXE2XLNA_ON 0x0000000f /* TX end to XLNA on */
1922#define AR5K_PHY_RF_CTL3_TXE2XLNA_ON_S 0
1923
1924#define AR5K_PHY_ADC_CTL 0x982c
1925#define AR5K_PHY_ADC_CTL_INBUFGAIN_OFF 0x00000003
1926#define AR5K_PHY_ADC_CTL_INBUFGAIN_OFF_S 0
1927#define AR5K_PHY_ADC_CTL_PWD_DAC_OFF 0x00002000
1928#define AR5K_PHY_ADC_CTL_PWD_BAND_GAP_OFF 0x00004000
1929#define AR5K_PHY_ADC_CTL_PWD_ADC_OFF 0x00008000
1930#define AR5K_PHY_ADC_CTL_INBUFGAIN_ON 0x00030000
1931#define AR5K_PHY_ADC_CTL_INBUFGAIN_ON_S 16
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001932
1933#define AR5K_PHY_RF_CTL4 0x9834 /* Register Address */
1934#define AR5K_PHY_RF_CTL4_TXF2XPA_A_ON 0x00000001 /* TX frame to XPA A on (field) */
1935#define AR5K_PHY_RF_CTL4_TXF2XPA_B_ON 0x00000100 /* TX frame to XPA B on (field) */
1936#define AR5K_PHY_RF_CTL4_TXE2XPA_A_OFF 0x00010000 /* TX end to XPA A off (field) */
1937#define AR5K_PHY_RF_CTL4_TXE2XPA_B_OFF 0x01000000 /* TX end to XPA B off (field) */
1938
1939/*
1940 * Pre-Amplifier control register
1941 * (XPA -> external pre-amplifier)
1942 */
1943#define AR5K_PHY_PA_CTL 0x9838 /* Register Address */
1944#define AR5K_PHY_PA_CTL_XPA_A_HI 0x00000001 /* XPA A high (?) */
1945#define AR5K_PHY_PA_CTL_XPA_B_HI 0x00000002 /* XPA B high (?) */
1946#define AR5K_PHY_PA_CTL_XPA_A_EN 0x00000004 /* Enable XPA A */
1947#define AR5K_PHY_PA_CTL_XPA_B_EN 0x00000008 /* Enable XPA B */
1948
1949/*
1950 * PHY settling register
1951 */
1952#define AR5K_PHY_SETTLING 0x9844 /* Register Address */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001953#define AR5K_PHY_SETTLING_AGC 0x0000007f /* AGC settling time */
1954#define AR5K_PHY_SETTLING_AGC_S 0
1955#define AR5K_PHY_SETTLING_SWITCH 0x00003f80 /* Switch settlig time */
1956#define AR5K_PHY_SETTLINK_SWITCH_S 7
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001957
1958/*
1959 * PHY Gain registers
1960 */
1961#define AR5K_PHY_GAIN 0x9848 /* Register Address */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001962#define AR5K_PHY_GAIN_TXRX_ATTEN 0x0003f000 /* TX-RX Attenuation */
1963#define AR5K_PHY_GAIN_TXRX_ATTEN_S 12
1964#define AR5K_PHY_GAIN_TXRX_RF_MAX 0x007c0000
1965#define AR5K_PHY_GAIN_TXRX_RF_MAX_S 18
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001966
1967#define AR5K_PHY_GAIN_OFFSET 0x984c /* Register Address */
1968#define AR5K_PHY_GAIN_OFFSET_RXTX_FLAG 0x00020000 /* RX-TX flag (?) */
1969
1970/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001971 * Desired ADC/PGA size register
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001972 * (for more infos read ANI patent)
1973 */
1974#define AR5K_PHY_DESIRED_SIZE 0x9850 /* Register Address */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001975#define AR5K_PHY_DESIRED_SIZE_ADC 0x000000ff /* ADC desired size */
1976#define AR5K_PHY_DESIRED_SIZE_ADC_S 0
1977#define AR5K_PHY_DESIRED_SIZE_PGA 0x0000ff00 /* PGA desired size */
1978#define AR5K_PHY_DESIRED_SIZE_PGA_S 8
1979#define AR5K_PHY_DESIRED_SIZE_TOT 0x0ff00000 /* Total desired size */
1980#define AR5K_PHY_DESIRED_SIZE_TOT_S 20
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001981
1982/*
1983 * PHY signal register
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001984 * (for more infos read ANI patent)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001985 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001986#define AR5K_PHY_SIG 0x9858 /* Register Address */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001987#define AR5K_PHY_SIG_FIRSTEP 0x0003f000 /* FIRSTEP */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001988#define AR5K_PHY_SIG_FIRSTEP_S 12
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001989#define AR5K_PHY_SIG_FIRPWR 0x03fc0000 /* FIPWR */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001990#define AR5K_PHY_SIG_FIRPWR_S 18
1991
1992/*
1993 * PHY coarse agility control register
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001994 * (for more infos read ANI patent)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001995 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03001996#define AR5K_PHY_AGCCOARSE 0x985c /* Register Address */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001997#define AR5K_PHY_AGCCOARSE_LO 0x00007f80 /* AGC Coarse low */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001998#define AR5K_PHY_AGCCOARSE_LO_S 7
Nick Kossifidis1bef0162008-09-29 02:09:09 +03001999#define AR5K_PHY_AGCCOARSE_HI 0x003f8000 /* AGC Coarse high */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002000#define AR5K_PHY_AGCCOARSE_HI_S 15
2001
2002/*
2003 * PHY agility control register
2004 */
2005#define AR5K_PHY_AGCCTL 0x9860 /* Register address */
2006#define AR5K_PHY_AGCCTL_CAL 0x00000001 /* Enable PHY calibration */
2007#define AR5K_PHY_AGCCTL_NF 0x00000002 /* Enable Noise Floor calibration */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002008#define AR5K_PHY_AGCCTL_NF_EN 0x00008000 /* Enable nf calibration to happen (?) */
2009#define AR5K_PHY_AGCCTL_NF_NOUPDATE 0x00020000 /* Don't update nf automaticaly */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002010
2011/*
2012 * PHY noise floor status register
2013 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002014#define AR5K_PHY_NF 0x9864 /* Register address */
2015#define AR5K_PHY_NF_M 0x000001ff /* Noise floor mask */
2016#define AR5K_PHY_NF_ACTIVE 0x00000100 /* Noise floor calibration still active */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002017#define AR5K_PHY_NF_RVAL(_n) (((_n) >> 19) & AR5K_PHY_NF_M)
2018#define AR5K_PHY_NF_AVAL(_n) (-((_n) ^ AR5K_PHY_NF_M) + 1)
2019#define AR5K_PHY_NF_SVAL(_n) (((_n) & AR5K_PHY_NF_M) | (1 << 9))
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002020#define AR5K_PHY_NF_THRESH62 0x0007f000 /* Thresh62 -check ANI patent- (field) */
2021#define AR5K_PHY_NF_THRESH62_S 12
2022#define AR5K_PHY_NF_MINCCA_PWR 0x0ff80000 /* ??? */
2023#define AR5K_PHY_NF_MINCCA_PWR_S 19
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002024
2025/*
2026 * PHY ADC saturation register [5110]
2027 */
2028#define AR5K_PHY_ADCSAT 0x9868
2029#define AR5K_PHY_ADCSAT_ICNT 0x0001f800
2030#define AR5K_PHY_ADCSAT_ICNT_S 11
2031#define AR5K_PHY_ADCSAT_THR 0x000007e0
2032#define AR5K_PHY_ADCSAT_THR_S 5
2033
2034/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002035 * PHY Weak ofdm signal detection threshold registers (ANI) [5212+]
2036 */
2037
2038/* High thresholds */
2039#define AR5K_PHY_WEAK_OFDM_HIGH_THR 0x9868
2040#define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2_COUNT 0x0000001f
2041#define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2_COUNT_S 0
2042#define AR5K_PHY_WEAK_OFDM_HIGH_THR_M1 0x00fe0000
2043#define AR5K_PHY_WEAK_OFDM_HIGH_THR_M1_S 17
2044#define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2 0x7f000000
2045#define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2_S 24
2046
2047/* Low thresholds */
2048#define AR5K_PHY_WEAK_OFDM_LOW_THR 0x986c
2049#define AR5K_PHY_WEAK_OFDM_LOW_THR_SELFCOR_EN 0x00000001
2050#define AR5K_PHY_WEAK_OFDM_LOW_THR_M2_COUNT 0x00003f00
2051#define AR5K_PHY_WEAK_OFDM_LOW_THR_M2_COUNT_S 8
2052#define AR5K_PHY_WEAK_OFDM_LOW_THR_M1 0x001fc000
2053#define AR5K_PHY_WEAK_OFDM_LOW_THR_M1_S 14
2054#define AR5K_PHY_WEAK_OFDM_LOW_THR_M2 0x0fe00000
2055#define AR5K_PHY_WEAK_OFDM_LOW_THR_M2_S 21
2056
2057
2058/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002059 * PHY sleep registers [5112+]
2060 */
2061#define AR5K_PHY_SCR 0x9870
2062#define AR5K_PHY_SCR_32MHZ 0x0000001f
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002063
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002064#define AR5K_PHY_SLMT 0x9874
2065#define AR5K_PHY_SLMT_32MHZ 0x0000007f
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002066
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002067#define AR5K_PHY_SCAL 0x9878
2068#define AR5K_PHY_SCAL_32MHZ 0x0000000e
2069
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002070
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002071/*
2072 * PHY PLL (Phase Locked Loop) control register
2073 */
2074#define AR5K_PHY_PLL 0x987c
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002075#define AR5K_PHY_PLL_20MHZ 0x00000013 /* For half rate (?) */
2076/* 40MHz -> 5GHz band */
2077#define AR5K_PHY_PLL_40MHZ_5211 0x00000018
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002078#define AR5K_PHY_PLL_40MHZ_5212 0x000000aa
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002079#define AR5K_PHY_PLL_40MHZ_5413 0x00000004
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002080#define AR5K_PHY_PLL_40MHZ (ah->ah_version == AR5K_AR5211 ? \
2081 AR5K_PHY_PLL_40MHZ_5211 : AR5K_PHY_PLL_40MHZ_5212)
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002082/* 44MHz -> 2.4GHz band */
2083#define AR5K_PHY_PLL_44MHZ_5211 0x00000019
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002084#define AR5K_PHY_PLL_44MHZ_5212 0x000000ab
2085#define AR5K_PHY_PLL_44MHZ (ah->ah_version == AR5K_AR5211 ? \
2086 AR5K_PHY_PLL_44MHZ_5211 : AR5K_PHY_PLL_44MHZ_5212)
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002087
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002088#define AR5K_PHY_PLL_RF5111 0x00000000
2089#define AR5K_PHY_PLL_RF5112 0x00000040
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002090#define AR5K_PHY_PLL_HALF_RATE 0x00000100
2091#define AR5K_PHY_PLL_QUARTER_RATE 0x00000200
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002092
2093/*
2094 * RF Buffer register
2095 *
2096 * There are some special control registers on the RF chip
2097 * that hold various operation settings related mostly to
2098 * the analog parts (channel, gain adjustment etc).
2099 *
2100 * We don't write on those registers directly but
2101 * we send a data packet on the buffer register and
2102 * then write on another special register to notify hw
2103 * to apply the settings. This is done so that control registers
2104 * can be dynamicaly programmed during operation and the settings
2105 * are applied faster on the hw.
2106 *
2107 * We sent such data packets during rf initialization and channel change
2108 * through ath5k_hw_rf*_rfregs and ath5k_hw_rf*_channel functions.
2109 *
2110 * The data packets we send during initializadion are inside ath5k_ini_rf
2111 * struct (see ath5k_hw.h) and each one is related to an "rf register bank".
2112 * We use *rfregs functions to modify them acording to current operation
2113 * mode and eeprom values and pass them all together to the chip.
2114 *
2115 * It's obvious from the code that 0x989c is the buffer register but
2116 * for the other special registers that we write to after sending each
2117 * packet, i have no idea. So i'll name them BUFFER_CONTROL_X registers
2118 * for now. It's interesting that they are also used for some other operations.
2119 *
2120 * Also check out hw.h and U.S. Patent 6677779 B1 (about buffer
2121 * registers and control registers):
2122 *
2123 * http://www.google.com/patents?id=qNURAAAAEBAJ
2124 */
2125
2126#define AR5K_RF_BUFFER 0x989c
2127#define AR5K_RF_BUFFER_CONTROL_0 0x98c0 /* Channel on 5110 */
2128#define AR5K_RF_BUFFER_CONTROL_1 0x98c4 /* Bank 7 on 5112 */
2129#define AR5K_RF_BUFFER_CONTROL_2 0x98cc /* Bank 7 on 5111 */
2130
2131#define AR5K_RF_BUFFER_CONTROL_3 0x98d0 /* Bank 2 on 5112 */
2132 /* Channel set on 5111 */
2133 /* Used to read radio revision*/
2134
2135#define AR5K_RF_BUFFER_CONTROL_4 0x98d4 /* RF Stage register on 5110 */
2136 /* Bank 0,1,2,6 on 5111 */
2137 /* Bank 1 on 5112 */
2138 /* Used during activation on 5111 */
2139
2140#define AR5K_RF_BUFFER_CONTROL_5 0x98d8 /* Bank 3 on 5111 */
2141 /* Used during activation on 5111 */
2142 /* Channel on 5112 */
2143 /* Bank 6 on 5112 */
2144
2145#define AR5K_RF_BUFFER_CONTROL_6 0x98dc /* Bank 3 on 5112 */
2146
2147/*
2148 * PHY RF stage register [5210]
2149 */
2150#define AR5K_PHY_RFSTG 0x98d4
2151#define AR5K_PHY_RFSTG_DISABLE 0x00000021
2152
2153/*
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002154 * BIN masks (?)
2155 */
2156#define AR5K_PHY_BIN_MASK_1 0x9900
2157#define AR5K_PHY_BIN_MASK_2 0x9904
2158#define AR5K_PHY_BIN_MASK_3 0x9908
2159
2160#define AR5K_PHY_BIN_MASK_CTL 0x990c
2161#define AR5K_PHY_BIN_MASK_CTL_MASK_4 0x00003fff
2162#define AR5K_PHY_BIN_MASK_CTL_MASK_4_S 0
2163#define AR5K_PHY_BIN_MASK_CTL_RATE 0xff000000
2164#define AR5K_PHY_BIN_MASK_CTL_RATE_S 24
2165
2166/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002167 * PHY Antenna control register
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002168 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002169#define AR5K_PHY_ANT_CTL 0x9910 /* Register Address */
2170#define AR5K_PHY_ANT_CTL_TXRX_EN 0x00000001 /* Enable TX/RX (?) */
2171#define AR5K_PHY_ANT_CTL_SECTORED_ANT 0x00000004 /* Sectored Antenna */
2172#define AR5K_PHY_ANT_CTL_HITUNE5 0x00000008 /* Hitune5 (?) */
2173#define AR5K_PHY_ANT_CTL_SWTABLE_IDLE 0x00000010 /* Switch table idle (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002174
2175/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002176 * PHY receiver delay register [5111+]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002177 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002178#define AR5K_PHY_RX_DELAY 0x9914 /* Register Address */
2179#define AR5K_PHY_RX_DELAY_M 0x00003fff /* Mask for RX activate to receive delay (/100ns) */
2180
2181/*
2182 * PHY max rx length register (?) [5111]
2183 */
2184#define AR5K_PHY_MAX_RX_LEN 0x991c
2185
2186/*
2187 * PHY timing register 4
2188 * I(nphase)/Q(adrature) calibration register [5111+]
2189 */
2190#define AR5K_PHY_IQ 0x9920 /* Register Address */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002191#define AR5K_PHY_IQ_CORR_Q_Q_COFF 0x0000001f /* Mask for q correction info */
2192#define AR5K_PHY_IQ_CORR_Q_I_COFF 0x000007e0 /* Mask for i correction info */
2193#define AR5K_PHY_IQ_CORR_Q_I_COFF_S 5
2194#define AR5K_PHY_IQ_CORR_ENABLE 0x00000800 /* Enable i/q correction */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002195#define AR5K_PHY_IQ_CAL_NUM_LOG_MAX 0x0000f000 /* Mask for max number of samples in log scale */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002196#define AR5K_PHY_IQ_CAL_NUM_LOG_MAX_S 12
2197#define AR5K_PHY_IQ_RUN 0x00010000 /* Run i/q calibration */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002198#define AR5K_PHY_IQ_USE_PT_DF 0x00020000 /* Use pilot track df (?) */
2199#define AR5K_PHY_IQ_EARLY_TRIG_THR 0x00200000 /* Early trigger threshold (?) (field) */
2200#define AR5K_PHY_IQ_PILOT_MASK_EN 0x10000000 /* Enable pilot mask (?) */
2201#define AR5K_PHY_IQ_CHAN_MASK_EN 0x20000000 /* Enable channel mask (?) */
2202#define AR5K_PHY_IQ_SPUR_FILT_EN 0x40000000 /* Enable spur filter */
2203#define AR5K_PHY_IQ_SPUR_RSSI_EN 0x80000000 /* Enable spur rssi */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002204
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002205/*
2206 * PHY timing register 5
2207 * OFDM Self-correlator Cyclic RSSI threshold params
2208 * (Check out bb_cycpwr_thr1 on ANI patent)
2209 */
2210#define AR5K_PHY_OFDM_SELFCORR 0x9924 /* Register Address */
2211#define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1_EN 0x00000001 /* Enable cyclic RSSI thr 1 */
2212#define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1 0x000000fe /* Mask for Cyclic RSSI threshold 1 */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002213#define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1_S 0
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002214#define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR3 0x00000100 /* Cyclic RSSI threshold 3 (field) (?) */
2215#define AR5K_PHY_OFDM_SELFCORR_RSSI_1ATHR_EN 0x00008000 /* Enable 1A RSSI threshold (?) */
2216#define AR5K_PHY_OFDM_SELFCORR_RSSI_1ATHR 0x00010000 /* 1A RSSI threshold (field) (?) */
2217#define AR5K_PHY_OFDM_SELFCORR_LSCTHR_HIRSSI 0x00800000 /* Long sc threshold hi rssi (?) */
2218
2219/*
2220 * PHY-only warm reset register
2221 */
2222#define AR5K_PHY_WARM_RESET 0x9928
2223
2224/*
2225 * PHY-only control register
2226 */
2227#define AR5K_PHY_CTL 0x992c /* Register Address */
2228#define AR5K_PHY_CTL_RX_DRAIN_RATE 0x00000001 /* RX drain rate (?) */
2229#define AR5K_PHY_CTL_LATE_TX_SIG_SYM 0x00000002 /* Late tx signal symbol (?) */
2230#define AR5K_PHY_CTL_GEN_SCRAMBLER 0x00000004 /* Generate scrambler */
2231#define AR5K_PHY_CTL_TX_ANT_SEL 0x00000008 /* TX antenna select */
2232#define AR5K_PHY_CTL_TX_ANT_STATIC 0x00000010 /* Static TX antenna */
2233#define AR5K_PHY_CTL_RX_ANT_SEL 0x00000020 /* RX antenna select */
2234#define AR5K_PHY_CTL_RX_ANT_STATIC 0x00000040 /* Static RX antenna */
2235#define AR5K_PHY_CTL_LOW_FREQ_SLE_EN 0x00000080 /* Enable low freq sleep */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002236
2237/*
2238 * PHY PAPD probe register [5111+ (?)]
2239 * Is this only present in 5212 ?
2240 * Because it's always 0 in 5211 initialization code
2241 */
2242#define AR5K_PHY_PAPD_PROBE 0x9930
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002243#define AR5K_PHY_PAPD_PROBE_SH_HI_PAR 0x00000001
2244#define AR5K_PHY_PAPD_PROBE_PCDAC_BIAS 0x00000002
2245#define AR5K_PHY_PAPD_PROBE_COMP_GAIN 0x00000040
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002246#define AR5K_PHY_PAPD_PROBE_TXPOWER 0x00007e00
2247#define AR5K_PHY_PAPD_PROBE_TXPOWER_S 9
2248#define AR5K_PHY_PAPD_PROBE_TX_NEXT 0x00008000
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002249#define AR5K_PHY_PAPD_PROBE_PREDIST_EN 0x00010000
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002250#define AR5K_PHY_PAPD_PROBE_TYPE 0x01800000 /* [5112+] */
2251#define AR5K_PHY_PAPD_PROBE_TYPE_S 23
2252#define AR5K_PHY_PAPD_PROBE_TYPE_OFDM 0
2253#define AR5K_PHY_PAPD_PROBE_TYPE_XR 1
2254#define AR5K_PHY_PAPD_PROBE_TYPE_CCK 2
2255#define AR5K_PHY_PAPD_PROBE_GAINF 0xfe000000
2256#define AR5K_PHY_PAPD_PROBE_GAINF_S 25
2257#define AR5K_PHY_PAPD_PROBE_INI_5111 0x00004883 /* [5212+] */
2258#define AR5K_PHY_PAPD_PROBE_INI_5112 0x00004882 /* [5212+] */
2259
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002260/*
2261 * PHY TX rate power registers [5112+]
2262 */
2263#define AR5K_PHY_TXPOWER_RATE1 0x9934
2264#define AR5K_PHY_TXPOWER_RATE2 0x9938
2265#define AR5K_PHY_TXPOWER_RATE_MAX 0x993c
2266#define AR5K_PHY_TXPOWER_RATE_MAX_TPC_ENABLE 0x00000040
2267#define AR5K_PHY_TXPOWER_RATE3 0xa234
2268#define AR5K_PHY_TXPOWER_RATE4 0xa238
2269
2270/*
2271 * PHY frame control register [5111+]
2272 */
2273#define AR5K_PHY_FRAME_CTL_5210 0x9804
2274#define AR5K_PHY_FRAME_CTL_5211 0x9944
2275#define AR5K_PHY_FRAME_CTL (ah->ah_version == AR5K_AR5210 ? \
2276 AR5K_PHY_FRAME_CTL_5210 : AR5K_PHY_FRAME_CTL_5211)
2277/*---[5111+]---*/
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002278#define AR5K_PHY_FRAME_CTL_TX_CLIP 0x00000038 /* Mask for tx clip (?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002279#define AR5K_PHY_FRAME_CTL_TX_CLIP_S 3
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002280#define AR5K_PHY_FRAME_CTL_PREP_CHINFO 0x00010000 /* Prepend chan info */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002281#define AR5K_PHY_FRAME_CTL_EMU 0x80000000
2282#define AR5K_PHY_FRAME_CTL_EMU_S 31
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002283/*---[5110/5111]---*/
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002284#define AR5K_PHY_FRAME_CTL_TIMING_ERR 0x01000000 /* PHY timing error */
2285#define AR5K_PHY_FRAME_CTL_PARITY_ERR 0x02000000 /* Parity error */
2286#define AR5K_PHY_FRAME_CTL_ILLRATE_ERR 0x04000000 /* Illegal rate */
2287#define AR5K_PHY_FRAME_CTL_ILLLEN_ERR 0x08000000 /* Illegal length */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002288#define AR5K_PHY_FRAME_CTL_SERVICE_ERR 0x20000000
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002289#define AR5K_PHY_FRAME_CTL_TXURN_ERR 0x40000000 /* TX underrun */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002290#define AR5K_PHY_FRAME_CTL_INI AR5K_PHY_FRAME_CTL_SERVICE_ERR | \
2291 AR5K_PHY_FRAME_CTL_TXURN_ERR | \
2292 AR5K_PHY_FRAME_CTL_ILLLEN_ERR | \
2293 AR5K_PHY_FRAME_CTL_ILLRATE_ERR | \
2294 AR5K_PHY_FRAME_CTL_PARITY_ERR | \
2295 AR5K_PHY_FRAME_CTL_TIMING_ERR
2296
2297/*
2298 * PHY radar detection register [5111+]
2299 */
2300#define AR5K_PHY_RADAR 0x9954
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002301#define AR5K_PHY_RADAR_ENABLE 0x00000001
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002302#define AR5K_PHY_RADAR_DISABLE 0x00000000
2303#define AR5K_PHY_RADAR_INBANDTHR 0x0000003e /* Inband threshold
2304 5-bits, units unknown {0..31}
2305 (? MHz ?) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002306#define AR5K_PHY_RADAR_INBANDTHR_S 1
2307
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002308#define AR5K_PHY_RADAR_PRSSI_THR 0x00000fc0 /* Pulse RSSI/SNR threshold
2309 6-bits, dBm range {0..63}
2310 in dBm units. */
2311#define AR5K_PHY_RADAR_PRSSI_THR_S 6
2312
2313#define AR5K_PHY_RADAR_PHEIGHT_THR 0x0003f000 /* Pulse height threshold
2314 6-bits, dBm range {0..63}
2315 in dBm units. */
2316#define AR5K_PHY_RADAR_PHEIGHT_THR_S 12
2317
2318#define AR5K_PHY_RADAR_RSSI_THR 0x00fc0000 /* Radar RSSI/SNR threshold.
2319 6-bits, dBm range {0..63}
2320 in dBm units. */
2321#define AR5K_PHY_RADAR_RSSI_THR_S 18
2322
2323#define AR5K_PHY_RADAR_FIRPWR_THR 0x7f000000 /* Finite Impulse Response
2324 filter power out threshold.
2325 7-bits, standard power range
2326 {0..127} in 1/2 dBm units. */
2327#define AR5K_PHY_RADAR_FIRPWR_THRS 24
2328
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002329/*
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002330 * PHY antenna switch table registers
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002331 */
2332#define AR5K_PHY_ANT_SWITCH_TABLE_0 0x9960
2333#define AR5K_PHY_ANT_SWITCH_TABLE_1 0x9964
2334
2335/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002336 * PHY Noise floor threshold
2337 */
2338#define AR5K_PHY_NFTHRES 0x9968
2339
2340/*
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002341 * Sigma Delta register (?) [5213]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002342 */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002343#define AR5K_PHY_SIGMA_DELTA 0x996C
2344#define AR5K_PHY_SIGMA_DELTA_ADC_SEL 0x00000003
2345#define AR5K_PHY_SIGMA_DELTA_ADC_SEL_S 0
2346#define AR5K_PHY_SIGMA_DELTA_FILT2 0x000000f8
2347#define AR5K_PHY_SIGMA_DELTA_FILT2_S 3
2348#define AR5K_PHY_SIGMA_DELTA_FILT1 0x00001f00
2349#define AR5K_PHY_SIGMA_DELTA_FILT1_S 8
2350#define AR5K_PHY_SIGMA_DELTA_ADC_CLIP 0x01ff3000
2351#define AR5K_PHY_SIGMA_DELTA_ADC_CLIP_S 13
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002352
2353/*
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002354 * RF restart register [5112+] (?)
2355 */
2356#define AR5K_PHY_RESTART 0x9970 /* restart */
2357#define AR5K_PHY_RESTART_DIV_GC 0x001c0000 /* Fast diversity gc_limit (?) */
2358#define AR5K_PHY_RESTART_DIV_GC_S 18
2359
2360/*
2361 * RF Bus access request register (for synth-oly channel switching)
2362 */
2363#define AR5K_PHY_RFBUS_REQ 0x997C
2364#define AR5K_PHY_RFBUS_REQ_REQUEST 0x00000001
2365
2366/*
2367 * Spur mitigation masks (?)
2368 */
2369#define AR5K_PHY_TIMING_7 0x9980
2370#define AR5K_PHY_TIMING_8 0x9984
2371#define AR5K_PHY_TIMING_8_PILOT_MASK_2 0x000fffff
2372#define AR5K_PHY_TIMING_8_PILOT_MASK_2_S 0
2373
2374#define AR5K_PHY_BIN_MASK2_1 0x9988
2375#define AR5K_PHY_BIN_MASK2_2 0x998c
2376#define AR5K_PHY_BIN_MASK2_3 0x9990
2377
2378#define AR5K_PHY_BIN_MASK2_4 0x9994
2379#define AR5K_PHY_BIN_MASK2_4_MASK_4 0x00003fff
2380#define AR5K_PHY_BIN_MASK2_4_MASK_4_S 0
2381
2382#define AR_PHY_TIMING_9 0x9998
2383#define AR_PHY_TIMING_10 0x999c
2384#define AR_PHY_TIMING_10_PILOT_MASK_2 0x000fffff
2385#define AR_PHY_TIMING_10_PILOT_MASK_2_S 0
2386
2387/*
2388 * Spur mitigation control
2389 */
2390#define AR_PHY_TIMING_11 0x99a0 /* Register address */
2391#define AR_PHY_TIMING_11_SPUR_DELTA_PHASE 0x000fffff /* Spur delta phase */
2392#define AR_PHY_TIMING_11_SPUR_DELTA_PHASE_S 0
2393#define AR_PHY_TIMING_11_SPUR_FREQ_SD 0x3ff00000 /* Freq sigma delta */
2394#define AR_PHY_TIMING_11_SPUR_FREQ_SD_S 20
2395#define AR_PHY_TIMING_11_USE_SPUR_IN_AGC 0x40000000 /* Spur filter in AGC detector */
2396#define AR_PHY_TIMING_11_USE_SPUR_IN_SELFCOR 0x80000000 /* Spur filter in OFDM self correlator */
2397
2398/*
2399 * Gain tables
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002400 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002401#define AR5K_BB_GAIN_BASE 0x9b00 /* BaseBand Amplifier Gain table base address */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002402#define AR5K_BB_GAIN(_n) (AR5K_BB_GAIN_BASE + ((_n) << 2))
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002403#define AR5K_RF_GAIN_BASE 0x9a00 /* RF Amplrifier Gain table base address */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002404#define AR5K_RF_GAIN(_n) (AR5K_RF_GAIN_BASE + ((_n) << 2))
2405
2406/*
2407 * PHY timing IQ calibration result register [5111+]
2408 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002409#define AR5K_PHY_IQRES_CAL_PWR_I 0x9c10 /* I (Inphase) power value */
2410#define AR5K_PHY_IQRES_CAL_PWR_Q 0x9c14 /* Q (Quadrature) power value */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002411#define AR5K_PHY_IQRES_CAL_CORR 0x9c18 /* I/Q Correlation */
2412
2413/*
2414 * PHY current RSSI register [5111+]
2415 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002416#define AR5K_PHY_CURRENT_RSSI 0x9c1c
2417
2418/*
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002419 * PHY RF Bus grant register
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002420 */
2421#define AR5K_PHY_RFBUS_GRANT 0x9c20
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002422#define AR5K_PHY_RFBUS_GRANT_OK 0x00000001
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002423
2424/*
2425 * PHY ADC test register
2426 */
2427#define AR5K_PHY_ADC_TEST 0x9c24
2428#define AR5K_PHY_ADC_TEST_I 0x00000001
2429#define AR5K_PHY_ADC_TEST_Q 0x00000200
2430
2431/*
2432 * PHY DAC test register
2433 */
2434#define AR5K_PHY_DAC_TEST 0x9c28
2435#define AR5K_PHY_DAC_TEST_I 0x00000001
2436#define AR5K_PHY_DAC_TEST_Q 0x00000200
2437
2438/*
2439 * PHY PTAT register (?)
2440 */
2441#define AR5K_PHY_PTAT 0x9c2c
2442
2443/*
2444 * PHY Illegal TX rate register [5112+]
2445 */
2446#define AR5K_PHY_BAD_TX_RATE 0x9c30
2447
2448/*
2449 * PHY SPUR Power register [5112+]
2450 */
2451#define AR5K_PHY_SPUR_PWR 0x9c34 /* Register Address */
2452#define AR5K_PHY_SPUR_PWR_I 0x00000001 /* SPUR Power estimate for I (field) */
2453#define AR5K_PHY_SPUR_PWR_Q 0x00000100 /* SPUR Power estimate for Q (field) */
2454#define AR5K_PHY_SPUR_PWR_FILT 0x00010000 /* Power with SPUR removed (field) */
2455
2456/*
2457 * PHY Channel status register [5112+] (?)
2458 */
2459#define AR5K_PHY_CHAN_STATUS 0x9c38
2460#define AR5K_PHY_CHAN_STATUS_BT_ACT 0x00000001
2461#define AR5K_PHY_CHAN_STATUS_RX_CLR_RAW 0x00000002
2462#define AR5K_PHY_CHAN_STATUS_RX_CLR_MAC 0x00000004
2463#define AR5K_PHY_CHAN_STATUS_RX_CLR_PAP 0x00000008
2464
2465/*
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002466 * Heavy clip enable register
2467 */
2468#define AR5K_PHY_HEAVY_CLIP_ENABLE 0x99e0
2469
2470/*
2471 * PHY clock sleep registers [5112+]
2472 */
2473#define AR5K_PHY_SCLOCK 0x99f0
2474#define AR5K_PHY_SCLOCK_32MHZ 0x0000000c
2475#define AR5K_PHY_SDELAY 0x99f4
2476#define AR5K_PHY_SDELAY_32MHZ 0x000000ff
2477#define AR5K_PHY_SPENDING 0x99f8
2478#define AR5K_PHY_SPENDING_14 0x00000014
2479#define AR5K_PHY_SPENDING_18 0x00000018
2480#define AR5K_PHY_SPENDING_RF5111 0x00000018
2481#define AR5K_PHY_SPENDING_RF5112 0x00000014
2482/* #define AR5K_PHY_SPENDING_RF5112A 0x0000000e */
2483/* #define AR5K_PHY_SPENDING_RF5424 0x00000012 */
2484#define AR5K_PHY_SPENDING_RF5413 0x00000018
2485#define AR5K_PHY_SPENDING_RF2413 0x00000018
2486#define AR5K_PHY_SPENDING_RF2316 0x00000018
2487#define AR5K_PHY_SPENDING_RF2317 0x00000018
2488#define AR5K_PHY_SPENDING_RF2425 0x00000014
2489
2490/*
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002491 * PHY PAPD I (power?) table (?)
2492 * (92! entries)
2493 */
2494#define AR5K_PHY_PAPD_I_BASE 0xa000
2495#define AR5K_PHY_PAPD_I(_n) (AR5K_PHY_PAPD_I_BASE + ((_n) << 2))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002496
2497/*
2498 * PHY PCDAC TX power table
2499 */
2500#define AR5K_PHY_PCDAC_TXPOWER_BASE_5211 0xa180
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002501#define AR5K_PHY_PCDAC_TXPOWER_BASE_2413 0xa280
2502#define AR5K_PHY_PCDAC_TXPOWER_BASE (ah->ah_radio >= AR5K_RF2413 ? \
2503 AR5K_PHY_PCDAC_TXPOWER_BASE_2413 :\
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002504 AR5K_PHY_PCDAC_TXPOWER_BASE_5211)
2505#define AR5K_PHY_PCDAC_TXPOWER(_n) (AR5K_PHY_PCDAC_TXPOWER_BASE + ((_n) << 2))
2506
2507/*
2508 * PHY mode register [5111+]
2509 */
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002510#define AR5K_PHY_MODE 0x0a200 /* Register Address */
2511#define AR5K_PHY_MODE_MOD 0x00000001 /* PHY Modulation bit */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002512#define AR5K_PHY_MODE_MOD_OFDM 0
2513#define AR5K_PHY_MODE_MOD_CCK 1
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002514#define AR5K_PHY_MODE_FREQ 0x00000002 /* Freq mode bit */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002515#define AR5K_PHY_MODE_FREQ_5GHZ 0
2516#define AR5K_PHY_MODE_FREQ_2GHZ 2
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002517#define AR5K_PHY_MODE_MOD_DYN 0x00000004 /* Enable Dynamic OFDM/CCK mode [5112+] */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002518#define AR5K_PHY_MODE_RAD 0x00000008 /* [5212+] */
2519#define AR5K_PHY_MODE_RAD_RF5111 0
2520#define AR5K_PHY_MODE_RAD_RF5112 8
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002521#define AR5K_PHY_MODE_XR 0x00000010 /* Enable XR mode [5112+] */
2522#define AR5K_PHY_MODE_HALF_RATE 0x00000020 /* Enable Half rate (test) */
2523#define AR5K_PHY_MODE_QUARTER_RATE 0x00000040 /* Enable Quarter rat (test) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002524
2525/*
2526 * PHY CCK transmit control register [5111+ (?)]
2527 */
2528#define AR5K_PHY_CCKTXCTL 0xa204
2529#define AR5K_PHY_CCKTXCTL_WORLD 0x00000000
2530#define AR5K_PHY_CCKTXCTL_JAPAN 0x00000010
Nick Kossifidis0bacdf32008-07-30 13:18:59 +03002531#define AR5K_PHY_CCKTXCTL_SCRAMBLER_DIS 0x00000001
2532#define AR5K_PHY_CCKTXCTK_DAC_SCALE 0x00000004
2533
2534/*
2535 * PHY CCK Cross-correlator Barker RSSI threshold register [5212+]
2536 */
2537#define AR5K_PHY_CCK_CROSSCORR 0xa208
2538#define AR5K_PHY_CCK_CROSSCORR_WEAK_SIG_THR 0x0000000f
2539#define AR5K_PHY_CCK_CROSSCORR_WEAK_SIG_THR_S 0
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002540
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002541/* Same address is used for antenna diversity activation */
2542#define AR5K_PHY_FAST_ANT_DIV 0xa208
2543#define AR5K_PHY_FAST_ANT_DIV_EN 0x00002000
2544
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002545/*
2546 * PHY 2GHz gain register [5111+]
2547 */
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002548#define AR5K_PHY_GAIN_2GHZ 0xa20c
2549#define AR5K_PHY_GAIN_2GHZ_MARGIN_TXRX 0x00fc0000
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002550#define AR5K_PHY_GAIN_2GHZ_MARGIN_TXRX_S 18
Nick Kossifidis1bef0162008-09-29 02:09:09 +03002551#define AR5K_PHY_GAIN_2GHZ_INI_5111 0x6480416c
2552
2553#define AR5K_PHY_CCK_RX_CTL_4 0xa21c
2554#define AR5K_PHY_CCK_RX_CTL_4_FREQ_EST_SHORT 0x01f80000
2555#define AR5K_PHY_CCK_RX_CTL_4_FREQ_EST_SHORT_S 19
2556
2557#define AR5K_PHY_DAG_CCK_CTL 0xa228
2558#define AR5K_PHY_DAG_CCK_CTL_EN_RSSI_THR 0x00000200
2559#define AR5K_PHY_DAG_CCK_CTL_RSSI_THR 0x0001fc00
2560#define AR5K_PHY_DAG_CCK_CTL_RSSI_THR_S 10
2561
2562#define AR5K_PHY_FAST_ADC 0xa24c
2563
2564#define AR5K_PHY_BLUETOOTH 0xa254
2565
2566/*
2567 * Transmit Power Control register
2568 * [2413+]
2569 */
2570#define AR5K_PHY_TPC_RG1 0xa258
2571#define AR5K_PHY_TPC_RG1_NUM_PD_GAIN 0x0000c000
2572#define AR5K_PHY_TPC_RG1_NUM_PD_GAIN_S 14
2573
2574#define AR5K_PHY_TPC_RG5 0xa26C
2575#define AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP 0x0000000F
2576#define AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP_S 0
2577#define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_1 0x000003F0
2578#define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_1_S 4
2579#define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_2 0x0000FC00
2580#define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_2_S 10
2581#define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_3 0x003F0000
2582#define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_3_S 16
2583#define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_4 0x0FC00000
2584#define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_4_S 22