blob: f4b3143a8b1d23f104419181c0d266b07e31ad78 [file] [log] [blame]
Kevin Hilman6f88e9b2010-07-26 16:34:31 -06001/*
2 * pm.c - Common OMAP2+ power management-related code
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Copyright (C) 2010 Nokia Corporation
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/io.h>
15#include <linux/err.h>
Thara Gopinath1482d8b2010-05-29 22:02:25 +053016#include <linux/opp.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040017#include <linux/export.h>
Paul Walmsley14164082012-02-02 02:30:50 -070018#include <linux/suspend.h>
Kevin Hilman24d7b402012-09-06 14:03:08 -070019#include <linux/cpu.h>
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060020
Govindraj.R335aece2012-03-29 09:30:28 -070021#include <asm/system_misc.h>
22
Tony Lindgren1d5aef42012-10-03 16:36:40 -070023#include "omap-pm.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070024#include "omap_device.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010025#include "common.h"
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060026
Tony Lindgrene4c060d2012-10-05 13:25:59 -070027#include "soc.h"
Paul Walmsley14164082012-02-02 02:30:50 -070028#include "prcm-common.h"
Paul Walmsleye1d6f472011-02-25 15:54:33 -070029#include "voltage.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070030#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070031#include "clockdomain.h"
Thara Gopinath0c0a5d62010-05-29 22:02:23 +053032#include "pm.h"
Kevin Hilman46232a32011-11-23 14:43:01 -080033#include "twl-common.h"
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053034
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060035static struct omap_device_pm_latency *pm_lats;
36
Paul Walmsley14164082012-02-02 02:30:50 -070037/*
38 * omap_pm_suspend: points to a function that does the SoC-specific
39 * suspend work
40 */
41int (*omap_pm_suspend)(void);
42
Kevin Hilman74d29162012-11-14 17:13:04 -080043#ifdef CONFIG_PM
Tero Kristo908b75e2012-09-25 19:33:39 +030044/**
45 * struct omap2_oscillator - Describe the board main oscillator latencies
46 * @startup_time: oscillator startup latency
47 * @shutdown_time: oscillator shutdown latency
48 */
49struct omap2_oscillator {
50 u32 startup_time;
51 u32 shutdown_time;
52};
53
54static struct omap2_oscillator oscillator = {
55 .startup_time = ULONG_MAX,
56 .shutdown_time = ULONG_MAX,
57};
58
59void omap_pm_setup_oscillator(u32 tstart, u32 tshut)
60{
61 oscillator.startup_time = tstart;
62 oscillator.shutdown_time = tshut;
63}
64
65void omap_pm_get_oscillator(u32 *tstart, u32 *tshut)
66{
67 if (!tstart || !tshut)
68 return;
69
70 *tstart = oscillator.startup_time;
71 *tshut = oscillator.shutdown_time;
72}
Kevin Hilman74d29162012-11-14 17:13:04 -080073#endif
Tero Kristo908b75e2012-09-25 19:33:39 +030074
Kevin Hilman9cf793f2012-02-20 09:43:30 -080075static int __init _init_omap_device(char *name)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060076{
77 struct omap_hwmod *oh;
Kevin Hilman3528c582011-07-21 13:48:45 -070078 struct platform_device *pdev;
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060079
80 oh = omap_hwmod_lookup(name);
81 if (WARN(!oh, "%s: could not find omap_hwmod for %s\n",
82 __func__, name))
83 return -ENODEV;
84
Kevin Hilman3528c582011-07-21 13:48:45 -070085 pdev = omap_device_build(oh->name, 0, oh, NULL, 0, pm_lats, 0, false);
86 if (WARN(IS_ERR(pdev), "%s: could not build omap_device for %s\n",
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060087 __func__, name))
88 return -ENODEV;
89
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060090 return 0;
91}
92
93/*
94 * Build omap_devices for processors and bus.
95 */
Kevin Hilman1f3b3722012-03-06 11:38:01 -080096static void __init omap2_init_processor_devices(void)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060097{
Benoit Cousson766e7af2011-08-16 15:03:59 +020098 _init_omap_device("mpu");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053099 if (omap3_has_iva())
Benoit Cousson766e7af2011-08-16 15:03:59 +0200100 _init_omap_device("iva");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +0530101
Benoit Coussoncbf27662010-08-05 15:22:35 +0200102 if (cpu_is_omap44xx()) {
Benoit Cousson766e7af2011-08-16 15:03:59 +0200103 _init_omap_device("l3_main_1");
104 _init_omap_device("dsp");
105 _init_omap_device("iva");
Benoit Coussoncbf27662010-08-05 15:22:35 +0200106 } else {
Benoit Cousson766e7af2011-08-16 15:03:59 +0200107 _init_omap_device("l3_main");
Benoit Coussoncbf27662010-08-05 15:22:35 +0200108 }
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600109}
110
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700111/* Types of sleep_switch used in omap_set_pwrdm_state */
112#define FORCEWAKEUP_SWITCH 0
113#define LOWPOWERSTATE_SWITCH 1
114
Paul Walmsley92206fd2012-02-02 02:38:50 -0700115int __init omap_pm_clkdms_setup(struct clockdomain *clkdm, void *unused)
116{
Paul Walmsleyb71c7212012-09-23 17:28:28 -0600117 if ((clkdm->flags & CLKDM_CAN_ENABLE_AUTO) &&
118 !(clkdm->flags & CLKDM_MISSING_IDLE_REPORTING))
Paul Walmsley92206fd2012-02-02 02:38:50 -0700119 clkdm_allow_idle(clkdm);
120 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
121 atomic_read(&clkdm->usecount) == 0)
122 clkdm_sleep(clkdm);
123 return 0;
124}
125
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530126/*
127 * This sets pwrdm state (other than mpu & core. Currently only ON &
Rajendra Nayak33de32b2010-12-21 22:37:28 -0700128 * RET are supported.
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530129 */
Paul Walmsleye68e80932012-01-30 02:47:24 -0700130int omap_set_pwrdm_state(struct powerdomain *pwrdm, u32 pwrst)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530131{
Paul Walmsleye68e80932012-01-30 02:47:24 -0700132 u8 curr_pwrst, next_pwrst;
133 int sleep_switch = -1, ret = 0, hwsup = 0;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530134
Paul Walmsleye68e80932012-01-30 02:47:24 -0700135 if (!pwrdm || IS_ERR(pwrdm))
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530136 return -EINVAL;
137
Paul Walmsleye68e80932012-01-30 02:47:24 -0700138 while (!(pwrdm->pwrsts & (1 << pwrst))) {
139 if (pwrst == PWRDM_POWER_OFF)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530140 return ret;
Paul Walmsleye68e80932012-01-30 02:47:24 -0700141 pwrst--;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530142 }
143
Paul Walmsleye68e80932012-01-30 02:47:24 -0700144 next_pwrst = pwrdm_read_next_pwrst(pwrdm);
145 if (next_pwrst == pwrst)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530146 return ret;
147
Paul Walmsleye68e80932012-01-30 02:47:24 -0700148 curr_pwrst = pwrdm_read_pwrst(pwrdm);
149 if (curr_pwrst < PWRDM_POWER_ON) {
150 if ((curr_pwrst > pwrst) &&
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700151 (pwrdm->flags & PWRDM_HAS_LOWPOWERSTATECHANGE)) {
152 sleep_switch = LOWPOWERSTATE_SWITCH;
153 } else {
Rajendra Nayakb86cfb52011-07-10 05:56:54 -0600154 hwsup = clkdm_in_hwsup(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700155 clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700156 sleep_switch = FORCEWAKEUP_SWITCH;
157 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530158 }
159
Paul Walmsleye68e80932012-01-30 02:47:24 -0700160 ret = pwrdm_set_next_pwrst(pwrdm, pwrst);
161 if (ret)
162 pr_err("%s: unable to set power state of powerdomain: %s\n",
Johan Hovolde9a51902011-08-30 18:48:17 +0200163 __func__, pwrdm->name);
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530164
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700165 switch (sleep_switch) {
166 case FORCEWAKEUP_SWITCH:
Rajendra Nayakb86cfb52011-07-10 05:56:54 -0600167 if (hwsup)
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700168 clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak33de32b2010-12-21 22:37:28 -0700169 else
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700170 clkdm_sleep(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700171 break;
172 case LOWPOWERSTATE_SWITCH:
173 pwrdm_set_lowpwrstchange(pwrdm);
Paul Walmsleye68e80932012-01-30 02:47:24 -0700174 pwrdm_wait_transition(pwrdm);
175 pwrdm_state_switch(pwrdm);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700176 break;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530177 }
178
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530179 return ret;
180}
181
Paul Walmsley14164082012-02-02 02:30:50 -0700182
183
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530184/*
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200185 * This API is to be called during init to set the various voltage
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530186 * domains to the voltage as per the opp table. Typically we boot up
187 * at the nominal voltage. So this function finds out the rate of
188 * the clock associated with the voltage domain, finds out the correct
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200189 * opp entry and sets the voltage domain to the voltage specified
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530190 * in the opp entry
191 */
192static int __init omap2_set_init_voltage(char *vdd_name, char *clk_name,
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200193 const char *oh_name)
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530194{
195 struct voltagedomain *voltdm;
196 struct clk *clk;
197 struct opp *opp;
198 unsigned long freq, bootup_volt;
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200199 struct device *dev;
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530200
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200201 if (!vdd_name || !clk_name || !oh_name) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200202 pr_err("%s: invalid parameters\n", __func__);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530203 goto exit;
204 }
205
Kevin Hilman24d7b402012-09-06 14:03:08 -0700206 if (!strncmp(oh_name, "mpu", 3))
207 /*
208 * All current OMAPs share voltage rail and clock
209 * source, so CPU0 is used to represent the MPU-SS.
210 */
211 dev = get_cpu_device(0);
212 else
213 dev = omap_device_get_by_hwmod_name(oh_name);
214
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200215 if (IS_ERR(dev)) {
216 pr_err("%s: Unable to get dev pointer for hwmod %s\n",
217 __func__, oh_name);
218 goto exit;
219 }
220
Kevin Hilman81a60482011-03-16 14:25:45 -0700221 voltdm = voltdm_lookup(vdd_name);
Wei Yongjun93b44be2012-09-27 13:54:36 +0800222 if (!voltdm) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200223 pr_err("%s: unable to get vdd pointer for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530224 __func__, vdd_name);
225 goto exit;
226 }
227
228 clk = clk_get(NULL, clk_name);
229 if (IS_ERR(clk)) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200230 pr_err("%s: unable to get clk %s\n", __func__, clk_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530231 goto exit;
232 }
233
Rajendra Nayak5dcc3b92012-09-22 02:24:17 -0600234 freq = clk_get_rate(clk);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530235 clk_put(clk);
236
NeilBrown6369fd42012-01-09 13:14:12 +1100237 rcu_read_lock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530238 opp = opp_find_freq_ceil(dev, &freq);
239 if (IS_ERR(opp)) {
NeilBrown6369fd42012-01-09 13:14:12 +1100240 rcu_read_unlock();
Johan Hovolde9a51902011-08-30 18:48:17 +0200241 pr_err("%s: unable to find boot up OPP for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530242 __func__, vdd_name);
243 goto exit;
244 }
245
246 bootup_volt = opp_get_voltage(opp);
NeilBrown6369fd42012-01-09 13:14:12 +1100247 rcu_read_unlock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530248 if (!bootup_volt) {
Paul Walmsley7852ec02012-07-26 00:54:26 -0600249 pr_err("%s: unable to find voltage corresponding to the bootup OPP for vdd_%s\n",
250 __func__, vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530251 goto exit;
252 }
253
Kevin Hilman5e5651b2011-04-05 16:27:21 -0700254 voltdm_scale(voltdm, bootup_volt);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530255 return 0;
256
257exit:
Johan Hovolde9a51902011-08-30 18:48:17 +0200258 pr_err("%s: unable to set vdd_%s\n", __func__, vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530259 return -EINVAL;
260}
261
Paul Walmsley14164082012-02-02 02:30:50 -0700262#ifdef CONFIG_SUSPEND
263static int omap_pm_enter(suspend_state_t suspend_state)
264{
265 int ret = 0;
266
267 if (!omap_pm_suspend)
268 return -ENOENT; /* XXX doublecheck */
269
270 switch (suspend_state) {
271 case PM_SUSPEND_STANDBY:
272 case PM_SUSPEND_MEM:
273 ret = omap_pm_suspend();
274 break;
275 default:
276 ret = -EINVAL;
277 }
278
279 return ret;
280}
281
282static int omap_pm_begin(suspend_state_t state)
283{
284 disable_hlt();
285 if (cpu_is_omap34xx())
286 omap_prcm_irq_prepare();
287 return 0;
288}
289
290static void omap_pm_end(void)
291{
292 enable_hlt();
293 return;
294}
295
296static void omap_pm_finish(void)
297{
298 if (cpu_is_omap34xx())
299 omap_prcm_irq_complete();
300}
301
302static const struct platform_suspend_ops omap_pm_ops = {
303 .begin = omap_pm_begin,
304 .end = omap_pm_end,
305 .enter = omap_pm_enter,
306 .finish = omap_pm_finish,
307 .valid = suspend_valid_only_mem,
308};
309
310#endif /* CONFIG_SUSPEND */
311
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530312static void __init omap3_init_voltages(void)
313{
314 if (!cpu_is_omap34xx())
315 return;
316
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200317 omap2_set_init_voltage("mpu_iva", "dpll1_ck", "mpu");
318 omap2_set_init_voltage("core", "l3_ick", "l3_main");
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530319}
320
Thara Gopinath1376ee12010-05-29 22:02:25 +0530321static void __init omap4_init_voltages(void)
322{
323 if (!cpu_is_omap44xx())
324 return;
325
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200326 omap2_set_init_voltage("mpu", "dpll_mpu_ck", "mpu");
327 omap2_set_init_voltage("core", "l3_div_ck", "l3_main_1");
328 omap2_set_init_voltage("iva", "dpll_iva_m5x2_ck", "iva");
Thara Gopinath1376ee12010-05-29 22:02:25 +0530329}
330
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600331static int __init omap2_common_pm_init(void)
332{
Benoit Cousson476b6792011-08-16 11:49:08 +0200333 if (!of_have_populated_dt())
334 omap2_init_processor_devices();
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600335 omap_pm_if_init();
336
337 return 0;
338}
Thara Gopinath1cbbe372010-12-20 21:17:21 +0530339postcore_initcall(omap2_common_pm_init);
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600340
Shawn Guobbd707a2012-04-26 16:06:50 +0800341int __init omap2_common_pm_late_init(void)
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530342{
Benoit Cousson506d81e2011-12-08 16:47:39 +0100343 /*
344 * In the case of DT, the PMIC and SR initialization will be done using
345 * a completely different mechanism.
346 * Disable this part if a DT blob is available.
347 */
348 if (of_have_populated_dt())
349 return 0;
350
Thara Gopinathfbc319f2010-12-10 22:51:05 +0530351 /* Init the voltage layer */
Kevin Hilman46232a32011-11-23 14:43:01 -0800352 omap_pmic_late_init();
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530353 omap_voltage_late_init();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530354
355 /* Initialize the voltages */
356 omap3_init_voltages();
Thara Gopinath1376ee12010-05-29 22:02:25 +0530357 omap4_init_voltages();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530358
Thara Gopinathfbc319f2010-12-10 22:51:05 +0530359 /* Smartreflex device init */
Thara Gopinath0c0a5d62010-05-29 22:02:23 +0530360 omap_devinit_smartreflex();
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530361
Paul Walmsley14164082012-02-02 02:30:50 -0700362#ifdef CONFIG_SUSPEND
363 suspend_set_ops(&omap_pm_ops);
364#endif
365
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530366 return 0;
367}