blob: b28677e5a4f2b33fb802d64f95900fecf48043fc [file] [log] [blame]
Alex Daibac427f2015-08-12 15:43:39 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
Alex Daibac427f2015-08-12 15:43:39 +010024#include <linux/circ_buf.h>
25#include "i915_drv.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010026#include "intel_uc.h"
Alex Daibac427f2015-08-12 15:43:39 +010027
Chris Wilson31de7352017-03-16 12:56:18 +000028#include <trace/events/dma_fence.h>
29
Alex Daibac427f2015-08-12 15:43:39 +010030/**
Alex Daifeda33e2015-10-19 16:10:54 -070031 * DOC: GuC-based command submission
Dave Gordon44a28b12015-08-12 15:43:41 +010032 *
Oscar Mateo0d768122017-03-22 10:39:50 -070033 * GuC client:
34 * A i915_guc_client refers to a submission path through GuC. Currently, there
35 * is only one of these (the execbuf_client) and this one is charged with all
36 * submissions to the GuC. This struct is the owner of a doorbell, a process
37 * descriptor and a workqueue (all of them inside a single gem object that
38 * contains all required pages for these elements).
Dave Gordon44a28b12015-08-12 15:43:41 +010039 *
Oscar Mateob09935a2017-03-22 10:39:53 -070040 * GuC stage descriptor:
Oscar Mateo0d768122017-03-22 10:39:50 -070041 * During initialization, the driver allocates a static pool of 1024 such
42 * descriptors, and shares them with the GuC.
43 * Currently, there exists a 1:1 mapping between a i915_guc_client and a
Oscar Mateob09935a2017-03-22 10:39:53 -070044 * guc_stage_desc (via the client's stage_id), so effectively only one
45 * gets used. This stage descriptor lets the GuC know about the doorbell,
46 * workqueue and process descriptor. Theoretically, it also lets the GuC
47 * know about our HW contexts (context ID, etc...), but we actually
Oscar Mateo0d768122017-03-22 10:39:50 -070048 * employ a kind of submission where the GuC uses the LRCA sent via the work
Oscar Mateob09935a2017-03-22 10:39:53 -070049 * item instead (the single guc_stage_desc associated to execbuf client
Oscar Mateo0d768122017-03-22 10:39:50 -070050 * contains information about the default kernel context only, but this is
51 * essentially unused). This is called a "proxy" submission.
Dave Gordon44a28b12015-08-12 15:43:41 +010052 *
53 * The Scratch registers:
54 * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
55 * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
56 * triggers an interrupt on the GuC via another register write (0xC4C8).
57 * Firmware writes a success/fail code back to the action register after
58 * processes the request. The kernel driver polls waiting for this update and
59 * then proceeds.
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010060 * See intel_guc_send()
Dave Gordon44a28b12015-08-12 15:43:41 +010061 *
62 * Doorbells:
63 * Doorbells are interrupts to uKernel. A doorbell is a single cache line (QW)
64 * mapped into process space.
65 *
66 * Work Items:
67 * There are several types of work items that the host may place into a
68 * workqueue, each with its own requirements and limitations. Currently only
69 * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
70 * represents in-order queue. The kernel driver packs ring tail pointer and an
71 * ELSP context descriptor dword into Work Item.
Dave Gordon7a9347f2016-09-12 21:19:37 +010072 * See guc_wq_item_append()
Dave Gordon44a28b12015-08-12 15:43:41 +010073 *
Oscar Mateo0704df22017-03-22 10:39:47 -070074 * ADS:
75 * The Additional Data Struct (ADS) has pointers for different buffers used by
76 * the GuC. One single gem object contains the ADS struct itself (guc_ads), the
77 * scheduling policies (guc_policies), a structure describing a collection of
78 * register sets (guc_mmio_reg_state) and some extra pages for the GuC to save
79 * its internal state for sleep.
80 *
Dave Gordon44a28b12015-08-12 15:43:41 +010081 */
82
Joonas Lahtinenabddffd2017-03-22 10:39:44 -070083static inline bool is_high_priority(struct i915_guc_client* client)
84{
Oscar Mateob09935a2017-03-22 10:39:53 -070085 return client->priority <= GUC_CLIENT_PRIORITY_HIGH;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -070086}
87
88static int __reserve_doorbell(struct i915_guc_client *client)
89{
90 unsigned long offset;
91 unsigned long end;
92 u16 id;
93
94 GEM_BUG_ON(client->doorbell_id != GUC_DOORBELL_INVALID);
95
96 /*
97 * The bitmap tracks which doorbell registers are currently in use.
98 * It is split into two halves; the first half is used for normal
99 * priority contexts, the second half for high-priority ones.
100 */
101 offset = 0;
102 end = GUC_NUM_DOORBELLS/2;
103 if (is_high_priority(client)) {
104 offset = end;
105 end += offset;
106 }
107
Michel Thierry7f1ea2a2017-05-30 17:05:46 -0700108 id = find_next_zero_bit(client->guc->doorbell_bitmap, end, offset);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700109 if (id == end)
110 return -ENOSPC;
111
112 __set_bit(id, client->guc->doorbell_bitmap);
113 client->doorbell_id = id;
114 DRM_DEBUG_DRIVER("client %u (high prio=%s) reserved doorbell: %d\n",
Oscar Mateob09935a2017-03-22 10:39:53 -0700115 client->stage_id, yesno(is_high_priority(client)),
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700116 id);
117 return 0;
118}
119
120static void __unreserve_doorbell(struct i915_guc_client *client)
121{
122 GEM_BUG_ON(client->doorbell_id == GUC_DOORBELL_INVALID);
123
124 __clear_bit(client->doorbell_id, client->guc->doorbell_bitmap);
125 client->doorbell_id = GUC_DOORBELL_INVALID;
126}
127
Dave Gordon44a28b12015-08-12 15:43:41 +0100128/*
Dave Gordon44a28b12015-08-12 15:43:41 +0100129 * Tell the GuC to allocate or deallocate a specific doorbell
130 */
131
Oscar Mateob09935a2017-03-22 10:39:53 -0700132static int __guc_allocate_doorbell(struct intel_guc *guc, u32 stage_id)
Dave Gordon44a28b12015-08-12 15:43:41 +0100133{
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100134 u32 action[] = {
135 INTEL_GUC_ACTION_ALLOCATE_DOORBELL,
Oscar Mateob09935a2017-03-22 10:39:53 -0700136 stage_id
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100137 };
Dave Gordon44a28b12015-08-12 15:43:41 +0100138
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100139 return intel_guc_send(guc, action, ARRAY_SIZE(action));
Dave Gordon44a28b12015-08-12 15:43:41 +0100140}
141
Oscar Mateob09935a2017-03-22 10:39:53 -0700142static int __guc_deallocate_doorbell(struct intel_guc *guc, u32 stage_id)
Dave Gordon44a28b12015-08-12 15:43:41 +0100143{
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100144 u32 action[] = {
145 INTEL_GUC_ACTION_DEALLOCATE_DOORBELL,
Oscar Mateob09935a2017-03-22 10:39:53 -0700146 stage_id
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100147 };
Dave Gordon44a28b12015-08-12 15:43:41 +0100148
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100149 return intel_guc_send(guc, action, ARRAY_SIZE(action));
Sagar Arun Kamble685534e2016-10-12 21:54:41 +0530150}
151
Oscar Mateob09935a2017-03-22 10:39:53 -0700152static struct guc_stage_desc *__get_stage_desc(struct i915_guc_client *client)
Oscar Mateo73b05532017-03-22 10:39:45 -0700153{
Oscar Mateob09935a2017-03-22 10:39:53 -0700154 struct guc_stage_desc *base = client->guc->stage_desc_pool_vaddr;
Oscar Mateo73b05532017-03-22 10:39:45 -0700155
Oscar Mateob09935a2017-03-22 10:39:53 -0700156 return &base[client->stage_id];
Oscar Mateo73b05532017-03-22 10:39:45 -0700157}
158
Dave Gordon44a28b12015-08-12 15:43:41 +0100159/*
160 * Initialise, update, or clear doorbell data shared with the GuC
161 *
162 * These functions modify shared data and so need access to the mapped
163 * client object which contains the page being used for the doorbell
164 */
165
Oscar Mateo397fce82017-03-22 10:39:52 -0700166static void __update_doorbell_desc(struct i915_guc_client *client, u16 new_id)
Dave Gordon44a28b12015-08-12 15:43:41 +0100167{
Oscar Mateob09935a2017-03-22 10:39:53 -0700168 struct guc_stage_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100169
Dave Gordona6674292016-06-13 17:57:32 +0100170 /* Update the GuC's idea of the doorbell ID */
Oscar Mateob09935a2017-03-22 10:39:53 -0700171 desc = __get_stage_desc(client);
Oscar Mateo73b05532017-03-22 10:39:45 -0700172 desc->db_id = new_id;
Dave Gordona6674292016-06-13 17:57:32 +0100173}
174
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700175static struct guc_doorbell_info *__get_doorbell(struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +0100176{
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700177 return client->vaddr + client->doorbell_offset;
178}
179
180static bool has_doorbell(struct i915_guc_client *client)
181{
182 if (client->doorbell_id == GUC_DOORBELL_INVALID)
183 return false;
184
185 return test_bit(client->doorbell_id, client->guc->doorbell_bitmap);
186}
187
188static int __create_doorbell(struct i915_guc_client *client)
189{
190 struct guc_doorbell_info *doorbell;
191 int err;
192
193 doorbell = __get_doorbell(client);
194 doorbell->db_status = GUC_DOORBELL_ENABLED;
195 doorbell->cookie = client->doorbell_cookie;
196
Oscar Mateob09935a2017-03-22 10:39:53 -0700197 err = __guc_allocate_doorbell(client->guc, client->stage_id);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700198 if (err) {
199 doorbell->db_status = GUC_DOORBELL_DISABLED;
200 doorbell->cookie = 0;
201 }
202 return err;
203}
204
205static int __destroy_doorbell(struct i915_guc_client *client)
206{
Oscar Mateoed2ec71f2017-03-22 10:39:51 -0700207 struct drm_i915_private *dev_priv = guc_to_i915(client->guc);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700208 struct guc_doorbell_info *doorbell;
Oscar Mateoed2ec71f2017-03-22 10:39:51 -0700209 u16 db_id = client->doorbell_id;
210
211 GEM_BUG_ON(db_id >= GUC_DOORBELL_INVALID);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700212
213 doorbell = __get_doorbell(client);
214 doorbell->db_status = GUC_DOORBELL_DISABLED;
215 doorbell->cookie = 0;
216
Oscar Mateoed2ec71f2017-03-22 10:39:51 -0700217 /* Doorbell release flow requires that we wait for GEN8_DRB_VALID bit
218 * to go to zero after updating db_status before we call the GuC to
219 * release the doorbell */
220 if (wait_for_us(!(I915_READ(GEN8_DRBREGL(db_id)) & GEN8_DRB_VALID), 10))
221 WARN_ONCE(true, "Doorbell never became invalid after disable\n");
222
Oscar Mateob09935a2017-03-22 10:39:53 -0700223 return __guc_deallocate_doorbell(client->guc, client->stage_id);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700224}
225
Oscar Mateo397fce82017-03-22 10:39:52 -0700226static int create_doorbell(struct i915_guc_client *client)
227{
228 int ret;
229
230 ret = __reserve_doorbell(client);
231 if (ret)
232 return ret;
233
234 __update_doorbell_desc(client, client->doorbell_id);
235
236 ret = __create_doorbell(client);
237 if (ret)
238 goto err;
239
240 return 0;
241
242err:
243 __update_doorbell_desc(client, GUC_DOORBELL_INVALID);
244 __unreserve_doorbell(client);
245 return ret;
246}
247
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700248static int destroy_doorbell(struct i915_guc_client *client)
249{
250 int err;
251
252 GEM_BUG_ON(!has_doorbell(client));
Dave Gordon44a28b12015-08-12 15:43:41 +0100253
Dave Gordon44a28b12015-08-12 15:43:41 +0100254 /* XXX: wait for any interrupts */
255 /* XXX: wait for workqueue to drain */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700256
257 err = __destroy_doorbell(client);
258 if (err)
259 return err;
260
261 __update_doorbell_desc(client, GUC_DOORBELL_INVALID);
262
263 __unreserve_doorbell(client);
264
265 return 0;
Dave Gordon44a28b12015-08-12 15:43:41 +0100266}
267
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700268static unsigned long __select_cacheline(struct intel_guc* guc)
Dave Gordonf10d69a2016-06-13 17:57:33 +0100269{
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700270 unsigned long offset;
Dave Gordon44a28b12015-08-12 15:43:41 +0100271
Dave Gordon44a28b12015-08-12 15:43:41 +0100272 /* Doorbell uses a single cache line within a page */
273 offset = offset_in_page(guc->db_cacheline);
274
275 /* Moving to next cache line to reduce contention */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700276 guc->db_cacheline += cache_line_size();
Dave Gordon44a28b12015-08-12 15:43:41 +0100277
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700278 DRM_DEBUG_DRIVER("reserved cacheline 0x%lx, next 0x%x, linesize %u\n",
279 offset, guc->db_cacheline, cache_line_size());
Dave Gordon44a28b12015-08-12 15:43:41 +0100280 return offset;
281}
282
Chris Wilsonbd00e732017-03-23 23:00:00 +0000283static inline struct guc_process_desc *
284__get_process_desc(struct i915_guc_client *client)
285{
286 return client->vaddr + client->proc_desc_offset;
287}
288
Dave Gordon44a28b12015-08-12 15:43:41 +0100289/*
290 * Initialise the process descriptor shared with the GuC firmware.
291 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100292static void guc_proc_desc_init(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100293 struct i915_guc_client *client)
294{
295 struct guc_process_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100296
Chris Wilsonbd00e732017-03-23 23:00:00 +0000297 desc = memset(__get_process_desc(client), 0, sizeof(*desc));
Dave Gordon44a28b12015-08-12 15:43:41 +0100298
299 /*
300 * XXX: pDoorbell and WQVBaseAddress are pointers in process address
301 * space for ring3 clients (set them as in mmap_ioctl) or kernel
302 * space for kernel clients (map on demand instead? May make debug
303 * easier to have it mapped).
304 */
305 desc->wq_base_addr = 0;
306 desc->db_base_addr = 0;
307
Oscar Mateob09935a2017-03-22 10:39:53 -0700308 desc->stage_id = client->stage_id;
Dave Gordon44a28b12015-08-12 15:43:41 +0100309 desc->wq_size_bytes = client->wq_size;
310 desc->wq_status = WQ_STATUS_ACTIVE;
311 desc->priority = client->priority;
Dave Gordon44a28b12015-08-12 15:43:41 +0100312}
313
314/*
Oscar Mateob09935a2017-03-22 10:39:53 -0700315 * Initialise/clear the stage descriptor shared with the GuC firmware.
Dave Gordon44a28b12015-08-12 15:43:41 +0100316 *
317 * This descriptor tells the GuC where (in GGTT space) to find the important
318 * data structures relating to this client (doorbell, process descriptor,
319 * write queue, etc).
320 */
Oscar Mateob09935a2017-03-22 10:39:53 -0700321static void guc_stage_desc_init(struct intel_guc *guc,
322 struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +0100323{
Alex Dai397097b2016-01-23 11:58:14 -0800324 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000325 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +0100326 struct i915_gem_context *ctx = client->owner;
Oscar Mateob09935a2017-03-22 10:39:53 -0700327 struct guc_stage_desc *desc;
Chris Wilsonbafb0fc2016-08-27 08:54:01 +0100328 unsigned int tmp;
Dave Gordon86e06cc2016-04-19 16:08:36 +0100329 u32 gfx_addr;
Dave Gordon44a28b12015-08-12 15:43:41 +0100330
Oscar Mateob09935a2017-03-22 10:39:53 -0700331 desc = __get_stage_desc(client);
Oscar Mateo73b05532017-03-22 10:39:45 -0700332 memset(desc, 0, sizeof(*desc));
Dave Gordon44a28b12015-08-12 15:43:41 +0100333
Oscar Mateob09935a2017-03-22 10:39:53 -0700334 desc->attribute = GUC_STAGE_DESC_ATTR_ACTIVE | GUC_STAGE_DESC_ATTR_KERNEL;
335 desc->stage_id = client->stage_id;
Oscar Mateo73b05532017-03-22 10:39:45 -0700336 desc->priority = client->priority;
337 desc->db_id = client->doorbell_id;
Dave Gordon44a28b12015-08-12 15:43:41 +0100338
Chris Wilsonbafb0fc2016-08-27 08:54:01 +0100339 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
Chris Wilson9021ad02016-05-24 14:53:37 +0100340 struct intel_context *ce = &ctx->engine[engine->id];
Dave Gordonc18468c2016-08-09 15:19:22 +0100341 uint32_t guc_engine_id = engine->guc_id;
Oscar Mateo73b05532017-03-22 10:39:45 -0700342 struct guc_execlist_context *lrc = &desc->lrc[guc_engine_id];
Alex Daid1675192015-08-12 15:43:43 +0100343
344 /* TODO: We have a design issue to be solved here. Only when we
345 * receive the first batch, we know which engine is used by the
346 * user. But here GuC expects the lrc and ring to be pinned. It
347 * is not an issue for default context, which is the only one
348 * for now who owns a GuC client. But for future owner of GuC
349 * client, need to make sure lrc is pinned prior to enter here.
350 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100351 if (!ce->state)
Alex Daid1675192015-08-12 15:43:43 +0100352 break; /* XXX: continue? */
353
Oscar Mateo0d768122017-03-22 10:39:50 -0700354 /*
Oscar Mateob09935a2017-03-22 10:39:53 -0700355 * XXX: When this is a GUC_STAGE_DESC_ATTR_KERNEL client (proxy
Oscar Mateo0d768122017-03-22 10:39:50 -0700356 * submission or, in other words, not using a direct submission
357 * model) the KMD's LRCA is not used for any work submission.
358 * Instead, the GuC uses the LRCA of the user mode context (see
359 * guc_wq_item_append below).
360 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100361 lrc->context_desc = lower_32_bits(ce->lrc_desc);
Alex Daid1675192015-08-12 15:43:43 +0100362
363 /* The state page is after PPHWSP */
Oscar Mateo0d768122017-03-22 10:39:50 -0700364 lrc->ring_lrca =
Chris Wilson4741da92016-12-24 19:31:46 +0000365 guc_ggtt_offset(ce->state) + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateob09935a2017-03-22 10:39:53 -0700366
367 /* XXX: In direct submission, the GuC wants the HW context id
368 * here. In proxy submission, it wants the stage id */
369 lrc->context_id = (client->stage_id << GUC_ELC_CTXID_OFFSET) |
Dave Gordonc18468c2016-08-09 15:19:22 +0100370 (guc_engine_id << GUC_ELC_ENGINE_OFFSET);
Alex Daid1675192015-08-12 15:43:43 +0100371
Chris Wilson4741da92016-12-24 19:31:46 +0000372 lrc->ring_begin = guc_ggtt_offset(ce->ring->vma);
Chris Wilson57e88532016-08-15 10:48:57 +0100373 lrc->ring_end = lrc->ring_begin + ce->ring->size - 1;
374 lrc->ring_next_free_location = lrc->ring_begin;
Alex Daid1675192015-08-12 15:43:43 +0100375 lrc->ring_current_tail_pointer_value = 0;
376
Oscar Mateo73b05532017-03-22 10:39:45 -0700377 desc->engines_used |= (1 << guc_engine_id);
Alex Daid1675192015-08-12 15:43:43 +0100378 }
379
Dave Gordone02757d2016-08-09 15:19:21 +0100380 DRM_DEBUG_DRIVER("Host engines 0x%x => GuC engines used 0x%x\n",
Oscar Mateo73b05532017-03-22 10:39:45 -0700381 client->engines, desc->engines_used);
382 WARN_ON(desc->engines_used == 0);
Alex Daid1675192015-08-12 15:43:43 +0100383
Dave Gordon44a28b12015-08-12 15:43:41 +0100384 /*
Dave Gordon86e06cc2016-04-19 16:08:36 +0100385 * The doorbell, process descriptor, and workqueue are all parts
386 * of the client object, which the GuC will reference via the GGTT
Dave Gordon44a28b12015-08-12 15:43:41 +0100387 */
Chris Wilson4741da92016-12-24 19:31:46 +0000388 gfx_addr = guc_ggtt_offset(client->vma);
Oscar Mateo73b05532017-03-22 10:39:45 -0700389 desc->db_trigger_phy = sg_dma_address(client->vma->pages->sgl) +
Dave Gordon86e06cc2016-04-19 16:08:36 +0100390 client->doorbell_offset;
Oscar Mateo73b05532017-03-22 10:39:45 -0700391 desc->db_trigger_cpu = (uintptr_t)__get_doorbell(client);
392 desc->db_trigger_uk = gfx_addr + client->doorbell_offset;
393 desc->process_desc = gfx_addr + client->proc_desc_offset;
394 desc->wq_addr = gfx_addr + client->wq_offset;
395 desc->wq_size = client->wq_size;
Dave Gordon44a28b12015-08-12 15:43:41 +0100396
Oscar Mateo73b05532017-03-22 10:39:45 -0700397 desc->desc_private = (uintptr_t)client;
Dave Gordon44a28b12015-08-12 15:43:41 +0100398}
399
Oscar Mateob09935a2017-03-22 10:39:53 -0700400static void guc_stage_desc_fini(struct intel_guc *guc,
401 struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +0100402{
Oscar Mateob09935a2017-03-22 10:39:53 -0700403 struct guc_stage_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100404
Oscar Mateob09935a2017-03-22 10:39:53 -0700405 desc = __get_stage_desc(client);
Oscar Mateo73b05532017-03-22 10:39:45 -0700406 memset(desc, 0, sizeof(*desc));
Dave Gordon44a28b12015-08-12 15:43:41 +0100407}
408
Dave Gordon7c2c2702016-05-13 15:36:32 +0100409/**
Dave Gordon7a9347f2016-09-12 21:19:37 +0100410 * i915_guc_wq_reserve() - reserve space in the GuC's workqueue
Dave Gordon7c2c2702016-05-13 15:36:32 +0100411 * @request: request associated with the commands
412 *
413 * Return: 0 if space is available
414 * -EAGAIN if space is not currently available
415 *
416 * This function must be called (and must return 0) before a request
417 * is submitted to the GuC via i915_guc_submit() below. Once a result
Dave Gordon7a9347f2016-09-12 21:19:37 +0100418 * of 0 has been returned, it must be balanced by a corresponding
419 * call to submit().
Dave Gordon7c2c2702016-05-13 15:36:32 +0100420 *
Dave Gordon7a9347f2016-09-12 21:19:37 +0100421 * Reservation allows the caller to determine in advance that space
Dave Gordon7c2c2702016-05-13 15:36:32 +0100422 * will be available for the next submission before committing resources
423 * to it, and helps avoid late failures with complicated recovery paths.
424 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100425int i915_guc_wq_reserve(struct drm_i915_gem_request *request)
Dave Gordon44a28b12015-08-12 15:43:41 +0100426{
Dave Gordon551aaec2016-05-13 15:36:33 +0100427 const size_t wqi_size = sizeof(struct guc_wq_item);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000428 struct i915_guc_client *client = request->i915->guc.execbuf_client;
Chris Wilsonbd00e732017-03-23 23:00:00 +0000429 struct guc_process_desc *desc = __get_process_desc(client);
Dave Gordon551aaec2016-05-13 15:36:33 +0100430 u32 freespace;
Chris Wilsondadd4812016-09-09 14:11:57 +0100431 int ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100432
Chris Wilson349ab912017-02-28 11:28:02 +0000433 spin_lock_irq(&client->wq_lock);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000434 freespace = CIRC_SPACE(client->wq_tail, desc->head, client->wq_size);
435 freespace -= client->wq_rsvd;
Chris Wilsondadd4812016-09-09 14:11:57 +0100436 if (likely(freespace >= wqi_size)) {
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000437 client->wq_rsvd += wqi_size;
Chris Wilsondadd4812016-09-09 14:11:57 +0100438 ret = 0;
439 } else {
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000440 client->no_wq_space++;
Chris Wilsondadd4812016-09-09 14:11:57 +0100441 ret = -EAGAIN;
442 }
Chris Wilson349ab912017-02-28 11:28:02 +0000443 spin_unlock_irq(&client->wq_lock);
Alex Dai5a843302015-12-02 16:56:29 -0800444
Chris Wilsondadd4812016-09-09 14:11:57 +0100445 return ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100446}
447
Chris Wilson349ab912017-02-28 11:28:02 +0000448static void guc_client_update_wq_rsvd(struct i915_guc_client *client, int size)
449{
450 unsigned long flags;
451
452 spin_lock_irqsave(&client->wq_lock, flags);
453 client->wq_rsvd += size;
454 spin_unlock_irqrestore(&client->wq_lock, flags);
455}
456
Chris Wilson5ba89902016-10-07 07:53:27 +0100457void i915_guc_wq_unreserve(struct drm_i915_gem_request *request)
458{
Chris Wilson349ab912017-02-28 11:28:02 +0000459 const int wqi_size = sizeof(struct guc_wq_item);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000460 struct i915_guc_client *client = request->i915->guc.execbuf_client;
Chris Wilson5ba89902016-10-07 07:53:27 +0100461
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000462 GEM_BUG_ON(READ_ONCE(client->wq_rsvd) < wqi_size);
Chris Wilson349ab912017-02-28 11:28:02 +0000463 guc_client_update_wq_rsvd(client, -wqi_size);
Chris Wilson5ba89902016-10-07 07:53:27 +0100464}
465
Dave Gordon7a9347f2016-09-12 21:19:37 +0100466/* Construct a Work Item and append it to the GuC's Work Queue */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000467static void guc_wq_item_append(struct i915_guc_client *client,
Dave Gordon7a9347f2016-09-12 21:19:37 +0100468 struct drm_i915_gem_request *rq)
Dave Gordon44a28b12015-08-12 15:43:41 +0100469{
Dave Gordon0a31afb2016-05-13 15:36:34 +0100470 /* wqi_len is in DWords, and does not include the one-word header */
471 const size_t wqi_size = sizeof(struct guc_wq_item);
Oscar Mateoada8c412017-09-12 14:36:37 -0700472 const u32 wqi_len = wqi_size / sizeof(u32) - 1;
Dave Gordonc18468c2016-08-09 15:19:22 +0100473 struct intel_engine_cs *engine = rq->engine;
Oscar Mateoada8c412017-09-12 14:36:37 -0700474 struct i915_gem_context *ctx = rq->ctx;
Chris Wilsonbd00e732017-03-23 23:00:00 +0000475 struct guc_process_desc *desc = __get_process_desc(client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100476 struct guc_wq_item *wqi;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000477 u32 freespace, tail, wq_off;
Dave Gordon44a28b12015-08-12 15:43:41 +0100478
Dave Gordon7a9347f2016-09-12 21:19:37 +0100479 /* Free space is guaranteed, see i915_guc_wq_reserve() above */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000480 freespace = CIRC_SPACE(client->wq_tail, desc->head, client->wq_size);
Dave Gordon0a31afb2016-05-13 15:36:34 +0100481 GEM_BUG_ON(freespace < wqi_size);
482
Oscar Mateoada8c412017-09-12 14:36:37 -0700483 tail = intel_ring_set_tail(rq->ring, rq->tail) / sizeof(u64);
Dave Gordon0a31afb2016-05-13 15:36:34 +0100484 GEM_BUG_ON(tail > WQ_RING_TAIL_MAX);
Dave Gordon44a28b12015-08-12 15:43:41 +0100485
486 /* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we
487 * should not have the case where structure wqi is across page, neither
488 * wrapped to the beginning. This simplifies the implementation below.
489 *
490 * XXX: if not the case, we need save data to a temp wqi and copy it to
491 * workqueue buffer dw by dw.
492 */
Dave Gordon0a31afb2016-05-13 15:36:34 +0100493 BUILD_BUG_ON(wqi_size != 16);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000494 GEM_BUG_ON(client->wq_rsvd < wqi_size);
Dave Gordon44a28b12015-08-12 15:43:41 +0100495
Dave Gordon0a31afb2016-05-13 15:36:34 +0100496 /* postincrement WQ tail for next time */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000497 wq_off = client->wq_tail;
Chris Wilsondadd4812016-09-09 14:11:57 +0100498 GEM_BUG_ON(wq_off & (wqi_size - 1));
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000499 client->wq_tail += wqi_size;
500 client->wq_tail &= client->wq_size - 1;
501 client->wq_rsvd -= wqi_size;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100502
503 /* WQ starts from the page after doorbell / process_desc */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000504 wqi = client->vaddr + wq_off + GUC_DB_SIZE;
Dave Gordon44a28b12015-08-12 15:43:41 +0100505
Dave Gordon0a31afb2016-05-13 15:36:34 +0100506 /* Now fill in the 4-word work queue item */
Dave Gordon44a28b12015-08-12 15:43:41 +0100507 wqi->header = WQ_TYPE_INORDER |
Oscar Mateoada8c412017-09-12 14:36:37 -0700508 (wqi_len << WQ_LEN_SHIFT) |
509 (engine->guc_id << WQ_TARGET_SHIFT) |
510 WQ_NO_WCFLUSH_WAIT;
Dave Gordon44a28b12015-08-12 15:43:41 +0100511
Oscar Mateoada8c412017-09-12 14:36:37 -0700512 wqi->context_desc = lower_32_bits(intel_lr_context_descriptor(ctx, engine));
Dave Gordon44a28b12015-08-12 15:43:41 +0100513
Oscar Mateo0d768122017-03-22 10:39:50 -0700514 wqi->submit_element_info = tail << WQ_RING_TAIL_SHIFT;
Chris Wilson65e47602016-10-28 13:58:49 +0100515 wqi->fence_id = rq->global_seqno;
Dave Gordon44a28b12015-08-12 15:43:41 +0100516}
517
Oscar Mateo397fce82017-03-22 10:39:52 -0700518static void guc_reset_wq(struct i915_guc_client *client)
519{
Chris Wilsonbd00e732017-03-23 23:00:00 +0000520 struct guc_process_desc *desc = __get_process_desc(client);
Oscar Mateo397fce82017-03-22 10:39:52 -0700521
522 desc->head = 0;
523 desc->tail = 0;
524
525 client->wq_tail = 0;
526}
527
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000528static int guc_ring_doorbell(struct i915_guc_client *client)
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100529{
Chris Wilsonbd00e732017-03-23 23:00:00 +0000530 struct guc_process_desc *desc = __get_process_desc(client);
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100531 union guc_doorbell_qw db_cmp, db_exc, db_ret;
532 union guc_doorbell_qw *db;
533 int attempt = 2, ret = -EAGAIN;
534
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100535 /* Update the tail so it is visible to GuC */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000536 desc->tail = client->wq_tail;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100537
538 /* current cookie */
539 db_cmp.db_status = GUC_DOORBELL_ENABLED;
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000540 db_cmp.cookie = client->doorbell_cookie;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100541
542 /* cookie to be updated */
543 db_exc.db_status = GUC_DOORBELL_ENABLED;
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000544 db_exc.cookie = client->doorbell_cookie + 1;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100545 if (db_exc.cookie == 0)
546 db_exc.cookie = 1;
547
548 /* pointer of current doorbell cacheline */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700549 db = (union guc_doorbell_qw *)__get_doorbell(client);
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100550
551 while (attempt--) {
552 /* lets ring the doorbell */
553 db_ret.value_qw = atomic64_cmpxchg((atomic64_t *)db,
554 db_cmp.value_qw, db_exc.value_qw);
555
556 /* if the exchange was successfully executed */
557 if (db_ret.value_qw == db_cmp.value_qw) {
558 /* db was successfully rung */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000559 client->doorbell_cookie = db_exc.cookie;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100560 ret = 0;
561 break;
562 }
563
564 /* XXX: doorbell was lost and need to acquire it again */
565 if (db_ret.db_status == GUC_DOORBELL_DISABLED)
566 break;
567
Dave Gordon535b2f52016-08-18 18:17:23 +0100568 DRM_WARN("Cookie mismatch. Expected %d, found %d\n",
569 db_cmp.cookie, db_ret.cookie);
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100570
571 /* update the cookie to newly read cookie from GuC */
572 db_cmp.cookie = db_ret.cookie;
573 db_exc.cookie = db_ret.cookie + 1;
574 if (db_exc.cookie == 0)
575 db_exc.cookie = 1;
576 }
577
578 return ret;
579}
580
Dave Gordon44a28b12015-08-12 15:43:41 +0100581/**
Chris Wilson34ba5a82016-11-29 12:10:24 +0000582 * __i915_guc_submit() - Submit commands through GuC
Alex Daifeda33e2015-10-19 16:10:54 -0700583 * @rq: request associated with the commands
Dave Gordon44a28b12015-08-12 15:43:41 +0100584 *
Dave Gordon7a9347f2016-09-12 21:19:37 +0100585 * The caller must have already called i915_guc_wq_reserve() above with
586 * a result of 0 (success), guaranteeing that there is space in the work
587 * queue for the new request, so enqueuing the item cannot fail.
Dave Gordon7c2c2702016-05-13 15:36:32 +0100588 *
589 * Bad Things Will Happen if the caller violates this protocol e.g. calls
Dave Gordon7a9347f2016-09-12 21:19:37 +0100590 * submit() when _reserve() says there's no space, or calls _submit()
591 * a different number of times from (successful) calls to _reserve().
Dave Gordon7c2c2702016-05-13 15:36:32 +0100592 *
593 * The only error here arises if the doorbell hardware isn't functioning
594 * as expected, which really shouln't happen.
Dave Gordon44a28b12015-08-12 15:43:41 +0100595 */
Chris Wilson34ba5a82016-11-29 12:10:24 +0000596static void __i915_guc_submit(struct drm_i915_gem_request *rq)
Dave Gordon44a28b12015-08-12 15:43:41 +0100597{
Akash Goeled4596ea2016-10-25 22:05:23 +0530598 struct drm_i915_private *dev_priv = rq->i915;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000599 struct intel_engine_cs *engine = rq->engine;
600 unsigned int engine_id = engine->id;
Dave Gordon7c2c2702016-05-13 15:36:32 +0100601 struct intel_guc *guc = &rq->i915->guc;
602 struct i915_guc_client *client = guc->execbuf_client;
Chris Wilson25afdf892017-03-02 14:53:23 +0000603 unsigned long flags;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100604 int b_ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100605
Akash Goeled4596ea2016-10-25 22:05:23 +0530606 /* WA to flush out the pending GMADR writes to ring buffer. */
607 if (i915_vma_is_map_and_fenceable(rq->ring->vma))
608 POSTING_READ_FW(GUC_STATUS);
609
Chris Wilson25afdf892017-03-02 14:53:23 +0000610 spin_lock_irqsave(&client->wq_lock, flags);
Chris Wilson0c335182017-02-28 11:28:03 +0000611
612 guc_wq_item_append(client, rq);
Dave Gordon0a31afb2016-05-13 15:36:34 +0100613 b_ret = guc_ring_doorbell(client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100614
Alex Dai397097b2016-01-23 11:58:14 -0800615 client->submissions[engine_id] += 1;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100616
Chris Wilson25afdf892017-03-02 14:53:23 +0000617 spin_unlock_irqrestore(&client->wq_lock, flags);
Dave Gordon44a28b12015-08-12 15:43:41 +0100618}
619
Chris Wilson34ba5a82016-11-29 12:10:24 +0000620static void i915_guc_submit(struct drm_i915_gem_request *rq)
621{
Chris Wilson31de7352017-03-16 12:56:18 +0000622 __i915_gem_request_submit(rq);
Chris Wilson34ba5a82016-11-29 12:10:24 +0000623 __i915_guc_submit(rq);
624}
625
Chris Wilson31de7352017-03-16 12:56:18 +0000626static void nested_enable_signaling(struct drm_i915_gem_request *rq)
627{
628 /* If we use dma_fence_enable_sw_signaling() directly, lockdep
629 * detects an ordering issue between the fence lockclass and the
630 * global_timeline. This circular dependency can only occur via 2
631 * different fences (but same fence lockclass), so we use the nesting
632 * annotation here to prevent the warn, equivalent to the nesting
633 * inside i915_gem_request_submit() for when we also enable the
634 * signaler.
635 */
636
637 if (test_and_set_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
638 &rq->fence.flags))
639 return;
640
641 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags));
642 trace_dma_fence_enable_signal(&rq->fence);
643
644 spin_lock_nested(&rq->lock, SINGLE_DEPTH_NESTING);
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100645 intel_engine_enable_signaling(rq, true);
Chris Wilson31de7352017-03-16 12:56:18 +0000646 spin_unlock(&rq->lock);
647}
648
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100649static void port_assign(struct execlist_port *port,
650 struct drm_i915_gem_request *rq)
651{
652 GEM_BUG_ON(rq == port_request(port));
653
654 if (port_isset(port))
655 i915_gem_request_put(port_request(port));
656
657 port_set(port, i915_gem_request_get(rq));
658 nested_enable_signaling(rq);
659}
660
Chris Wilson31de7352017-03-16 12:56:18 +0000661static bool i915_guc_dequeue(struct intel_engine_cs *engine)
662{
663 struct execlist_port *port = engine->execlist_port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100664 struct drm_i915_gem_request *last = port_request(port);
Chris Wilson31de7352017-03-16 12:56:18 +0000665 struct rb_node *rb;
666 bool submit = false;
667
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000668 spin_lock_irq(&engine->timeline->lock);
Chris Wilson31de7352017-03-16 12:56:18 +0000669 rb = engine->execlist_first;
Chris Wilson6c067572017-05-17 13:10:03 +0100670 GEM_BUG_ON(rb_first(&engine->execlist_queue) != rb);
Chris Wilson31de7352017-03-16 12:56:18 +0000671 while (rb) {
Chris Wilson6c067572017-05-17 13:10:03 +0100672 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
673 struct drm_i915_gem_request *rq, *rn;
Chris Wilson31de7352017-03-16 12:56:18 +0000674
Chris Wilson6c067572017-05-17 13:10:03 +0100675 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
676 if (last && rq->ctx != last->ctx) {
677 if (port != engine->execlist_port) {
678 __list_del_many(&p->requests,
679 &rq->priotree.link);
680 goto done;
681 }
Chris Wilson31de7352017-03-16 12:56:18 +0000682
Michał Winiarskif63078a2017-05-23 12:23:59 +0200683 if (submit)
684 port_assign(port, last);
Chris Wilson6c067572017-05-17 13:10:03 +0100685 port++;
686 }
687
688 INIT_LIST_HEAD(&rq->priotree.link);
689 rq->priotree.priority = INT_MAX;
690
691 i915_guc_submit(rq);
692 trace_i915_gem_request_in(rq, port_index(port, engine));
693 last = rq;
694 submit = true;
Chris Wilson31de7352017-03-16 12:56:18 +0000695 }
696
697 rb = rb_next(rb);
Chris Wilson6c067572017-05-17 13:10:03 +0100698 rb_erase(&p->node, &engine->execlist_queue);
699 INIT_LIST_HEAD(&p->requests);
700 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100701 kmem_cache_free(engine->i915->priorities, p);
Chris Wilson31de7352017-03-16 12:56:18 +0000702 }
Chris Wilson6c067572017-05-17 13:10:03 +0100703done:
704 engine->execlist_first = rb;
705 if (submit)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100706 port_assign(port, last);
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000707 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson31de7352017-03-16 12:56:18 +0000708
709 return submit;
710}
711
712static void i915_guc_irq_handler(unsigned long data)
713{
714 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
715 struct execlist_port *port = engine->execlist_port;
716 struct drm_i915_gem_request *rq;
717 bool submit;
718
719 do {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100720 rq = port_request(&port[0]);
Chris Wilson31de7352017-03-16 12:56:18 +0000721 while (rq && i915_gem_request_completed(rq)) {
722 trace_i915_gem_request_out(rq);
723 i915_gem_request_put(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100724
725 port[0] = port[1];
726 memset(&port[1], 0, sizeof(port[1]));
727
728 rq = port_request(&port[0]);
Chris Wilson31de7352017-03-16 12:56:18 +0000729 }
730
731 submit = false;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100732 if (!port_count(&port[1]))
Chris Wilson31de7352017-03-16 12:56:18 +0000733 submit = i915_guc_dequeue(engine);
734 } while (submit);
735}
736
Dave Gordon44a28b12015-08-12 15:43:41 +0100737/*
738 * Everything below here is concerned with setup & teardown, and is
739 * therefore not part of the somewhat time-critical batch-submission
740 * path of i915_guc_submit() above.
741 */
742
743/**
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000744 * intel_guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
Chris Wilson8b797af2016-08-15 10:48:51 +0100745 * @guc: the guc
746 * @size: size of area to allocate (both virtual space and memory)
Alex Daibac427f2015-08-12 15:43:39 +0100747 *
Chris Wilson8b797af2016-08-15 10:48:51 +0100748 * This is a wrapper to create an object for use with the GuC. In order to
749 * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
750 * both some backing storage and a range inside the Global GTT. We must pin
751 * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that
752 * range is reserved inside GuC.
Alex Daibac427f2015-08-12 15:43:39 +0100753 *
Chris Wilson8b797af2016-08-15 10:48:51 +0100754 * Return: A i915_vma if successful, otherwise an ERR_PTR.
Alex Daibac427f2015-08-12 15:43:39 +0100755 */
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000756struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size)
Alex Daibac427f2015-08-12 15:43:39 +0100757{
Chris Wilson8b797af2016-08-15 10:48:51 +0100758 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Alex Daibac427f2015-08-12 15:43:39 +0100759 struct drm_i915_gem_object *obj;
Chris Wilson8b797af2016-08-15 10:48:51 +0100760 struct i915_vma *vma;
761 int ret;
Alex Daibac427f2015-08-12 15:43:39 +0100762
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000763 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100764 if (IS_ERR(obj))
Chris Wilson8b797af2016-08-15 10:48:51 +0100765 return ERR_CAST(obj);
Alex Daibac427f2015-08-12 15:43:39 +0100766
Chris Wilsona01cb372017-01-16 15:21:30 +0000767 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
Chris Wilson8b797af2016-08-15 10:48:51 +0100768 if (IS_ERR(vma))
769 goto err;
Alex Daibac427f2015-08-12 15:43:39 +0100770
Chris Wilson8b797af2016-08-15 10:48:51 +0100771 ret = i915_vma_pin(vma, 0, PAGE_SIZE,
772 PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
773 if (ret) {
774 vma = ERR_PTR(ret);
775 goto err;
Alex Daibac427f2015-08-12 15:43:39 +0100776 }
777
Chris Wilson8b797af2016-08-15 10:48:51 +0100778 return vma;
779
780err:
781 i915_gem_object_put(obj);
782 return vma;
Alex Daibac427f2015-08-12 15:43:39 +0100783}
784
Dave Gordon84b7f882016-08-09 15:19:20 +0100785/* Check that a doorbell register is in the expected state */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700786static bool doorbell_ok(struct intel_guc *guc, u16 db_id)
Dave Gordon84b7f882016-08-09 15:19:20 +0100787{
788 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700789 u32 drbregl;
790 bool valid;
Dave Gordon84b7f882016-08-09 15:19:20 +0100791
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700792 GEM_BUG_ON(db_id >= GUC_DOORBELL_INVALID);
793
794 drbregl = I915_READ(GEN8_DRBREGL(db_id));
795 valid = drbregl & GEN8_DRB_VALID;
796
797 if (test_bit(db_id, guc->doorbell_bitmap) == valid)
Dave Gordon84b7f882016-08-09 15:19:20 +0100798 return true;
799
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700800 DRM_DEBUG_DRIVER("Doorbell %d has unexpected state (0x%x): valid=%s\n",
801 db_id, drbregl, yesno(valid));
Dave Gordon84b7f882016-08-09 15:19:20 +0100802
803 return false;
804}
805
Dave Gordon4d757872016-06-13 17:57:34 +0100806/*
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700807 * If the GuC thinks that the doorbell is unassigned (e.g. because we reset and
808 * reloaded the GuC FW) we can use this function to tell the GuC to reassign the
809 * doorbell to the rightful owner.
810 */
811static int __reset_doorbell(struct i915_guc_client* client, u16 db_id)
812{
813 int err;
814
Oscar Mateo397fce82017-03-22 10:39:52 -0700815 __update_doorbell_desc(client, db_id);
816 err = __create_doorbell(client);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700817 if (!err)
818 err = __destroy_doorbell(client);
819
820 return err;
821}
822
823/*
Oscar Mateo397fce82017-03-22 10:39:52 -0700824 * Set up & tear down each unused doorbell in turn, to ensure that all doorbell
825 * HW is (re)initialised. For that end, we might have to borrow the first
826 * client. Also, tell GuC about all the doorbells in use by all clients.
827 * We do this because the KMD, the GuC and the doorbell HW can easily go out of
828 * sync (e.g. we can reset the GuC, but not the doorbel HW).
Dave Gordon4d757872016-06-13 17:57:34 +0100829 */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700830static int guc_init_doorbell_hw(struct intel_guc *guc)
Dave Gordon4d757872016-06-13 17:57:34 +0100831{
Dave Gordon4d757872016-06-13 17:57:34 +0100832 struct i915_guc_client *client = guc->execbuf_client;
Oscar Mateo397fce82017-03-22 10:39:52 -0700833 bool recreate_first_client = false;
834 u16 db_id;
835 int ret;
Dave Gordon4d757872016-06-13 17:57:34 +0100836
Oscar Mateo397fce82017-03-22 10:39:52 -0700837 /* For unused doorbells, make sure they are disabled */
838 for_each_clear_bit(db_id, guc->doorbell_bitmap, GUC_NUM_DOORBELLS) {
839 if (doorbell_ok(guc, db_id))
Dave Gordon8888cd02016-08-09 15:19:19 +0100840 continue;
841
Oscar Mateo397fce82017-03-22 10:39:52 -0700842 if (has_doorbell(client)) {
843 /* Borrow execbuf_client (we will recreate it later) */
844 destroy_doorbell(client);
845 recreate_first_client = true;
846 }
847
848 ret = __reset_doorbell(client, db_id);
849 WARN(ret, "Doorbell %u reset failed, err %d\n", db_id, ret);
Dave Gordon4d757872016-06-13 17:57:34 +0100850 }
851
Oscar Mateo397fce82017-03-22 10:39:52 -0700852 if (recreate_first_client) {
853 ret = __reserve_doorbell(client);
854 if (unlikely(ret)) {
855 DRM_ERROR("Couldn't re-reserve first client db: %d\n", ret);
856 return ret;
857 }
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700858
Oscar Mateo397fce82017-03-22 10:39:52 -0700859 __update_doorbell_desc(client, client->doorbell_id);
860 }
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700861
Oscar Mateo397fce82017-03-22 10:39:52 -0700862 /* Now for every client (and not only execbuf_client) make sure their
863 * doorbells are known by the GuC */
864 //for (client = client_list; client != NULL; client = client->next)
865 {
866 ret = __create_doorbell(client);
867 if (ret) {
868 DRM_ERROR("Couldn't recreate client %u doorbell: %d\n",
Oscar Mateob09935a2017-03-22 10:39:53 -0700869 client->stage_id, ret);
Oscar Mateo397fce82017-03-22 10:39:52 -0700870 return ret;
871 }
872 }
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700873
Oscar Mateo397fce82017-03-22 10:39:52 -0700874 /* Read back & verify all (used & unused) doorbell registers */
875 for (db_id = 0; db_id < GUC_NUM_DOORBELLS; ++db_id)
876 WARN_ON(!doorbell_ok(guc, db_id));
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700877
878 return 0;
Dave Gordon4d757872016-06-13 17:57:34 +0100879}
880
Dave Gordon44a28b12015-08-12 15:43:41 +0100881/**
882 * guc_client_alloc() - Allocate an i915_guc_client
Dave Gordon0daf5562016-06-10 18:29:25 +0100883 * @dev_priv: driver private data structure
Chris Wilsonceae5312016-08-17 13:42:42 +0100884 * @engines: The set of engines to enable for this client
Dave Gordon44a28b12015-08-12 15:43:41 +0100885 * @priority: four levels priority _CRITICAL, _HIGH, _NORMAL and _LOW
886 * The kernel client to replace ExecList submission is created with
887 * NORMAL priority. Priority of a client for scheduler can be HIGH,
888 * while a preemption context can use CRITICAL.
Alex Daifeda33e2015-10-19 16:10:54 -0700889 * @ctx: the context that owns the client (we use the default render
890 * context)
Dave Gordon44a28b12015-08-12 15:43:41 +0100891 *
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100892 * Return: An i915_guc_client object if success, else NULL.
Dave Gordon44a28b12015-08-12 15:43:41 +0100893 */
Dave Gordon0daf5562016-06-10 18:29:25 +0100894static struct i915_guc_client *
895guc_client_alloc(struct drm_i915_private *dev_priv,
Dave Gordone02757d2016-08-09 15:19:21 +0100896 uint32_t engines,
Dave Gordon0daf5562016-06-10 18:29:25 +0100897 uint32_t priority,
898 struct i915_gem_context *ctx)
Dave Gordon44a28b12015-08-12 15:43:41 +0100899{
900 struct i915_guc_client *client;
Dave Gordon44a28b12015-08-12 15:43:41 +0100901 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson8b797af2016-08-15 10:48:51 +0100902 struct i915_vma *vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000903 void *vaddr;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700904 int ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100905
906 client = kzalloc(sizeof(*client), GFP_KERNEL);
907 if (!client)
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700908 return ERR_PTR(-ENOMEM);
Dave Gordon44a28b12015-08-12 15:43:41 +0100909
Dave Gordon44a28b12015-08-12 15:43:41 +0100910 client->guc = guc;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700911 client->owner = ctx;
Dave Gordone02757d2016-08-09 15:19:21 +0100912 client->engines = engines;
913 client->priority = priority;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700914 client->doorbell_id = GUC_DOORBELL_INVALID;
915 client->wq_offset = GUC_DB_SIZE;
916 client->wq_size = GUC_WQ_SIZE;
917 spin_lock_init(&client->wq_lock);
Dave Gordon44a28b12015-08-12 15:43:41 +0100918
Oscar Mateob09935a2017-03-22 10:39:53 -0700919 ret = ida_simple_get(&guc->stage_ids, 0, GUC_MAX_STAGE_DESCRIPTORS,
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700920 GFP_KERNEL);
921 if (ret < 0)
922 goto err_client;
923
Oscar Mateob09935a2017-03-22 10:39:53 -0700924 client->stage_id = ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100925
926 /* The first page is doorbell/proc_desc. Two followed pages are wq. */
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000927 vma = intel_guc_allocate_vma(guc, GUC_DB_SIZE + GUC_WQ_SIZE);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700928 if (IS_ERR(vma)) {
929 ret = PTR_ERR(vma);
930 goto err_id;
931 }
Dave Gordon44a28b12015-08-12 15:43:41 +0100932
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100933 /* We'll keep just the first (doorbell/proc) page permanently kmap'd. */
Chris Wilson8b797af2016-08-15 10:48:51 +0100934 client->vma = vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000935
936 vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700937 if (IS_ERR(vaddr)) {
938 ret = PTR_ERR(vaddr);
939 goto err_vma;
940 }
Chris Wilson72aa0d82016-11-02 17:50:47 +0000941 client->vaddr = vaddr;
Chris Wilsondadd4812016-09-09 14:11:57 +0100942
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700943 client->doorbell_offset = __select_cacheline(guc);
Dave Gordon44a28b12015-08-12 15:43:41 +0100944
945 /*
946 * Since the doorbell only requires a single cacheline, we can save
947 * space by putting the application process descriptor in the same
948 * page. Use the half of the page that doesn't include the doorbell.
949 */
950 if (client->doorbell_offset >= (GUC_DB_SIZE / 2))
951 client->proc_desc_offset = 0;
952 else
953 client->proc_desc_offset = (GUC_DB_SIZE / 2);
954
Dave Gordon7a9347f2016-09-12 21:19:37 +0100955 guc_proc_desc_init(guc, client);
Oscar Mateob09935a2017-03-22 10:39:53 -0700956 guc_stage_desc_init(guc, client);
Chris Wilson4d357af2016-11-29 12:10:23 +0000957
Oscar Mateo397fce82017-03-22 10:39:52 -0700958 ret = create_doorbell(client);
959 if (ret)
960 goto err_vaddr;
Dave Gordon44a28b12015-08-12 15:43:41 +0100961
Oscar Mateob09935a2017-03-22 10:39:53 -0700962 DRM_DEBUG_DRIVER("new priority %u client %p for engine(s) 0x%x: stage_id %u\n",
963 priority, client, client->engines, client->stage_id);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700964 DRM_DEBUG_DRIVER("doorbell id %u, cacheline offset 0x%lx\n",
965 client->doorbell_id, client->doorbell_offset);
Dave Gordon44a28b12015-08-12 15:43:41 +0100966
967 return client;
Oscar Mateo397fce82017-03-22 10:39:52 -0700968
969err_vaddr:
970 i915_gem_object_unpin_map(client->vma->obj);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700971err_vma:
972 i915_vma_unpin_and_release(&client->vma);
973err_id:
Oscar Mateob09935a2017-03-22 10:39:53 -0700974 ida_simple_remove(&guc->stage_ids, client->stage_id);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700975err_client:
976 kfree(client);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700977 return ERR_PTR(ret);
Dave Gordon44a28b12015-08-12 15:43:41 +0100978}
979
Oscar Mateo397fce82017-03-22 10:39:52 -0700980static void guc_client_free(struct i915_guc_client *client)
981{
982 /*
983 * XXX: wait for any outstanding submissions before freeing memory.
984 * Be sure to drop any locks
985 */
986
987 /* FIXME: in many cases, by the time we get here the GuC has been
988 * reset, so we cannot destroy the doorbell properly. Ignore the
989 * error message for now */
990 destroy_doorbell(client);
Oscar Mateob09935a2017-03-22 10:39:53 -0700991 guc_stage_desc_fini(client->guc, client);
Oscar Mateo397fce82017-03-22 10:39:52 -0700992 i915_gem_object_unpin_map(client->vma->obj);
993 i915_vma_unpin_and_release(&client->vma);
Oscar Mateob09935a2017-03-22 10:39:53 -0700994 ida_simple_remove(&client->guc->stage_ids, client->stage_id);
Oscar Mateo397fce82017-03-22 10:39:52 -0700995 kfree(client);
996}
997
Oscar Mateoe9eb8032017-09-12 14:36:35 -0700998static void guc_policy_init(struct guc_policy *policy)
999{
1000 policy->execution_quantum = POLICY_DEFAULT_EXECUTION_QUANTUM_US;
1001 policy->preemption_time = POLICY_DEFAULT_PREEMPTION_TIME_US;
1002 policy->fault_time = POLICY_DEFAULT_FAULT_TIME_US;
1003 policy->policy_flags = 0;
1004}
1005
Dave Gordon7a9347f2016-09-12 21:19:37 +01001006static void guc_policies_init(struct guc_policies *policies)
Alex Dai463704d2015-12-18 12:00:10 -08001007{
1008 struct guc_policy *policy;
1009 u32 p, i;
1010
Oscar Mateoe9eb8032017-09-12 14:36:35 -07001011 policies->dpc_promote_time = POLICY_DEFAULT_DPC_PROMOTE_TIME_US;
Alex Dai463704d2015-12-18 12:00:10 -08001012 policies->max_num_work_items = POLICY_MAX_NUM_WI;
1013
Oscar Mateob09935a2017-03-22 10:39:53 -07001014 for (p = 0; p < GUC_CLIENT_PRIORITY_NUM; p++) {
Alex Dai397097b2016-01-23 11:58:14 -08001015 for (i = GUC_RENDER_ENGINE; i < GUC_MAX_ENGINES_NUM; i++) {
Alex Dai463704d2015-12-18 12:00:10 -08001016 policy = &policies->policy[p][i];
1017
Oscar Mateoe9eb8032017-09-12 14:36:35 -07001018 guc_policy_init(policy);
Alex Dai463704d2015-12-18 12:00:10 -08001019 }
1020 }
1021
1022 policies->is_valid = 1;
1023}
1024
Michel Thierrya922c0c2017-09-13 09:56:01 +01001025/*
1026 * The first 80 dwords of the register state context, containing the
1027 * execlists and ppgtt registers.
1028 */
1029#define LR_HW_CONTEXT_SIZE (80 * sizeof(u32))
1030
Oscar Mateo0704df22017-03-22 10:39:47 -07001031static int guc_ads_create(struct intel_guc *guc)
Alex Dai68371a92015-12-18 12:00:09 -08001032{
1033 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Chris Wilson8b797af2016-08-15 10:48:51 +01001034 struct i915_vma *vma;
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001035 struct page *page;
1036 /* The ads obj includes the struct itself and buffers passed to GuC */
1037 struct {
1038 struct guc_ads ads;
1039 struct guc_policies policies;
1040 struct guc_mmio_reg_state reg_state;
1041 u8 reg_state_buffer[GUC_S3_SAVE_SPACE_PAGES * PAGE_SIZE];
1042 } __packed *blob;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001043 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301044 enum intel_engine_id id;
Michel Thierrya922c0c2017-09-13 09:56:01 +01001045 const u32 skipped_offset = LRC_HEADER_PAGES * PAGE_SIZE;
1046 const u32 skipped_size = LRC_PPHWSP_SZ * PAGE_SIZE + LR_HW_CONTEXT_SIZE;
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001047 u32 base;
Alex Dai68371a92015-12-18 12:00:09 -08001048
Oscar Mateo3950bf32017-03-22 10:39:46 -07001049 GEM_BUG_ON(guc->ads_vma);
Alex Dai68371a92015-12-18 12:00:09 -08001050
Oscar Mateo3950bf32017-03-22 10:39:46 -07001051 vma = intel_guc_allocate_vma(guc, PAGE_ALIGN(sizeof(*blob)));
1052 if (IS_ERR(vma))
1053 return PTR_ERR(vma);
1054
1055 guc->ads_vma = vma;
Alex Dai68371a92015-12-18 12:00:09 -08001056
Chris Wilson8b797af2016-08-15 10:48:51 +01001057 page = i915_vma_first_page(vma);
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001058 blob = kmap(page);
1059
1060 /* GuC scheduling policies */
1061 guc_policies_init(&blob->policies);
1062
1063 /* MMIO reg state */
1064 for_each_engine(engine, dev_priv, id) {
Oscar Mateo35815ea2017-03-22 10:39:54 -07001065 blob->reg_state.white_list[engine->guc_id].mmio_start =
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001066 engine->mmio_base + GUC_MMIO_WHITE_LIST_START;
1067
1068 /* Nothing to be saved or restored for now. */
Oscar Mateo35815ea2017-03-22 10:39:54 -07001069 blob->reg_state.white_list[engine->guc_id].count = 0;
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001070 }
Alex Dai68371a92015-12-18 12:00:09 -08001071
1072 /*
1073 * The GuC requires a "Golden Context" when it reinitialises
1074 * engines after a reset. Here we use the Render ring default
1075 * context, which must already exist and be pinned in the GGTT,
1076 * so its address won't change after we've told the GuC where
Michel Thierrya922c0c2017-09-13 09:56:01 +01001077 * to find it. Note that we have to skip our header (1 page),
1078 * because our GuC shared data is there.
Alex Dai68371a92015-12-18 12:00:09 -08001079 */
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001080 blob->ads.golden_context_lrca =
Michel Thierrya922c0c2017-09-13 09:56:01 +01001081 guc_ggtt_offset(dev_priv->kernel_context->engine[RCS].state) + skipped_offset;
Alex Dai68371a92015-12-18 12:00:09 -08001082
Michel Thierrya922c0c2017-09-13 09:56:01 +01001083 /*
1084 * The GuC expects us to exclude the portion of the context image that
1085 * it skips from the size it is to read. It starts reading from after
1086 * the execlist context (so skipping the first page [PPHWSP] and 80
1087 * dwords). Weird guc is weird.
1088 */
Akash Goel3b3f1652016-10-13 22:44:48 +05301089 for_each_engine(engine, dev_priv, id)
Michel Thierrya922c0c2017-09-13 09:56:01 +01001090 blob->ads.eng_state_size[engine->guc_id] = engine->context_size - skipped_size;
Alex Dai68371a92015-12-18 12:00:09 -08001091
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001092 base = guc_ggtt_offset(vma);
1093 blob->ads.scheduler_policies = base + ptr_offset(blob, policies);
1094 blob->ads.reg_state_buffer = base + ptr_offset(blob, reg_state_buffer);
1095 blob->ads.reg_state_addr = base + ptr_offset(blob, reg_state);
Alex Dai5c148e02015-12-18 12:00:11 -08001096
Alex Dai68371a92015-12-18 12:00:09 -08001097 kunmap(page);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001098
1099 return 0;
1100}
1101
Oscar Mateo0704df22017-03-22 10:39:47 -07001102static void guc_ads_destroy(struct intel_guc *guc)
Oscar Mateo3950bf32017-03-22 10:39:46 -07001103{
1104 i915_vma_unpin_and_release(&guc->ads_vma);
Alex Dai68371a92015-12-18 12:00:09 -08001105}
1106
Alex Daibac427f2015-08-12 15:43:39 +01001107/*
Oscar Mateo397fce82017-03-22 10:39:52 -07001108 * Set up the memory resources to be shared with the GuC (via the GGTT)
1109 * at firmware loading time.
Alex Daibac427f2015-08-12 15:43:39 +01001110 */
Dave Gordonbeffa512016-06-10 18:29:26 +01001111int i915_guc_submission_init(struct drm_i915_private *dev_priv)
Alex Daibac427f2015-08-12 15:43:39 +01001112{
Alex Daibac427f2015-08-12 15:43:39 +01001113 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson8b797af2016-08-15 10:48:51 +01001114 struct i915_vma *vma;
Oscar Mateo73b05532017-03-22 10:39:45 -07001115 void *vaddr;
Oscar Mateo3950bf32017-03-22 10:39:46 -07001116 int ret;
Alex Daibac427f2015-08-12 15:43:39 +01001117
Oscar Mateob09935a2017-03-22 10:39:53 -07001118 if (guc->stage_desc_pool)
Oscar Mateo3950bf32017-03-22 10:39:46 -07001119 return 0;
Alex Daibac427f2015-08-12 15:43:39 +01001120
Oscar Mateob09935a2017-03-22 10:39:53 -07001121 vma = intel_guc_allocate_vma(guc,
1122 PAGE_ALIGN(sizeof(struct guc_stage_desc) *
1123 GUC_MAX_STAGE_DESCRIPTORS));
Chris Wilson8b797af2016-08-15 10:48:51 +01001124 if (IS_ERR(vma))
1125 return PTR_ERR(vma);
Alex Daibac427f2015-08-12 15:43:39 +01001126
Oscar Mateob09935a2017-03-22 10:39:53 -07001127 guc->stage_desc_pool = vma;
Oscar Mateo73b05532017-03-22 10:39:45 -07001128
Oscar Mateob09935a2017-03-22 10:39:53 -07001129 vaddr = i915_gem_object_pin_map(guc->stage_desc_pool->obj, I915_MAP_WB);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001130 if (IS_ERR(vaddr)) {
1131 ret = PTR_ERR(vaddr);
1132 goto err_vma;
1133 }
Oscar Mateo73b05532017-03-22 10:39:45 -07001134
Oscar Mateob09935a2017-03-22 10:39:53 -07001135 guc->stage_desc_pool_vaddr = vaddr;
Oscar Mateo73b05532017-03-22 10:39:45 -07001136
Oscar Mateo3950bf32017-03-22 10:39:46 -07001137 ret = intel_guc_log_create(guc);
1138 if (ret < 0)
1139 goto err_vaddr;
1140
Oscar Mateo0704df22017-03-22 10:39:47 -07001141 ret = guc_ads_create(guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001142 if (ret < 0)
1143 goto err_log;
1144
Oscar Mateob09935a2017-03-22 10:39:53 -07001145 ida_init(&guc->stage_ids);
Alex Dai68371a92015-12-18 12:00:09 -08001146
Alex Daibac427f2015-08-12 15:43:39 +01001147 return 0;
Chris Wilson4d357af2016-11-29 12:10:23 +00001148
Oscar Mateo3950bf32017-03-22 10:39:46 -07001149err_log:
1150 intel_guc_log_destroy(guc);
1151err_vaddr:
Oscar Mateob09935a2017-03-22 10:39:53 -07001152 i915_gem_object_unpin_map(guc->stage_desc_pool->obj);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001153err_vma:
Oscar Mateob09935a2017-03-22 10:39:53 -07001154 i915_vma_unpin_and_release(&guc->stage_desc_pool);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001155 return ret;
1156}
1157
1158void i915_guc_submission_fini(struct drm_i915_private *dev_priv)
1159{
1160 struct intel_guc *guc = &dev_priv->guc;
1161
Oscar Mateob09935a2017-03-22 10:39:53 -07001162 ida_destroy(&guc->stage_ids);
Oscar Mateo0704df22017-03-22 10:39:47 -07001163 guc_ads_destroy(guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001164 intel_guc_log_destroy(guc);
Oscar Mateob09935a2017-03-22 10:39:53 -07001165 i915_gem_object_unpin_map(guc->stage_desc_pool->obj);
1166 i915_vma_unpin_and_release(&guc->stage_desc_pool);
Chris Wilson4d357af2016-11-29 12:10:23 +00001167}
1168
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001169static void guc_interrupts_capture(struct drm_i915_private *dev_priv)
1170{
1171 struct intel_engine_cs *engine;
1172 enum intel_engine_id id;
1173 int irqs;
1174
1175 /* tell all command streamers to forward interrupts (but not vblank) to GuC */
1176 irqs = _MASKED_BIT_ENABLE(GFX_INTERRUPT_STEERING);
1177 for_each_engine(engine, dev_priv, id)
1178 I915_WRITE(RING_MODE_GEN7(engine), irqs);
1179
1180 /* route USER_INTERRUPT to Host, all others are sent to GuC. */
1181 irqs = GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
1182 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
1183 /* These three registers have the same bit definitions */
1184 I915_WRITE(GUC_BCS_RCS_IER, ~irqs);
1185 I915_WRITE(GUC_VCS2_VCS1_IER, ~irqs);
1186 I915_WRITE(GUC_WD_VECS_IER, ~irqs);
Sagar Arun Kamble1f3b1fd2017-03-11 08:07:01 +05301187
1188 /*
1189 * The REDIRECT_TO_GUC bit of the PMINTRMSK register directs all
1190 * (unmasked) PM interrupts to the GuC. All other bits of this
1191 * register *disable* generation of a specific interrupt.
1192 *
1193 * 'pm_intrmsk_mbz' indicates bits that are NOT to be set when
1194 * writing to the PM interrupt mask register, i.e. interrupts
1195 * that must not be disabled.
1196 *
1197 * If the GuC is handling these interrupts, then we must not let
1198 * the PM code disable ANY interrupt that the GuC is expecting.
1199 * So for each ENABLED (0) bit in this register, we must SET the
1200 * bit in pm_intrmsk_mbz so that it's left enabled for the GuC.
1201 * GuC needs ARAT expired interrupt unmasked hence it is set in
1202 * pm_intrmsk_mbz.
1203 *
1204 * Here we CLEAR REDIRECT_TO_GUC bit in pm_intrmsk_mbz, which will
1205 * result in the register bit being left SET!
1206 */
1207 dev_priv->rps.pm_intrmsk_mbz |= ARAT_EXPIRED_INTRMSK;
Chris Wilson655d49e2017-03-12 13:27:45 +00001208 dev_priv->rps.pm_intrmsk_mbz &= ~GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001209}
1210
Oscar Mateo618ef002017-03-22 10:39:55 -07001211static void guc_interrupts_release(struct drm_i915_private *dev_priv)
1212{
1213 struct intel_engine_cs *engine;
1214 enum intel_engine_id id;
1215 int irqs;
1216
1217 /*
1218 * tell all command streamers NOT to forward interrupts or vblank
1219 * to GuC.
1220 */
1221 irqs = _MASKED_FIELD(GFX_FORWARD_VBLANK_MASK, GFX_FORWARD_VBLANK_NEVER);
1222 irqs |= _MASKED_BIT_DISABLE(GFX_INTERRUPT_STEERING);
1223 for_each_engine(engine, dev_priv, id)
1224 I915_WRITE(RING_MODE_GEN7(engine), irqs);
1225
1226 /* route all GT interrupts to the host */
1227 I915_WRITE(GUC_BCS_RCS_IER, 0);
1228 I915_WRITE(GUC_VCS2_VCS1_IER, 0);
1229 I915_WRITE(GUC_WD_VECS_IER, 0);
1230
1231 dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
1232 dev_priv->rps.pm_intrmsk_mbz &= ~ARAT_EXPIRED_INTRMSK;
1233}
1234
Dave Gordonbeffa512016-06-10 18:29:26 +01001235int i915_guc_submission_enable(struct drm_i915_private *dev_priv)
Dave Gordon44a28b12015-08-12 15:43:41 +01001236{
Dave Gordon44a28b12015-08-12 15:43:41 +01001237 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson4d357af2016-11-29 12:10:23 +00001238 struct i915_guc_client *client = guc->execbuf_client;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001239 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301240 enum intel_engine_id id;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07001241 int err;
Dave Gordon44a28b12015-08-12 15:43:41 +01001242
Oscar Mateo397fce82017-03-22 10:39:52 -07001243 if (!client) {
1244 client = guc_client_alloc(dev_priv,
1245 INTEL_INFO(dev_priv)->ring_mask,
Oscar Mateob09935a2017-03-22 10:39:53 -07001246 GUC_CLIENT_PRIORITY_KMD_NORMAL,
Oscar Mateo397fce82017-03-22 10:39:52 -07001247 dev_priv->kernel_context);
1248 if (IS_ERR(client)) {
1249 DRM_ERROR("Failed to create GuC client for execbuf!\n");
1250 return PTR_ERR(client);
1251 }
1252
1253 guc->execbuf_client = client;
1254 }
Dave Gordon44a28b12015-08-12 15:43:41 +01001255
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07001256 err = intel_guc_sample_forcewake(guc);
1257 if (err)
Oscar Mateo397fce82017-03-22 10:39:52 -07001258 goto err_execbuf_client;
Chris Wilson4d357af2016-11-29 12:10:23 +00001259
1260 guc_reset_wq(client);
Oscar Mateo397fce82017-03-22 10:39:52 -07001261
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07001262 err = guc_init_doorbell_hw(guc);
1263 if (err)
Oscar Mateo397fce82017-03-22 10:39:52 -07001264 goto err_execbuf_client;
Alex Daif5d3c3e2015-08-18 14:34:47 -07001265
Chris Wilsonddd66c52016-08-02 22:50:31 +01001266 /* Take over from manual control of ELSP (execlists) */
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001267 guc_interrupts_capture(dev_priv);
1268
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001269 for_each_engine(engine, dev_priv, id) {
Chris Wilson349ab912017-02-28 11:28:02 +00001270 const int wqi_size = sizeof(struct guc_wq_item);
Chris Wilson4d357af2016-11-29 12:10:23 +00001271 struct drm_i915_gem_request *rq;
1272
Chris Wilson31de7352017-03-16 12:56:18 +00001273 /* The tasklet was initialised by execlists, and may be in
1274 * a state of flux (across a reset) and so we just want to
1275 * take over the callback without changing any other state
1276 * in the tasklet.
1277 */
1278 engine->irq_tasklet.func = i915_guc_irq_handler;
1279 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1280
1281 /* Replay the current set of previously submitted requests */
Chris Wilson349ab912017-02-28 11:28:02 +00001282 spin_lock_irq(&engine->timeline->lock);
Chris Wilson4d357af2016-11-29 12:10:23 +00001283 list_for_each_entry(rq, &engine->timeline->requests, link) {
Chris Wilson349ab912017-02-28 11:28:02 +00001284 guc_client_update_wq_rsvd(client, wqi_size);
Chris Wilson34ba5a82016-11-29 12:10:24 +00001285 __i915_guc_submit(rq);
Chris Wilsondadd4812016-09-09 14:11:57 +01001286 }
Chris Wilson349ab912017-02-28 11:28:02 +00001287 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001288 }
1289
Dave Gordon44a28b12015-08-12 15:43:41 +01001290 return 0;
Oscar Mateo397fce82017-03-22 10:39:52 -07001291
1292err_execbuf_client:
1293 guc_client_free(guc->execbuf_client);
1294 guc->execbuf_client = NULL;
1295 return err;
Dave Gordon44a28b12015-08-12 15:43:41 +01001296}
1297
Dave Gordonbeffa512016-06-10 18:29:26 +01001298void i915_guc_submission_disable(struct drm_i915_private *dev_priv)
Dave Gordon44a28b12015-08-12 15:43:41 +01001299{
Dave Gordon44a28b12015-08-12 15:43:41 +01001300 struct intel_guc *guc = &dev_priv->guc;
1301
Sagar Arun Kamble7762ebb2017-03-11 08:06:59 +05301302 guc_interrupts_release(dev_priv);
1303
Chris Wilsonddd66c52016-08-02 22:50:31 +01001304 /* Revert back to manual ELSP submission */
Chris Wilsonff44ad52017-03-16 17:13:03 +00001305 intel_engines_reset_default_submission(dev_priv);
Oscar Mateo397fce82017-03-22 10:39:52 -07001306
1307 guc_client_free(guc->execbuf_client);
1308 guc->execbuf_client = NULL;
Dave Gordon44a28b12015-08-12 15:43:41 +01001309}
1310
Alex Daia1c41992015-09-30 09:46:37 -07001311/**
1312 * intel_guc_suspend() - notify GuC entering suspend state
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001313 * @dev_priv: i915 device private
Alex Daia1c41992015-09-30 09:46:37 -07001314 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001315int intel_guc_suspend(struct drm_i915_private *dev_priv)
Alex Daia1c41992015-09-30 09:46:37 -07001316{
Alex Daia1c41992015-09-30 09:46:37 -07001317 struct intel_guc *guc = &dev_priv->guc;
Chris Wilsone2efd132016-05-24 14:53:34 +01001318 struct i915_gem_context *ctx;
Alex Daia1c41992015-09-30 09:46:37 -07001319 u32 data[3];
1320
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08001321 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
Alex Daia1c41992015-09-30 09:46:37 -07001322 return 0;
1323
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301324 gen9_disable_guc_interrupts(dev_priv);
1325
Dave Gordoned54c1a2016-01-19 19:02:54 +00001326 ctx = dev_priv->kernel_context;
Alex Daia1c41992015-09-30 09:46:37 -07001327
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001328 data[0] = INTEL_GUC_ACTION_ENTER_S_STATE;
Alex Daia1c41992015-09-30 09:46:37 -07001329 /* any value greater than GUC_POWER_D0 */
1330 data[1] = GUC_POWER_D1;
1331 /* first page is shared data with GuC */
Michel Thierry0b29c752017-09-13 09:56:00 +01001332 data[2] = guc_ggtt_offset(ctx->engine[RCS].state) + LRC_GUCSHR_PN * PAGE_SIZE;
Alex Daia1c41992015-09-30 09:46:37 -07001333
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001334 return intel_guc_send(guc, data, ARRAY_SIZE(data));
Alex Daia1c41992015-09-30 09:46:37 -07001335}
1336
Alex Daia1c41992015-09-30 09:46:37 -07001337/**
1338 * intel_guc_resume() - notify GuC resuming from suspend state
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001339 * @dev_priv: i915 device private
Alex Daia1c41992015-09-30 09:46:37 -07001340 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001341int intel_guc_resume(struct drm_i915_private *dev_priv)
Alex Daia1c41992015-09-30 09:46:37 -07001342{
Alex Daia1c41992015-09-30 09:46:37 -07001343 struct intel_guc *guc = &dev_priv->guc;
Chris Wilsone2efd132016-05-24 14:53:34 +01001344 struct i915_gem_context *ctx;
Alex Daia1c41992015-09-30 09:46:37 -07001345 u32 data[3];
1346
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08001347 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
Alex Daia1c41992015-09-30 09:46:37 -07001348 return 0;
1349
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301350 if (i915.guc_log_level >= 0)
1351 gen9_enable_guc_interrupts(dev_priv);
1352
Dave Gordoned54c1a2016-01-19 19:02:54 +00001353 ctx = dev_priv->kernel_context;
Alex Daia1c41992015-09-30 09:46:37 -07001354
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001355 data[0] = INTEL_GUC_ACTION_EXIT_S_STATE;
Alex Daia1c41992015-09-30 09:46:37 -07001356 data[1] = GUC_POWER_D0;
1357 /* first page is shared data with GuC */
Michel Thierry0b29c752017-09-13 09:56:00 +01001358 data[2] = guc_ggtt_offset(ctx->engine[RCS].state) + LRC_GUCSHR_PN * PAGE_SIZE;
Alex Daia1c41992015-09-30 09:46:37 -07001359
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001360 return intel_guc_send(guc, data, ARRAY_SIZE(data));
Alex Daia1c41992015-09-30 09:46:37 -07001361}