blob: 0679a58cdbaea16a5a152871808bf0c214fca20c [file] [log] [blame]
Zhi Wang87da6032016-06-16 08:06:57 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 */
23
24#ifndef _I915_PVINFO_H_
25#define _I915_PVINFO_H_
26
27/* The MMIO offset of the shared info between guest and host emulator */
28#define VGT_PVINFO_PAGE 0x78000
29#define VGT_PVINFO_SIZE 0x1000
30
31/*
32 * The following structure pages are defined in GEN MMIO space
33 * for virtualization. (One page for now)
34 */
35#define VGT_MAGIC 0x4776544776544776ULL /* 'vGTvGTvG' */
36#define VGT_VERSION_MAJOR 1
37#define VGT_VERSION_MINOR 0
38
Zhi Wang87da6032016-06-16 08:06:57 -040039/*
40 * notifications from guest to vgpu device model
41 */
42enum vgt_g2v_type {
43 VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE = 2,
44 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY,
45 VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE,
46 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY,
47 VGT_G2V_EXECLIST_CONTEXT_CREATE,
48 VGT_G2V_EXECLIST_CONTEXT_DESTROY,
49 VGT_G2V_MAX,
50};
51
Tina Zhang8a4ab662017-08-14 15:20:46 +080052/*
53 * VGT capabilities type
54 */
55#define VGT_CAPS_FULL_48BIT_PPGTT BIT(2)
56
Zhi Wang87da6032016-06-16 08:06:57 -040057struct vgt_if {
58 u64 magic; /* VGT_MAGIC */
Zhenyu Wang0c8792d2017-06-09 15:48:05 +080059 u16 version_major;
60 u16 version_minor;
Zhi Wang87da6032016-06-16 08:06:57 -040061 u32 vgt_id; /* ID of vGT instance */
Tina Zhang8a4ab662017-08-14 15:20:46 +080062 u32 vgt_caps; /* VGT capabilities */
63 u32 rsv1[11]; /* pad to offset 0x40 */
Zhi Wang87da6032016-06-16 08:06:57 -040064 /*
65 * Data structure to describe the balooning info of resources.
66 * Each VM can only have one portion of continuous area for now.
67 * (May support scattered resource in future)
68 * (starting from offset 0x40)
69 */
70 struct {
71 /* Aperture register balooning */
72 struct {
73 u32 base;
74 u32 size;
75 } mappable_gmadr; /* aperture */
76 /* GMADR register balooning */
77 struct {
78 u32 base;
79 u32 size;
80 } nonmappable_gmadr; /* non aperture */
81 /* allowed fence registers */
82 u32 fence_num;
83 u32 rsv2[3];
84 } avail_rs; /* available/assigned resource */
85 u32 rsv3[0x200 - 24]; /* pad to half page */
86 /*
87 * The bottom half page is for response from Gfx driver to hypervisor.
88 */
89 u32 rsv4;
90 u32 display_ready; /* ready for display owner switch */
91
92 u32 rsv5[4];
93
94 u32 g2v_notify;
95 u32 rsv6[7];
96
97 struct {
98 u32 lo;
99 u32 hi;
100 } pdp[4];
101
102 u32 execlist_context_descriptor_lo;
103 u32 execlist_context_descriptor_hi;
104
105 u32 rsv7[0x200 - 24]; /* pad to one page */
106} __packed;
107
108#define vgtif_reg(x) \
Zhi Wangb2a5d1e2016-06-16 08:06:58 -0400109 _MMIO((VGT_PVINFO_PAGE + offsetof(struct vgt_if, x)))
Zhi Wang87da6032016-06-16 08:06:57 -0400110
111/* vGPU display status to be used by the host side */
112#define VGT_DRV_DISPLAY_NOT_READY 0
113#define VGT_DRV_DISPLAY_READY 1 /* ready for display switch */
114
115#endif /* _I915_PVINFO_H_ */