blob: 55b4002bbe53feb27a86894d4baaa09de17613c1 [file] [log] [blame]
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivib2b89f52014-11-14 08:52:29 -080024/**
25 * DOC: Panel Self Refresh (PSR/SRD)
26 *
27 * Since Haswell Display controller supports Panel Self-Refresh on display
28 * panels witch have a remote frame buffer (RFB) implemented according to PSR
29 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
30 * when system is idle but display is on as it eliminates display refresh
31 * request to DDR memory completely as long as the frame buffer for that
32 * display is unchanged.
33 *
34 * Panel Self Refresh must be supported by both Hardware (source) and
35 * Panel (sink).
36 *
37 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
38 * to power down the link and memory controller. For DSI panels the same idea
39 * is called "manual mode".
40 *
41 * The implementation uses the hardware-based PSR support which automatically
42 * enters/exits self-refresh mode. The hardware takes care of sending the
43 * required DP aux message and could even retrain the link (that part isn't
44 * enabled yet though). The hardware also keeps track of any frontbuffer
45 * changes to know when to exit self-refresh mode again. Unfortunately that
46 * part doesn't work too well, hence why the i915 PSR support uses the
47 * software frontbuffer tracking to make sure it doesn't miss a screen
48 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
49 * get called by the frontbuffer tracking code. Note that because of locking
50 * issues the self-refresh re-enable code is done from a work queue, which
51 * must be correctly synchronized/cancelled when shutting down the pipe."
52 */
53
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080054#include <drm/drmP.h>
55
56#include "intel_drv.h"
57#include "i915_drv.h"
58
59static bool is_edp_psr(struct intel_dp *intel_dp)
60{
61 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
62}
63
Rodrigo Vivie2bbc342014-11-19 07:37:00 -080064static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
65{
Chris Wilsonfac5e232016-07-04 11:34:36 +010066 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -080067 uint32_t val;
68
69 val = I915_READ(VLV_PSRSTAT(pipe)) &
70 VLV_EDP_PSR_CURR_STATE_MASK;
71 return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
72 (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
73}
74
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080075static void intel_psr_write_vsc(struct intel_dp *intel_dp,
Ville Syrjälä436c6d42015-09-18 20:03:37 +030076 const struct edp_vsc_psr *vsc_psr)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080077{
78 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
79 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010080 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080081 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
Ville Syrjälä436c6d42015-09-18 20:03:37 +030082 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020083 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080084 uint32_t *data = (uint32_t *) vsc_psr;
85 unsigned int i;
86
87 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
88 the video DIP being updated before program video DIP data buffer
89 registers for DIP being updated. */
90 I915_WRITE(ctl_reg, 0);
91 POSTING_READ(ctl_reg);
92
Ville Syrjälä436c6d42015-09-18 20:03:37 +030093 for (i = 0; i < sizeof(*vsc_psr); i += 4) {
94 I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
95 i >> 2), *data);
96 data++;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080097 }
Ville Syrjälä436c6d42015-09-18 20:03:37 +030098 for (; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4)
99 I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
100 i >> 2), 0);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800101
102 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
103 POSTING_READ(ctl_reg);
104}
105
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300106static void vlv_psr_setup_vsc(struct intel_dp *intel_dp,
107 const struct intel_crtc_state *crtc_state)
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800108{
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300109 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
110 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800111 uint32_t val;
112
113 /* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300114 val = I915_READ(VLV_VSCSDP(crtc->pipe));
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800115 val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
116 val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300117 I915_WRITE(VLV_VSCSDP(crtc->pipe), val);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800118}
119
Rodrigo Vivi2ce4df82017-09-07 16:00:35 -0700120static void hsw_psr_setup_vsc(struct intel_dp *intel_dp,
121 const struct intel_crtc_state *crtc_state)
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530122{
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530123 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300124 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
125 struct edp_vsc_psr psr_vsc;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530126
Rodrigo Vivi2ce4df82017-09-07 16:00:35 -0700127 if (dev_priv->psr.psr2_support) {
128 /* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
129 memset(&psr_vsc, 0, sizeof(psr_vsc));
130 psr_vsc.sdp_header.HB0 = 0;
131 psr_vsc.sdp_header.HB1 = 0x7;
132 if (dev_priv->psr.colorimetry_support &&
133 dev_priv->psr.y_cord_support) {
134 psr_vsc.sdp_header.HB2 = 0x5;
135 psr_vsc.sdp_header.HB3 = 0x13;
136 } else if (dev_priv->psr.y_cord_support) {
137 psr_vsc.sdp_header.HB2 = 0x4;
138 psr_vsc.sdp_header.HB3 = 0xe;
139 } else {
140 psr_vsc.sdp_header.HB2 = 0x3;
141 psr_vsc.sdp_header.HB3 = 0xc;
142 }
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530143 } else {
Rodrigo Vivi2ce4df82017-09-07 16:00:35 -0700144 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
145 memset(&psr_vsc, 0, sizeof(psr_vsc));
146 psr_vsc.sdp_header.HB0 = 0;
147 psr_vsc.sdp_header.HB1 = 0x7;
148 psr_vsc.sdp_header.HB2 = 0x2;
149 psr_vsc.sdp_header.HB3 = 0x8;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530150 }
151
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530152 intel_psr_write_vsc(intel_dp, &psr_vsc);
153}
154
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800155static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
156{
157 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
Durgadoss R670b90d2015-03-27 17:21:32 +0530158 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800159}
160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
162 enum port port)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200163{
164 if (INTEL_INFO(dev_priv)->gen >= 9)
165 return DP_AUX_CH_CTL(port);
166 else
167 return EDP_PSR_AUX_CTL;
168}
169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200170static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
171 enum port port, int index)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200172{
173 if (INTEL_INFO(dev_priv)->gen >= 9)
174 return DP_AUX_CH_DATA(port, index);
175 else
176 return EDP_PSR_AUX_DATA(index);
177}
178
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800179static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800180{
181 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
182 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100183 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800184 uint32_t aux_clock_divider;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200185 i915_reg_t aux_ctl_reg;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800186 static const uint8_t aux_msg[] = {
187 [0] = DP_AUX_NATIVE_WRITE << 4,
188 [1] = DP_SET_POWER >> 8,
189 [2] = DP_SET_POWER & 0xff,
190 [3] = 1 - 1,
191 [4] = DP_SET_POWER_D0,
192 };
Ville Syrjälä750a9512015-11-11 20:34:12 +0200193 enum port port = dig_port->port;
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200194 u32 aux_ctl;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800195 int i;
196
197 BUILD_BUG_ON(sizeof(aux_msg) > 20);
198
199 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
200
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530201 /* Enable AUX frame sync at sink */
202 if (dev_priv->psr.aux_frame_sync)
203 drm_dp_dpcd_writeb(&intel_dp->aux,
204 DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
205 DP_AUX_FRAME_SYNC_ENABLE);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +0530206 /* Enable ALPM at sink for psr2 */
207 if (dev_priv->psr.psr2_support && dev_priv->psr.alpm)
208 drm_dp_dpcd_writeb(&intel_dp->aux,
209 DP_RECEIVER_ALPM_CONFIG,
210 DP_ALPM_ENABLE);
Daniel Vetter6f32ea72016-05-18 18:47:14 +0200211 if (dev_priv->psr.link_standby)
212 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
213 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
214 else
215 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
216 DP_PSR_ENABLE);
217
Ville Syrjälä1f380892015-11-11 20:34:16 +0200218 aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
Sonika Jindale3d99842015-01-22 14:30:54 +0530219
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800220 /* Setup AUX registers */
221 for (i = 0; i < sizeof(aux_msg); i += 4)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200222 I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800223 intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
224
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200225 aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
226 aux_clock_divider);
227 I915_WRITE(aux_ctl_reg, aux_ctl);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800228}
229
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300230static void vlv_psr_enable_source(struct intel_dp *intel_dp,
231 const struct intel_crtc_state *crtc_state)
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800232{
233 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300234 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
235 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800236
Rodrigo Vivi0d0c2792017-09-12 11:30:59 -0700237 /* Transition from PSR_state 0 (disabled) to PSR_state 1 (inactive) */
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300238 I915_WRITE(VLV_PSRCTL(crtc->pipe),
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800239 VLV_EDP_PSR_MODE_SW_TIMER |
240 VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
241 VLV_EDP_PSR_ENABLE);
242}
243
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800244static void vlv_psr_activate(struct intel_dp *intel_dp)
245{
246 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
247 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100248 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800249 struct drm_crtc *crtc = dig_port->base.base.crtc;
250 enum pipe pipe = to_intel_crtc(crtc)->pipe;
251
Rodrigo Vivi0d0c2792017-09-12 11:30:59 -0700252 /*
253 * Let's do the transition from PSR_state 1 (inactive) to
254 * PSR_state 2 (transition to active - static frame transmission).
255 * Then Hardware is responsible for the transition to
256 * PSR_state 3 (active - no Remote Frame Buffer (RFB) update).
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800257 */
258 I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
259 VLV_EDP_PSR_ACTIVE_ENTRY);
260}
261
Rodrigo Vivied63d242017-09-07 16:00:33 -0700262static void hsw_activate_psr1(struct intel_dp *intel_dp)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800263{
264 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
265 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100266 struct drm_i915_private *dev_priv = to_i915(dev);
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530267
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800268 uint32_t max_sleep_time = 0x1f;
Rodrigo Vivi40918e02016-09-07 17:42:31 -0700269 /*
270 * Let's respect VBT in case VBT asks a higher idle_frame value.
271 * Let's use 6 as the minimum to cover all known cases including
272 * the off-by-one issue that HW has in some cases. Also there are
273 * cases where sink should be able to train
274 * with the 5 or 6 idle patterns.
Rodrigo Vivid44b4dc2014-11-14 08:52:31 -0800275 */
Rodrigo Vivi40918e02016-09-07 17:42:31 -0700276 uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
Daniel Vetter50db1392016-05-18 18:47:11 +0200277 uint32_t val = EDP_PSR_ENABLE;
278
279 val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
280 val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
Rodrigo Vivi7370c682015-12-11 16:31:31 -0800281
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +0100282 if (IS_HASWELL(dev_priv))
Rodrigo Vivi7370c682015-12-11 16:31:31 -0800283 val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800284
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800285 if (dev_priv->psr.link_standby)
286 val |= EDP_PSR_LINK_STANDBY;
287
Daniel Vetter50db1392016-05-18 18:47:11 +0200288 if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
289 val |= EDP_PSR_TP1_TIME_2500us;
290 else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
291 val |= EDP_PSR_TP1_TIME_500us;
292 else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
293 val |= EDP_PSR_TP1_TIME_100us;
294 else
295 val |= EDP_PSR_TP1_TIME_0us;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530296
Daniel Vetter50db1392016-05-18 18:47:11 +0200297 if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
298 val |= EDP_PSR_TP2_TP3_TIME_2500us;
299 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
300 val |= EDP_PSR_TP2_TP3_TIME_500us;
301 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
302 val |= EDP_PSR_TP2_TP3_TIME_100us;
303 else
304 val |= EDP_PSR_TP2_TP3_TIME_0us;
305
306 if (intel_dp_source_supports_hbr2(intel_dp) &&
307 drm_dp_tps3_supported(intel_dp->dpcd))
308 val |= EDP_PSR_TP1_TP3_SEL;
309 else
310 val |= EDP_PSR_TP1_TP2_SEL;
311
Jim Bride912d6412017-08-08 14:51:34 -0700312 val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
Daniel Vetter50db1392016-05-18 18:47:11 +0200313 I915_WRITE(EDP_PSR_CTL, val);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530314}
Daniel Vetter50db1392016-05-18 18:47:11 +0200315
Rodrigo Vivied63d242017-09-07 16:00:33 -0700316static void hsw_activate_psr2(struct intel_dp *intel_dp)
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530317{
318 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
319 struct drm_device *dev = dig_port->base.base.dev;
320 struct drm_i915_private *dev_priv = to_i915(dev);
321 /*
322 * Let's respect VBT in case VBT asks a higher idle_frame value.
323 * Let's use 6 as the minimum to cover all known cases including
324 * the off-by-one issue that HW has in some cases. Also there are
325 * cases where sink should be able to train
326 * with the 5 or 6 idle patterns.
327 */
328 uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
329 uint32_t val;
330
331 val = idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
Daniel Vetter50db1392016-05-18 18:47:11 +0200332
333 /* FIXME: selective update is probably totally broken because it doesn't
334 * mesh at all with our frontbuffer tracking. And the hw alone isn't
335 * good enough. */
Nagaraju, Vathsala64332262017-01-13 06:01:24 +0530336 val |= EDP_PSR2_ENABLE |
337 EDP_SU_TRACK_ENABLE |
338 EDP_FRAMES_BEFORE_SU_ENTRY;
Daniel Vetter50db1392016-05-18 18:47:11 +0200339
340 if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
341 val |= EDP_PSR2_TP2_TIME_2500;
342 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
343 val |= EDP_PSR2_TP2_TIME_500;
344 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
345 val |= EDP_PSR2_TP2_TIME_100;
346 else
347 val |= EDP_PSR2_TP2_TIME_50;
348
349 I915_WRITE(EDP_PSR2_CTL, val);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800350}
351
Rodrigo Vivied63d242017-09-07 16:00:33 -0700352static void hsw_psr_activate(struct intel_dp *intel_dp)
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530353{
354 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
355 struct drm_device *dev = dig_port->base.base.dev;
356 struct drm_i915_private *dev_priv = to_i915(dev);
357
Rodrigo Vivied63d242017-09-07 16:00:33 -0700358 /* On HSW+ after we enable PSR on source it will activate it
359 * as soon as it match configure idle_frame count. So
360 * we just actually enable it here on activation time.
361 */
362
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530363 /* psr1 and psr2 are mutually exclusive.*/
364 if (dev_priv->psr.psr2_support)
Rodrigo Vivied63d242017-09-07 16:00:33 -0700365 hsw_activate_psr2(intel_dp);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530366 else
Rodrigo Vivied63d242017-09-07 16:00:33 -0700367 hsw_activate_psr1(intel_dp);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530368}
369
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800370static bool intel_psr_match_conditions(struct intel_dp *intel_dp)
371{
372 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
373 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100374 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800375 struct drm_crtc *crtc = dig_port->base.base.crtc;
376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300377 const struct drm_display_mode *adjusted_mode =
378 &intel_crtc->config->base.adjusted_mode;
379 int psr_setup_time;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800380
381 lockdep_assert_held(&dev_priv->psr.lock);
382 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
383 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
384
385 dev_priv->psr.source_ok = false;
386
Rodrigo Vividc9b5a02016-02-01 12:02:06 -0800387 /*
388 * HSW spec explicitly says PSR is tied to port A.
389 * BDW+ platforms with DDI implementation of PSR have different
390 * PSR registers per transcoder and we only implement transcoder EDP
391 * ones. Since by Display design transcoder EDP is tied to port A
392 * we can safely escape based on the port A.
393 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100394 if (HAS_DDI(dev_priv) && dig_port->port != PORT_A) {
Rodrigo Vividc9b5a02016-02-01 12:02:06 -0800395 DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800396 return false;
397 }
398
399 if (!i915.enable_psr) {
400 DRM_DEBUG_KMS("PSR disable by flag\n");
401 return false;
402 }
403
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100404 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800405 !dev_priv->psr.link_standby) {
406 DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
407 return false;
408 }
409
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +0100410 if (IS_HASWELL(dev_priv) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200411 I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config->cpu_transcoder)) &
Rodrigo Vivic8e68b72015-01-12 10:14:29 -0800412 S3D_ENABLE) {
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800413 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
414 return false;
415 }
416
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +0100417 if (IS_HASWELL(dev_priv) &&
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300418 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800419 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
420 return false;
421 }
422
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300423 psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
424 if (psr_setup_time < 0) {
425 DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
426 intel_dp->psr_dpcd[1]);
427 return false;
428 }
429
430 if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
431 adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
432 DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
433 psr_setup_time);
434 return false;
435 }
436
Nagaraju, Vathsalaacf45d12017-01-10 12:32:26 +0530437 /* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
Nagaraju, Vathsalabef8c052017-05-25 22:13:29 +0530438 if (dev_priv->psr.psr2_support &&
439 (intel_crtc->config->pipe_src_w > 3200 ||
440 intel_crtc->config->pipe_src_h > 2000)) {
Nagaraju, Vathsalaacf45d12017-01-10 12:32:26 +0530441 dev_priv->psr.psr2_support = false;
442 return false;
443 }
444
Nagaraju, Vathsala18b9bf32017-01-12 03:58:30 +0530445 /*
446 * FIXME:enable psr2 only for y-cordinate psr2 panels
447 * After gtc implementation , remove this restriction.
448 */
449 if (!dev_priv->psr.y_cord_support && dev_priv->psr.psr2_support) {
450 DRM_DEBUG_KMS("PSR2 disabled, panel does not support Y coordinate\n");
451 return false;
452 }
453
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800454 dev_priv->psr.source_ok = true;
455 return true;
456}
457
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800458static void intel_psr_activate(struct intel_dp *intel_dp)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800459{
460 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
461 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100462 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800463
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530464 if (dev_priv->psr.psr2_support)
465 WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
466 else
467 WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800468 WARN_ON(dev_priv->psr.active);
469 lockdep_assert_held(&dev_priv->psr.lock);
470
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700471 dev_priv->psr.activate(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800472 dev_priv->psr.active = true;
473}
474
Rodrigo Vivi4d1fa222017-09-07 16:00:36 -0700475static void hsw_psr_enable_source(struct intel_dp *intel_dp,
476 const struct intel_crtc_state *crtc_state)
477{
478 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
479 struct drm_device *dev = dig_port->base.base.dev;
480 struct drm_i915_private *dev_priv = to_i915(dev);
481 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
482 u32 chicken;
483
484 if (dev_priv->psr.psr2_support) {
485 chicken = PSR2_VSC_ENABLE_PROG_HEADER;
486 if (dev_priv->psr.y_cord_support)
487 chicken |= PSR2_ADD_VERTICAL_LINE_COUNT;
488 I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);
489
490 I915_WRITE(EDP_PSR_DEBUG_CTL,
491 EDP_PSR_DEBUG_MASK_MEMUP |
492 EDP_PSR_DEBUG_MASK_HPD |
493 EDP_PSR_DEBUG_MASK_LPSP |
494 EDP_PSR_DEBUG_MASK_MAX_SLEEP |
495 EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
496 } else {
497 /*
498 * Per Spec: Avoid continuous PSR exit by masking MEMUP
499 * and HPD. also mask LPSP to avoid dependency on other
500 * drivers that might block runtime_pm besides
501 * preventing other hw tracking issues now we can rely
502 * on frontbuffer tracking.
503 */
504 I915_WRITE(EDP_PSR_DEBUG_CTL,
505 EDP_PSR_DEBUG_MASK_MEMUP |
506 EDP_PSR_DEBUG_MASK_HPD |
507 EDP_PSR_DEBUG_MASK_LPSP);
508 }
509}
510
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800511/**
512 * intel_psr_enable - Enable PSR
513 * @intel_dp: Intel DP
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300514 * @crtc_state: new CRTC state
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800515 *
516 * This function can only be called after the pipe is fully trained and enabled.
517 */
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300518void intel_psr_enable(struct intel_dp *intel_dp,
519 const struct intel_crtc_state *crtc_state)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800520{
521 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
522 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100523 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800524
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700525 if (!HAS_PSR(dev_priv))
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800526 return;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800527
528 if (!is_edp_psr(intel_dp)) {
529 DRM_DEBUG_KMS("PSR not supported by this panel\n");
530 return;
531 }
532
533 mutex_lock(&dev_priv->psr.lock);
534 if (dev_priv->psr.enabled) {
535 DRM_DEBUG_KMS("PSR already in use\n");
536 goto unlock;
537 }
538
539 if (!intel_psr_match_conditions(intel_dp))
540 goto unlock;
541
542 dev_priv->psr.busy_frontbuffer_bits = 0;
543
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700544 dev_priv->psr.setup_vsc(intel_dp, crtc_state);
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700545 dev_priv->psr.enable_sink(intel_dp);
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700546 dev_priv->psr.enable_source(intel_dp, crtc_state);
Rodrigo Vivi29d1efe2017-09-07 16:00:38 -0700547 dev_priv->psr.enabled = intel_dp;
548
549 if (INTEL_GEN(dev_priv) >= 9) {
550 intel_psr_activate(intel_dp);
551 } else {
552 /*
553 * FIXME: Activation should happen immediately since this
554 * function is just called after pipe is fully trained and
555 * enabled.
556 * However on some platforms we face issues when first
557 * activation follows a modeset so quickly.
558 * - On VLV/CHV we get bank screen on first activation
559 * - On HSW/BDW we get a recoverable frozen screen until
560 * next exit-activate sequence.
561 */
Rodrigo Vivid0ac8962015-11-11 11:37:07 -0800562 schedule_delayed_work(&dev_priv->psr.work,
563 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
Rodrigo Vivi29d1efe2017-09-07 16:00:38 -0700564 }
Rodrigo Vivid0ac8962015-11-11 11:37:07 -0800565
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800566unlock:
567 mutex_unlock(&dev_priv->psr.lock);
568}
569
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300570static void vlv_psr_disable(struct intel_dp *intel_dp,
571 const struct intel_crtc_state *old_crtc_state)
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800572{
573 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
574 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100575 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300576 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800577 uint32_t val;
578
579 if (dev_priv->psr.active) {
Rodrigo Vivi0d0c2792017-09-12 11:30:59 -0700580 /* Put VLV PSR back to PSR_state 0 (disabled). */
Chris Wilsoneb0241c2016-06-30 15:33:26 +0100581 if (intel_wait_for_register(dev_priv,
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300582 VLV_PSRSTAT(crtc->pipe),
Chris Wilsoneb0241c2016-06-30 15:33:26 +0100583 VLV_EDP_PSR_IN_TRANS,
584 0,
585 1))
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800586 WARN(1, "PSR transition took longer than expected\n");
587
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300588 val = I915_READ(VLV_PSRCTL(crtc->pipe));
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800589 val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
590 val &= ~VLV_EDP_PSR_ENABLE;
591 val &= ~VLV_EDP_PSR_MODE_MASK;
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300592 I915_WRITE(VLV_PSRCTL(crtc->pipe), val);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800593
594 dev_priv->psr.active = false;
595 } else {
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300596 WARN_ON(vlv_is_psr_active_on_pipe(dev, crtc->pipe));
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800597 }
598}
599
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300600static void hsw_psr_disable(struct intel_dp *intel_dp,
601 const struct intel_crtc_state *old_crtc_state)
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800602{
603 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
604 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100605 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800606
607 if (dev_priv->psr.active) {
Chris Wilson77affa32017-01-16 13:06:22 +0000608 i915_reg_t psr_ctl;
609 u32 psr_status_mask;
610
Nagaraju, Vathsalaf40c4842017-01-11 20:44:33 +0530611 if (dev_priv->psr.aux_frame_sync)
612 drm_dp_dpcd_writeb(&intel_dp->aux,
613 DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
614 0);
615
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530616 if (dev_priv->psr.psr2_support) {
Chris Wilson77affa32017-01-16 13:06:22 +0000617 psr_ctl = EDP_PSR2_CTL;
618 psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
619
620 I915_WRITE(psr_ctl,
621 I915_READ(psr_ctl) &
622 ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));
623
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530624 } else {
Chris Wilson77affa32017-01-16 13:06:22 +0000625 psr_ctl = EDP_PSR_STATUS_CTL;
626 psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
627
628 I915_WRITE(psr_ctl,
629 I915_READ(psr_ctl) & ~EDP_PSR_ENABLE);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530630 }
Chris Wilson77affa32017-01-16 13:06:22 +0000631
632 /* Wait till PSR is idle */
633 if (intel_wait_for_register(dev_priv,
634 psr_ctl, psr_status_mask, 0,
635 2000))
636 DRM_ERROR("Timed out waiting for PSR Idle State\n");
637
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800638 dev_priv->psr.active = false;
639 } else {
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530640 if (dev_priv->psr.psr2_support)
641 WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
642 else
643 WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800644 }
645}
646
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800647/**
648 * intel_psr_disable - Disable PSR
649 * @intel_dp: Intel DP
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300650 * @old_crtc_state: old CRTC state
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800651 *
652 * This function needs to be called before disabling pipe.
653 */
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300654void intel_psr_disable(struct intel_dp *intel_dp,
655 const struct intel_crtc_state *old_crtc_state)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800656{
657 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
658 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100659 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800660
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700661 if (!HAS_PSR(dev_priv))
662 return;
663
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800664 mutex_lock(&dev_priv->psr.lock);
665 if (!dev_priv->psr.enabled) {
666 mutex_unlock(&dev_priv->psr.lock);
667 return;
668 }
669
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700670 dev_priv->psr.disable_source(intel_dp, old_crtc_state);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800671
Rodrigo Vivib6e4d532015-11-23 14:19:32 -0800672 /* Disable PSR on Sink */
673 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);
674
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800675 dev_priv->psr.enabled = NULL;
676 mutex_unlock(&dev_priv->psr.lock);
677
678 cancel_delayed_work_sync(&dev_priv->psr.work);
679}
680
681static void intel_psr_work(struct work_struct *work)
682{
683 struct drm_i915_private *dev_priv =
684 container_of(work, typeof(*dev_priv), psr.work.work);
685 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800686 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
687 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800688
689 /* We have to make sure PSR is ready for re-enable
690 * otherwise it keeps disabled until next full enable/disable cycle.
691 * PSR might take some time to get fully disabled
692 * and be ready for re-enable.
693 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300694 if (HAS_DDI(dev_priv)) {
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530695 if (dev_priv->psr.psr2_support) {
696 if (intel_wait_for_register(dev_priv,
697 EDP_PSR2_STATUS_CTL,
698 EDP_PSR2_STATUS_STATE_MASK,
699 0,
700 50)) {
701 DRM_ERROR("Timed out waiting for PSR2 Idle for re-enable\n");
702 return;
703 }
704 } else {
705 if (intel_wait_for_register(dev_priv,
706 EDP_PSR_STATUS_CTL,
707 EDP_PSR_STATUS_STATE_MASK,
708 0,
709 50)) {
710 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
711 return;
712 }
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800713 }
714 } else {
Chris Wilson12bb6312016-06-30 15:33:28 +0100715 if (intel_wait_for_register(dev_priv,
716 VLV_PSRSTAT(pipe),
717 VLV_EDP_PSR_IN_TRANS,
718 0,
719 1)) {
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800720 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
721 return;
722 }
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800723 }
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800724 mutex_lock(&dev_priv->psr.lock);
725 intel_dp = dev_priv->psr.enabled;
726
727 if (!intel_dp)
728 goto unlock;
729
730 /*
731 * The delayed work can race with an invalidate hence we need to
732 * recheck. Since psr_flush first clears this and then reschedules we
733 * won't ever miss a flush when bailing out here.
734 */
735 if (dev_priv->psr.busy_frontbuffer_bits)
736 goto unlock;
737
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800738 intel_psr_activate(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800739unlock:
740 mutex_unlock(&dev_priv->psr.lock);
741}
742
Chris Wilson5748b6a2016-08-04 16:32:38 +0100743static void intel_psr_exit(struct drm_i915_private *dev_priv)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800744{
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800745 struct intel_dp *intel_dp = dev_priv->psr.enabled;
746 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
747 enum pipe pipe = to_intel_crtc(crtc)->pipe;
748 u32 val;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800749
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800750 if (!dev_priv->psr.active)
751 return;
752
Chris Wilson5748b6a2016-08-04 16:32:38 +0100753 if (HAS_DDI(dev_priv)) {
Nagaraju, Vathsalaf40c4842017-01-11 20:44:33 +0530754 if (dev_priv->psr.aux_frame_sync)
755 drm_dp_dpcd_writeb(&intel_dp->aux,
756 DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
757 0);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530758 if (dev_priv->psr.psr2_support) {
759 val = I915_READ(EDP_PSR2_CTL);
760 WARN_ON(!(val & EDP_PSR2_ENABLE));
761 I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
762 } else {
763 val = I915_READ(EDP_PSR_CTL);
764 WARN_ON(!(val & EDP_PSR_ENABLE));
765 I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
766 }
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800767 } else {
768 val = I915_READ(VLV_PSRCTL(pipe));
769
Rodrigo Vivi0d0c2792017-09-12 11:30:59 -0700770 /*
771 * Here we do the transition drirectly from
772 * PSR_state 3 (active - no Remote Frame Buffer (RFB) update) to
773 * PSR_state 5 (exit).
774 * PSR State 4 (active with single frame update) can be skipped.
775 * On PSR_state 5 (exit) Hardware is responsible to transition
776 * back to PSR_state 1 (inactive).
777 * Now we are at Same state after vlv_psr_enable_source.
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800778 */
779 val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
780 I915_WRITE(VLV_PSRCTL(pipe), val);
781
Rodrigo Vivi0d0c2792017-09-12 11:30:59 -0700782 /*
783 * Send AUX wake up - Spec says after transitioning to PSR
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800784 * active we have to send AUX wake up by writing 01h in DPCD
785 * 600h of sink device.
786 * XXX: This might slow down the transition, but without this
787 * HW doesn't complete the transition to PSR_state 1 and we
788 * never get the screen updated.
789 */
790 drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
791 DP_SET_POWER_D0);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800792 }
793
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800794 dev_priv->psr.active = false;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800795}
796
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800797/**
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700798 * intel_psr_single_frame_update - Single Frame Update
Chris Wilson5748b6a2016-08-04 16:32:38 +0100799 * @dev_priv: i915 device
Daniel Vetter20c88382015-06-18 10:30:27 +0200800 * @frontbuffer_bits: frontbuffer plane tracking bits
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700801 *
802 * Some platforms support a single frame update feature that is used to
803 * send and update only one frame on Remote Frame Buffer.
804 * So far it is only implemented for Valleyview and Cherryview because
805 * hardware requires this to be done before a page flip.
806 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100807void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +0200808 unsigned frontbuffer_bits)
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700809{
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700810 struct drm_crtc *crtc;
811 enum pipe pipe;
812 u32 val;
813
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700814 if (!HAS_PSR(dev_priv))
815 return;
816
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700817 /*
818 * Single frame update is already supported on BDW+ but it requires
819 * many W/A and it isn't really needed.
820 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100821 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700822 return;
823
824 mutex_lock(&dev_priv->psr.lock);
825 if (!dev_priv->psr.enabled) {
826 mutex_unlock(&dev_priv->psr.lock);
827 return;
828 }
829
830 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
831 pipe = to_intel_crtc(crtc)->pipe;
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700832
Daniel Vetter20c88382015-06-18 10:30:27 +0200833 if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
834 val = I915_READ(VLV_PSRCTL(pipe));
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700835
Daniel Vetter20c88382015-06-18 10:30:27 +0200836 /*
837 * We need to set this bit before writing registers for a flip.
838 * This bit will be self-clear when it gets to the PSR active state.
839 */
840 I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
841 }
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700842 mutex_unlock(&dev_priv->psr.lock);
843}
844
845/**
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800846 * intel_psr_invalidate - Invalidade PSR
Chris Wilson5748b6a2016-08-04 16:32:38 +0100847 * @dev_priv: i915 device
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800848 * @frontbuffer_bits: frontbuffer plane tracking bits
849 *
850 * Since the hardware frontbuffer tracking has gaps we need to integrate
851 * with the software frontbuffer tracking. This function gets called every
852 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
853 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
854 *
855 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
856 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100857void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +0200858 unsigned frontbuffer_bits)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800859{
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800860 struct drm_crtc *crtc;
861 enum pipe pipe;
862
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700863 if (!HAS_PSR(dev_priv))
864 return;
865
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800866 mutex_lock(&dev_priv->psr.lock);
867 if (!dev_priv->psr.enabled) {
868 mutex_unlock(&dev_priv->psr.lock);
869 return;
870 }
871
872 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
873 pipe = to_intel_crtc(crtc)->pipe;
874
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800875 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800876 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
Daniel Vetterec76d622015-06-18 10:30:26 +0200877
878 if (frontbuffer_bits)
Chris Wilson5748b6a2016-08-04 16:32:38 +0100879 intel_psr_exit(dev_priv);
Daniel Vetterec76d622015-06-18 10:30:26 +0200880
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800881 mutex_unlock(&dev_priv->psr.lock);
882}
883
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800884/**
885 * intel_psr_flush - Flush PSR
Chris Wilson5748b6a2016-08-04 16:32:38 +0100886 * @dev_priv: i915 device
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800887 * @frontbuffer_bits: frontbuffer plane tracking bits
Rodrigo Vivi169de132015-07-08 16:21:31 -0700888 * @origin: which operation caused the flush
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800889 *
890 * Since the hardware frontbuffer tracking has gaps we need to integrate
891 * with the software frontbuffer tracking. This function gets called every
892 * time frontbuffer rendering has completed and flushed out to memory. PSR
893 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
894 *
895 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
896 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100897void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -0700898 unsigned frontbuffer_bits, enum fb_op_origin origin)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800899{
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800900 struct drm_crtc *crtc;
901 enum pipe pipe;
902
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700903 if (!HAS_PSR(dev_priv))
904 return;
905
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800906 mutex_lock(&dev_priv->psr.lock);
907 if (!dev_priv->psr.enabled) {
908 mutex_unlock(&dev_priv->psr.lock);
909 return;
910 }
911
912 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
913 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterec76d622015-06-18 10:30:26 +0200914
915 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800916 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
917
Rodrigo Vivi921ec282015-11-18 11:21:12 -0800918 /* By definition flush = invalidate + flush */
919 if (frontbuffer_bits)
Chris Wilson5748b6a2016-08-04 16:32:38 +0100920 intel_psr_exit(dev_priv);
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800921
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800922 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
Rodrigo Vivid0ac8962015-11-11 11:37:07 -0800923 if (!work_busy(&dev_priv->psr.work.work))
924 schedule_delayed_work(&dev_priv->psr.work,
Rodrigo Vivi20bb97f2015-11-11 11:37:08 -0800925 msecs_to_jiffies(100));
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800926 mutex_unlock(&dev_priv->psr.lock);
927}
928
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800929/**
930 * intel_psr_init - Init basic PSR work and mutex.
Ander Conselvan de Oliveira93de0562016-11-29 13:48:47 +0200931 * @dev_priv: i915 device private
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800932 *
933 * This function is called only once at driver load to initialize basic
934 * PSR stuff.
935 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +0200936void intel_psr_init(struct drm_i915_private *dev_priv)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800937{
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700938 if (!HAS_PSR(dev_priv))
939 return;
940
Ville Syrjälä443a3892015-11-11 20:34:15 +0200941 dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
942 HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;
943
Paulo Zanoni2ee7dc42016-12-13 18:57:44 -0200944 /* Per platform default: all disabled. */
945 if (i915.enable_psr == -1)
946 i915.enable_psr = 0;
Rodrigo Vivid94d6e82016-02-12 04:08:11 -0800947
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800948 /* Set link_standby x link_off defaults */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100949 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800950 /* HSW and BDW require workarounds that we don't implement. */
951 dev_priv->psr.link_standby = false;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100952 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800953 /* On VLV and CHV only standby mode is supported. */
954 dev_priv->psr.link_standby = true;
955 else
956 /* For new platforms let's respect VBT back again */
957 dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;
958
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800959 /* Override link_standby x link_off defaults */
960 if (i915.enable_psr == 2 && !dev_priv->psr.link_standby) {
961 DRM_DEBUG_KMS("PSR: Forcing link standby\n");
962 dev_priv->psr.link_standby = true;
963 }
964 if (i915.enable_psr == 3 && dev_priv->psr.link_standby) {
965 DRM_DEBUG_KMS("PSR: Forcing main link off\n");
966 dev_priv->psr.link_standby = false;
967 }
968
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800969 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
970 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700971
972 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700973 dev_priv->psr.enable_source = vlv_psr_enable_source;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700974 dev_priv->psr.disable_source = vlv_psr_disable;
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700975 dev_priv->psr.enable_sink = vlv_psr_enable_sink;
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700976 dev_priv->psr.activate = vlv_psr_activate;
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700977 dev_priv->psr.setup_vsc = vlv_psr_setup_vsc;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700978 } else {
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700979 dev_priv->psr.enable_source = hsw_psr_enable_source;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700980 dev_priv->psr.disable_source = hsw_psr_disable;
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700981 dev_priv->psr.enable_sink = hsw_psr_enable_sink;
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700982 dev_priv->psr.activate = hsw_psr_activate;
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700983 dev_priv->psr.setup_vsc = hsw_psr_setup_vsc;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700984 }
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800985}