blob: 2c293e8304d657d047144708bff75c6474d560f0 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "drm_crtc_helper.h"
28#include "radeon_drm.h"
29#include "radeon.h"
30#include "atom.h"
31
32extern int atom_debug;
33
Alex Deucher5a9bcac2009-10-08 15:09:31 -040034/* evil but including atombios.h is much worse */
35bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
36 struct drm_display_mode *mode);
37
Dave Airlie1f3b6a42009-10-13 14:10:37 +100038static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
39{
40 struct drm_device *dev = encoder->dev;
41 struct radeon_device *rdev = dev->dev_private;
42 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
43 struct drm_encoder *clone_encoder;
44 uint32_t index_mask = 0;
45 int count;
46
47 /* DIG routing gets problematic */
48 if (rdev->family >= CHIP_R600)
49 return index_mask;
50 /* LVDS/TV are too wacky */
51 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
52 return index_mask;
53 /* DVO requires 2x ppll clocks depending on tmds chip */
54 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
55 return index_mask;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050056
Dave Airlie1f3b6a42009-10-13 14:10:37 +100057 count = -1;
58 list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
59 struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
60 count++;
61
62 if (clone_encoder == encoder)
63 continue;
64 if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
65 continue;
66 if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
67 continue;
68 else
69 index_mask |= (1 << count);
70 }
71 return index_mask;
72}
73
74void radeon_setup_encoder_clones(struct drm_device *dev)
75{
76 struct drm_encoder *encoder;
77
78 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
79 encoder->possible_clones = radeon_encoder_clones(encoder);
80 }
81}
82
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083uint32_t
Alex Deucher5137ee92010-08-12 18:58:47 -040084radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085{
86 struct radeon_device *rdev = dev->dev_private;
87 uint32_t ret = 0;
88
89 switch (supported_device) {
90 case ATOM_DEVICE_CRT1_SUPPORT:
91 case ATOM_DEVICE_TV1_SUPPORT:
92 case ATOM_DEVICE_TV2_SUPPORT:
93 case ATOM_DEVICE_CRT2_SUPPORT:
94 case ATOM_DEVICE_CV_SUPPORT:
95 switch (dac) {
96 case 1: /* dac a */
97 if ((rdev->family == CHIP_RS300) ||
98 (rdev->family == CHIP_RS400) ||
99 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400100 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400102 ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400104 ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 break;
106 case 2: /* dac b */
107 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400108 ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 else {
110 /*if (rdev->family == CHIP_R200)
Alex Deucher5137ee92010-08-12 18:58:47 -0400111 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112 else*/
Alex Deucher5137ee92010-08-12 18:58:47 -0400113 ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114 }
115 break;
116 case 3: /* external dac */
117 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400118 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400120 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121 break;
122 }
123 break;
124 case ATOM_DEVICE_LCD1_SUPPORT:
125 if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400126 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400128 ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 break;
130 case ATOM_DEVICE_DFP1_SUPPORT:
131 if ((rdev->family == CHIP_RS300) ||
132 (rdev->family == CHIP_RS400) ||
133 (rdev->family == CHIP_RS480))
Alex Deucher5137ee92010-08-12 18:58:47 -0400134 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400136 ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400138 ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 break;
140 case ATOM_DEVICE_LCD2_SUPPORT:
141 case ATOM_DEVICE_DFP2_SUPPORT:
142 if ((rdev->family == CHIP_RS600) ||
143 (rdev->family == CHIP_RS690) ||
144 (rdev->family == CHIP_RS740))
Alex Deucher5137ee92010-08-12 18:58:47 -0400145 ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher5137ee92010-08-12 18:58:47 -0400147 ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 else
Alex Deucher5137ee92010-08-12 18:58:47 -0400149 ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150 break;
151 case ATOM_DEVICE_DFP3_SUPPORT:
Alex Deucher5137ee92010-08-12 18:58:47 -0400152 ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 break;
154 }
155
156 return ret;
157}
158
Dave Airlief28cf332010-01-28 17:15:25 +1000159static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
160{
161 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
162 switch (radeon_encoder->encoder_id) {
163 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
164 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
165 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
166 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
167 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
168 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
169 case ENCODER_OBJECT_ID_INTERNAL_DDI:
170 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
171 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
172 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
173 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
174 return true;
175 default:
176 return false;
177 }
178}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179void
180radeon_link_encoder_connector(struct drm_device *dev)
181{
182 struct drm_connector *connector;
183 struct radeon_connector *radeon_connector;
184 struct drm_encoder *encoder;
185 struct radeon_encoder *radeon_encoder;
186
187 /* walk the list and link encoders to connectors */
188 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
189 radeon_connector = to_radeon_connector(connector);
190 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
191 radeon_encoder = to_radeon_encoder(encoder);
192 if (radeon_encoder->devices & radeon_connector->devices)
193 drm_mode_connector_attach_encoder(connector, encoder);
194 }
195 }
196}
197
Dave Airlie4ce001a2009-08-13 16:32:14 +1000198void radeon_encoder_set_active_device(struct drm_encoder *encoder)
199{
200 struct drm_device *dev = encoder->dev;
201 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
202 struct drm_connector *connector;
203
204 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
205 if (connector->encoder == encoder) {
206 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
207 radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000208 DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
Dave Airlief641e512009-09-08 11:17:38 +1000209 radeon_encoder->active_device, radeon_encoder->devices,
210 radeon_connector->devices, encoder->encoder_type);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000211 }
212 }
213}
214
Alex Deucher5b1714d2010-08-03 19:59:20 -0400215struct drm_connector *
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216radeon_get_connector_for_encoder(struct drm_encoder *encoder)
217{
218 struct drm_device *dev = encoder->dev;
219 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
220 struct drm_connector *connector;
221 struct radeon_connector *radeon_connector;
222
223 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
224 radeon_connector = to_radeon_connector(connector);
Dave Airlie43c33ed2010-01-29 15:55:30 +1000225 if (radeon_encoder->active_device & radeon_connector->devices)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226 return connector;
227 }
228 return NULL;
229}
230
Alex Deucher35153872010-04-30 12:00:44 -0400231void radeon_panel_mode_fixup(struct drm_encoder *encoder,
232 struct drm_display_mode *adjusted_mode)
233{
234 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
235 struct drm_device *dev = encoder->dev;
236 struct radeon_device *rdev = dev->dev_private;
237 struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
238 unsigned hblank = native_mode->htotal - native_mode->hdisplay;
239 unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
240 unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
241 unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
242 unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
243 unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
244
245 adjusted_mode->clock = native_mode->clock;
246 adjusted_mode->flags = native_mode->flags;
247
248 if (ASIC_IS_AVIVO(rdev)) {
249 adjusted_mode->hdisplay = native_mode->hdisplay;
250 adjusted_mode->vdisplay = native_mode->vdisplay;
251 }
252
253 adjusted_mode->htotal = native_mode->hdisplay + hblank;
254 adjusted_mode->hsync_start = native_mode->hdisplay + hover;
255 adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
256
257 adjusted_mode->vtotal = native_mode->vdisplay + vblank;
258 adjusted_mode->vsync_start = native_mode->vdisplay + vover;
259 adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
260
261 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
262
263 if (ASIC_IS_AVIVO(rdev)) {
264 adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
265 adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
266 }
267
268 adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
269 adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
270 adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
271
272 adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
273 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
274 adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
275
276}
277
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
279 struct drm_display_mode *mode,
280 struct drm_display_mode *adjusted_mode)
281{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400283 struct drm_device *dev = encoder->dev;
284 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400286 /* set the active encoder to connector routing */
287 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288 drm_mode_set_crtcinfo(adjusted_mode, 0);
289
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290 /* hw bug */
291 if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
292 && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
293 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
294
Alex Deucher80297e82009-11-12 14:55:14 -0500295 /* get the native mode for LVDS */
Alex Deucher35153872010-04-30 12:00:44 -0400296 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
297 radeon_panel_mode_fixup(encoder, adjusted_mode);
Alex Deucher80297e82009-11-12 14:55:14 -0500298
299 /* get the native mode for TV */
Alex Deucherceefedd2009-10-13 23:57:47 -0400300 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400301 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
302 if (tv_dac) {
303 if (tv_dac->tv_std == TV_STD_NTSC ||
304 tv_dac->tv_std == TV_STD_NTSC_J ||
305 tv_dac->tv_std == TV_STD_PAL_M)
306 radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
307 else
308 radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
309 }
310 }
311
Alex Deucher5801ead2009-11-24 13:32:59 -0500312 if (ASIC_IS_DCE3(rdev) &&
Alex Deucher9f998ad2010-03-29 21:37:08 -0400313 (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
Alex Deucher5801ead2009-11-24 13:32:59 -0500314 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
315 radeon_dp_set_link_config(connector, mode);
316 }
317
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 return true;
319}
320
321static void
322atombios_dac_setup(struct drm_encoder *encoder, int action)
323{
324 struct drm_device *dev = encoder->dev;
325 struct radeon_device *rdev = dev->dev_private;
326 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
327 DAC_ENCODER_CONTROL_PS_ALLOCATION args;
Alex Deucheraffd8582010-04-06 01:22:41 -0400328 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000329 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000330
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331 memset(&args, 0, sizeof(args));
332
333 switch (radeon_encoder->encoder_id) {
334 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
335 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
336 index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337 break;
338 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
339 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
340 index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341 break;
342 }
343
344 args.ucAction = action;
345
Dave Airlie4ce001a2009-08-13 16:32:14 +1000346 if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 args.ucDacStandard = ATOM_DAC1_PS2;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000348 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 args.ucDacStandard = ATOM_DAC1_CV;
350 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400351 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 case TV_STD_PAL:
353 case TV_STD_PAL_M:
354 case TV_STD_SCART_PAL:
355 case TV_STD_SECAM:
356 case TV_STD_PAL_CN:
357 args.ucDacStandard = ATOM_DAC1_PAL;
358 break;
359 case TV_STD_NTSC:
360 case TV_STD_NTSC_J:
361 case TV_STD_PAL_60:
362 default:
363 args.ucDacStandard = ATOM_DAC1_NTSC;
364 break;
365 }
366 }
367 args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
368
369 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
370
371}
372
373static void
374atombios_tv_setup(struct drm_encoder *encoder, int action)
375{
376 struct drm_device *dev = encoder->dev;
377 struct radeon_device *rdev = dev->dev_private;
378 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
379 TV_ENCODER_CONTROL_PS_ALLOCATION args;
380 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000381 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000382
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383 memset(&args, 0, sizeof(args));
384
385 index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
386
387 args.sTVEncoder.ucAction = action;
388
Dave Airlie4ce001a2009-08-13 16:32:14 +1000389 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200390 args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
391 else {
Alex Deucheraffd8582010-04-06 01:22:41 -0400392 switch (dac_info->tv_std) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393 case TV_STD_NTSC:
394 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
395 break;
396 case TV_STD_PAL:
397 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
398 break;
399 case TV_STD_PAL_M:
400 args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
401 break;
402 case TV_STD_PAL_60:
403 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
404 break;
405 case TV_STD_NTSC_J:
406 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
407 break;
408 case TV_STD_SCART_PAL:
409 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
410 break;
411 case TV_STD_SECAM:
412 args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
413 break;
414 case TV_STD_PAL_CN:
415 args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
416 break;
417 default:
418 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
419 break;
420 }
421 }
422
423 args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
424
425 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
426
427}
428
429void
430atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
431{
432 struct drm_device *dev = encoder->dev;
433 struct radeon_device *rdev = dev->dev_private;
434 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
435 ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
436 int index = 0;
437
438 memset(&args, 0, sizeof(args));
439
440 index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
441
442 args.sXTmdsEncoder.ucEnable = action;
443
444 if (radeon_encoder->pixel_clock > 165000)
445 args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
446
447 /*if (pScrn->rgbBits == 8)*/
448 args.sXTmdsEncoder.ucMisc |= (1 << 1);
449
450 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
451
452}
453
454static void
455atombios_ddia_setup(struct drm_encoder *encoder, int action)
456{
457 struct drm_device *dev = encoder->dev;
458 struct radeon_device *rdev = dev->dev_private;
459 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
460 DVO_ENCODER_CONTROL_PS_ALLOCATION args;
461 int index = 0;
462
463 memset(&args, 0, sizeof(args));
464
465 index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
466
467 args.sDVOEncoder.ucAction = action;
468 args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
469
470 if (radeon_encoder->pixel_clock > 165000)
471 args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
472
473 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
474
475}
476
477union lvds_encoder_control {
478 LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
479 LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
480};
481
Alex Deucher32f48ff2009-11-30 01:54:16 -0500482void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200483atombios_digital_setup(struct drm_encoder *encoder, int action)
484{
485 struct drm_device *dev = encoder->dev;
486 struct radeon_device *rdev = dev->dev_private;
487 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500488 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489 union lvds_encoder_control args;
490 int index = 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200491 int hdmi_detected = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492 uint8_t frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200493
Alex Deucher4aab97e2010-08-12 18:58:48 -0400494 if (!dig)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495 return;
496
Alex Deucher9ae47862010-02-01 19:06:06 -0500497 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200498 hdmi_detected = 1;
499
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200500 memset(&args, 0, sizeof(args));
501
502 switch (radeon_encoder->encoder_id) {
503 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
504 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
505 break;
506 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
507 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
508 index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
509 break;
510 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
511 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
512 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
513 else
514 index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
515 break;
516 }
517
Alex Deuchera084e6e2010-03-18 01:04:01 -0400518 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
519 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200520
521 switch (frev) {
522 case 1:
523 case 2:
524 switch (crev) {
525 case 1:
526 args.v1.ucMisc = 0;
527 args.v1.ucAction = action;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200528 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529 args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
530 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
531 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucheredc664e2009-12-17 11:22:01 -0500532 if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucheredc664e2009-12-17 11:22:01 -0500534 if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535 args.v1.ucMisc |= (1 << 1);
536 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400537 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200538 args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
539 if (radeon_encoder->pixel_clock > 165000)
540 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
541 /*if (pScrn->rgbBits == 8) */
542 args.v1.ucMisc |= (1 << 1);
543 }
544 break;
545 case 2:
546 case 3:
547 args.v2.ucMisc = 0;
548 args.v2.ucAction = action;
549 if (crev == 3) {
550 if (dig->coherent_mode)
551 args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
552 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200553 if (hdmi_detected)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200554 args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
555 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
556 args.v2.ucTruncate = 0;
557 args.v2.ucSpatial = 0;
558 args.v2.ucTemporal = 0;
559 args.v2.ucFRC = 0;
560 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucheredc664e2009-12-17 11:22:01 -0500561 if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucheredc664e2009-12-17 11:22:01 -0500563 if (dig->lvds_misc & ATOM_PANEL_MISC_SPATIAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564 args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
Alex Deucheredc664e2009-12-17 11:22:01 -0500565 if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200566 args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
567 }
Alex Deucheredc664e2009-12-17 11:22:01 -0500568 if (dig->lvds_misc & ATOM_PANEL_MISC_TEMPORAL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569 args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
Alex Deucheredc664e2009-12-17 11:22:01 -0500570 if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
Alex Deucheredc664e2009-12-17 11:22:01 -0500572 if (((dig->lvds_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
574 }
575 } else {
Alex Deucher5137ee92010-08-12 18:58:47 -0400576 if (dig->linkb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200577 args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
578 if (radeon_encoder->pixel_clock > 165000)
579 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
580 }
581 break;
582 default:
583 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
584 break;
585 }
586 break;
587 default:
588 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
589 break;
590 }
591
592 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593}
594
595int
596atombios_get_encoder_mode(struct drm_encoder *encoder)
597{
Alex Deucherd033af82010-08-20 01:09:22 -0400598 struct drm_device *dev = encoder->dev;
599 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200600 struct drm_connector *connector;
601 struct radeon_connector *radeon_connector;
Alex Deucher9ae47862010-02-01 19:06:06 -0500602 struct radeon_connector_atom_dig *dig_connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200603
604 connector = radeon_get_connector_for_encoder(encoder);
605 if (!connector)
606 return 0;
607
608 radeon_connector = to_radeon_connector(connector);
609
610 switch (connector->connector_type) {
611 case DRM_MODE_CONNECTOR_DVII:
Alex Deucher705af9c2009-09-10 16:31:13 -0400612 case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
Alex Deucherd033af82010-08-20 01:09:22 -0400613 if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
614 /* fix me */
615 if (ASIC_IS_DCE4(rdev))
616 return ATOM_ENCODER_MODE_DVI;
617 else
618 return ATOM_ENCODER_MODE_HDMI;
619 } else if (radeon_connector->use_digital)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 return ATOM_ENCODER_MODE_DVI;
621 else
622 return ATOM_ENCODER_MODE_CRT;
623 break;
624 case DRM_MODE_CONNECTOR_DVID:
625 case DRM_MODE_CONNECTOR_HDMIA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626 default:
Alex Deucherd033af82010-08-20 01:09:22 -0400627 if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
628 /* fix me */
629 if (ASIC_IS_DCE4(rdev))
630 return ATOM_ENCODER_MODE_DVI;
631 else
632 return ATOM_ENCODER_MODE_HDMI;
633 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634 return ATOM_ENCODER_MODE_DVI;
635 break;
636 case DRM_MODE_CONNECTOR_LVDS:
637 return ATOM_ENCODER_MODE_LVDS;
638 break;
639 case DRM_MODE_CONNECTOR_DisplayPort:
Alex Deucher196c58d2010-01-07 14:22:32 -0500640 case DRM_MODE_CONNECTOR_eDP:
Alex Deucher9ae47862010-02-01 19:06:06 -0500641 dig_connector = radeon_connector->con_priv;
642 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
643 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
Alex Deucherf92a8b62009-11-23 18:40:40 -0500644 return ATOM_ENCODER_MODE_DP;
Alex Deucherd033af82010-08-20 01:09:22 -0400645 else if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
646 /* fix me */
647 if (ASIC_IS_DCE4(rdev))
648 return ATOM_ENCODER_MODE_DVI;
649 else
650 return ATOM_ENCODER_MODE_HDMI;
651 } else
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652 return ATOM_ENCODER_MODE_DVI;
653 break;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500654 case DRM_MODE_CONNECTOR_DVIA:
655 case DRM_MODE_CONNECTOR_VGA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200656 return ATOM_ENCODER_MODE_CRT;
657 break;
Alex Deuchera5899fc2010-01-07 14:19:47 -0500658 case DRM_MODE_CONNECTOR_Composite:
659 case DRM_MODE_CONNECTOR_SVIDEO:
660 case DRM_MODE_CONNECTOR_9PinDIN:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661 /* fix me */
662 return ATOM_ENCODER_MODE_TV;
663 /*return ATOM_ENCODER_MODE_CV;*/
664 break;
665 }
666}
667
Alex Deucher1a66c952009-11-20 19:40:13 -0500668/*
669 * DIG Encoder/Transmitter Setup
670 *
671 * DCE 3.0/3.1
672 * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
673 * Supports up to 3 digital outputs
674 * - 2 DIG encoder blocks.
675 * DIG1 can drive UNIPHY link A or link B
676 * DIG2 can drive UNIPHY link B or LVTMA
677 *
678 * DCE 3.2
679 * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
680 * Supports up to 5 digital outputs
681 * - 2 DIG encoder blocks.
682 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
683 *
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500684 * DCE 4.0
685 * - 3 DIG transmitter blocks UNPHY0/1/2 (links A and B).
686 * Supports up to 6 digital outputs
687 * - 6 DIG encoder blocks.
688 * - DIG to PHY mapping is hardcoded
689 * DIG1 drives UNIPHY0 link A, A+B
690 * DIG2 drives UNIPHY0 link B
691 * DIG3 drives UNIPHY1 link A, A+B
692 * DIG4 drives UNIPHY1 link B
693 * DIG5 drives UNIPHY2 link A, A+B
694 * DIG6 drives UNIPHY2 link B
695 *
Alex Deucher1a66c952009-11-20 19:40:13 -0500696 * Routing
697 * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
698 * Examples:
699 * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
700 * crtc1 -> dig1 -> UNIPHY0 link B -> DP
701 * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
702 * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
703 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500704
705union dig_encoder_control {
706 DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
707 DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
708 DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
709};
710
711void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200712atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
713{
714 struct drm_device *dev = encoder->dev;
715 struct radeon_device *rdev = dev->dev_private;
716 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500717 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400718 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500719 union dig_encoder_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400720 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200721 uint8_t frev, crev;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400722 int dp_clock = 0;
723 int dp_lane_count = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200724
Alex Deucher4aab97e2010-08-12 18:58:48 -0400725 if (connector) {
726 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
727 struct radeon_connector_atom_dig *dig_connector =
728 radeon_connector->con_priv;
729
730 dp_clock = dig_connector->dp_clock;
731 dp_lane_count = dig_connector->dp_lane_count;
732 }
733
734 /* no dig encoder assigned */
735 if (dig->dig_encoder == -1)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200736 return;
737
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738 memset(&args, 0, sizeof(args));
739
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500740 if (ASIC_IS_DCE4(rdev))
741 index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
742 else {
743 if (dig->dig_encoder)
744 index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
745 else
746 index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
747 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200748
Alex Deuchera084e6e2010-03-18 01:04:01 -0400749 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
750 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200751
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500752 args.v1.ucAction = action;
753 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
754 args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200755
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500756 if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400757 if (dp_clock == 270000)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500758 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400759 args.v1.ucLaneNum = dp_lane_count;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500760 } else if (radeon_encoder->pixel_clock > 165000)
761 args.v1.ucLaneNum = 8;
762 else
763 args.v1.ucLaneNum = 4;
764
765 if (ASIC_IS_DCE4(rdev)) {
766 args.v3.acConfig.ucDigSel = dig->dig_encoder;
767 args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200768 } else {
769 switch (radeon_encoder->encoder_id) {
770 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500771 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200772 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500773 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200774 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500775 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
776 break;
777 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
778 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779 break;
780 }
Alex Deucher5137ee92010-08-12 18:58:47 -0400781 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500782 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
783 else
784 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200785 }
786
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200787 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
788
789}
790
791union dig_transmitter_control {
792 DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
793 DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500794 DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200795};
796
Alex Deucher5801ead2009-11-24 13:32:59 -0500797void
Alex Deucher1a66c952009-11-20 19:40:13 -0500798atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799{
800 struct drm_device *dev = encoder->dev;
801 struct radeon_device *rdev = dev->dev_private;
802 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher9ae47862010-02-01 19:06:06 -0500803 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400804 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805 union dig_transmitter_control args;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400806 int index = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200807 uint8_t frev, crev;
Alex Deucherf92a8b62009-11-23 18:40:40 -0500808 bool is_dp = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500809 int pll_id = 0;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400810 int dp_clock = 0;
811 int dp_lane_count = 0;
812 int connector_object_id = 0;
813 int igp_lane_info = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814
Alex Deucher4aab97e2010-08-12 18:58:48 -0400815 if (connector) {
816 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
817 struct radeon_connector_atom_dig *dig_connector =
818 radeon_connector->con_priv;
819
820 dp_clock = dig_connector->dp_clock;
821 dp_lane_count = dig_connector->dp_lane_count;
822 connector_object_id =
823 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
824 igp_lane_info = dig_connector->igp_lane_info;
825 }
826
827 /* no dig encoder assigned */
828 if (dig->dig_encoder == -1)
Alex Deucher9ae47862010-02-01 19:06:06 -0500829 return;
830
Alex Deucherf92a8b62009-11-23 18:40:40 -0500831 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
832 is_dp = true;
833
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200834 memset(&args, 0, sizeof(args));
835
Alex Deucher4aab97e2010-08-12 18:58:48 -0400836 switch (radeon_encoder->encoder_id) {
837 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
838 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
839 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200840 index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
Alex Deucher4aab97e2010-08-12 18:58:48 -0400841 break;
842 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
843 index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
844 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845 }
846
Alex Deuchera084e6e2010-03-18 01:04:01 -0400847 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
848 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849
850 args.v1.ucAction = action;
Alex Deucherf95a9f02009-11-05 02:21:06 -0500851 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400852 args.v1.usInitInfo = connector_object_id;
Alex Deucher1a66c952009-11-20 19:40:13 -0500853 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
854 args.v1.asMode.ucLaneSel = lane_num;
855 args.v1.asMode.ucLaneSet = lane_set;
Alex Deucherf95a9f02009-11-05 02:21:06 -0500856 } else {
Alex Deucherf92a8b62009-11-23 18:40:40 -0500857 if (is_dp)
858 args.v1.usPixelClock =
Alex Deucher4aab97e2010-08-12 18:58:48 -0400859 cpu_to_le16(dp_clock / 10);
Alex Deucherf92a8b62009-11-23 18:40:40 -0500860 else if (radeon_encoder->pixel_clock > 165000)
Alex Deucherf95a9f02009-11-05 02:21:06 -0500861 args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
862 else
863 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
864 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500865 if (ASIC_IS_DCE4(rdev)) {
866 if (is_dp)
Alex Deucher4aab97e2010-08-12 18:58:48 -0400867 args.v3.ucLaneNum = dp_lane_count;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500868 else if (radeon_encoder->pixel_clock > 165000)
869 args.v3.ucLaneNum = 8;
870 else
871 args.v3.ucLaneNum = 4;
872
Alex Deucher5137ee92010-08-12 18:58:47 -0400873 if (dig->linkb) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500874 args.v3.acConfig.ucLinkSel = 1;
875 args.v3.acConfig.ucEncoderSel = 1;
876 }
877
878 /* Select the PLL for the PHY
879 * DP PHY should be clocked from external src if there is
880 * one.
881 */
882 if (encoder->crtc) {
883 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
884 pll_id = radeon_crtc->pll_id;
885 }
886 if (is_dp && rdev->clock.dp_extclk)
887 args.v3.acConfig.ucRefClkSource = 2; /* external src */
888 else
889 args.v3.acConfig.ucRefClkSource = pll_id;
890
891 switch (radeon_encoder->encoder_id) {
892 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
893 args.v3.acConfig.ucTransmitterSel = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500894 break;
895 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
896 args.v3.acConfig.ucTransmitterSel = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500897 break;
898 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
899 args.v3.acConfig.ucTransmitterSel = 2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500900 break;
901 }
902
903 if (is_dp)
904 args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
905 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
906 if (dig->coherent_mode)
907 args.v3.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -0400908 if (radeon_encoder->pixel_clock > 165000)
909 args.v3.acConfig.fDualLinkConnector = 1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500910 }
911 } else if (ASIC_IS_DCE32(rdev)) {
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400912 args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
Alex Deucher5137ee92010-08-12 18:58:47 -0400913 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -0500914 args.v2.acConfig.ucLinkSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915
916 switch (radeon_encoder->encoder_id) {
917 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
918 args.v2.acConfig.ucTransmitterSel = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200919 break;
920 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
921 args.v2.acConfig.ucTransmitterSel = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922 break;
923 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
924 args.v2.acConfig.ucTransmitterSel = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200925 break;
926 }
927
Alex Deucherf92a8b62009-11-23 18:40:40 -0500928 if (is_dp)
929 args.v2.acConfig.fCoherentMode = 1;
930 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200931 if (dig->coherent_mode)
932 args.v2.acConfig.fCoherentMode = 1;
Alex Deucherb317a9ce2010-04-15 16:54:38 -0400933 if (radeon_encoder->pixel_clock > 165000)
934 args.v2.acConfig.fDualLinkConnector = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200935 }
936 } else {
937 args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200938
Dave Airlief28cf332010-01-28 17:15:25 +1000939 if (dig->dig_encoder)
940 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
941 else
942 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
943
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400944 if ((rdev->flags & RADEON_IS_IGP) &&
945 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
946 if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400947 if (igp_lane_info & 0x1)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400948 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400949 else if (igp_lane_info & 0x2)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400950 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400951 else if (igp_lane_info & 0x4)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400952 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400953 else if (igp_lane_info & 0x8)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400954 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
955 } else {
Alex Deucher4aab97e2010-08-12 18:58:48 -0400956 if (igp_lane_info & 0x3)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400957 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
Alex Deucher4aab97e2010-08-12 18:58:48 -0400958 else if (igp_lane_info & 0xc)
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400959 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200961 }
962
Alex Deucher5137ee92010-08-12 18:58:47 -0400963 if (dig->linkb)
Alex Deucher1a66c952009-11-20 19:40:13 -0500964 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
965 else
966 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
967
Alex Deucherf92a8b62009-11-23 18:40:40 -0500968 if (is_dp)
969 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
970 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200971 if (dig->coherent_mode)
972 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
Alex Deucherd9c9fe32010-03-29 17:39:44 -0400973 if (radeon_encoder->pixel_clock > 165000)
974 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200975 }
976 }
977
978 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979}
980
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200981static void
982atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
983{
984 struct drm_device *dev = encoder->dev;
985 struct radeon_device *rdev = dev->dev_private;
986 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
987 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
988 ENABLE_YUV_PS_ALLOCATION args;
989 int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
990 uint32_t temp, reg;
991
992 memset(&args, 0, sizeof(args));
993
994 if (rdev->family >= CHIP_R600)
995 reg = R600_BIOS_3_SCRATCH;
996 else
997 reg = RADEON_BIOS_3_SCRATCH;
998
999 /* XXX: fix up scratch reg handling */
1000 temp = RREG32(reg);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001001 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001002 WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1003 (radeon_crtc->crtc_id << 18)));
Dave Airlie4ce001a2009-08-13 16:32:14 +10001004 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001005 WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1006 else
1007 WREG32(reg, 0);
1008
1009 if (enable)
1010 args.ucEnable = ATOM_ENABLE;
1011 args.ucCRTC = radeon_crtc->crtc_id;
1012
1013 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1014
1015 WREG32(reg, temp);
1016}
1017
1018static void
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001019radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1020{
1021 struct drm_device *dev = encoder->dev;
1022 struct radeon_device *rdev = dev->dev_private;
1023 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1024 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1025 int index = 0;
1026 bool is_dig = false;
1027
1028 memset(&args, 0, sizeof(args));
1029
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001030 DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
Dave Airlief641e512009-09-08 11:17:38 +10001031 radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1032 radeon_encoder->active_device);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001033 switch (radeon_encoder->encoder_id) {
1034 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1035 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1036 index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1037 break;
1038 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1039 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1040 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1041 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1042 is_dig = true;
1043 break;
1044 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1045 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1046 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1047 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1048 break;
1049 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1050 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1051 break;
1052 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1053 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1054 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1055 else
1056 index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1057 break;
1058 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1059 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001060 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001061 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001062 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001063 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1064 else
1065 index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1066 break;
1067 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1068 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001069 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001070 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -04001071 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001072 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1073 else
1074 index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1075 break;
1076 }
1077
1078 if (is_dig) {
1079 switch (mode) {
1080 case DRM_MODE_DPMS_ON:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001081 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001082 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
Dave Airlie58682f12009-11-26 08:56:35 +10001083 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucherfb668c22010-03-31 14:42:11 -04001084
Dave Airlie58682f12009-11-26 08:56:35 +10001085 dp_link_train(encoder, connector);
Alex Deucherfb668c22010-03-31 14:42:11 -04001086 if (ASIC_IS_DCE4(rdev))
1087 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
Dave Airlie58682f12009-11-26 08:56:35 +10001088 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001089 break;
1090 case DRM_MODE_DPMS_STANDBY:
1091 case DRM_MODE_DPMS_SUSPEND:
1092 case DRM_MODE_DPMS_OFF:
Alex Deuchere13b2ac2010-08-12 18:58:46 -04001093 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
Alex Deucherfb668c22010-03-31 14:42:11 -04001094 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
1095 if (ASIC_IS_DCE4(rdev))
1096 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
1097 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001098 break;
1099 }
1100 } else {
1101 switch (mode) {
1102 case DRM_MODE_DPMS_ON:
1103 args.ucAction = ATOM_ENABLE;
1104 break;
1105 case DRM_MODE_DPMS_STANDBY:
1106 case DRM_MODE_DPMS_SUSPEND:
1107 case DRM_MODE_DPMS_OFF:
1108 args.ucAction = ATOM_DISABLE;
1109 break;
1110 }
1111 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1112 }
1113 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001114
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001115}
1116
Alex Deucher9ae47862010-02-01 19:06:06 -05001117union crtc_source_param {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001118 SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1119 SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1120};
1121
1122static void
1123atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1124{
1125 struct drm_device *dev = encoder->dev;
1126 struct radeon_device *rdev = dev->dev_private;
1127 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1128 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
Alex Deucher9ae47862010-02-01 19:06:06 -05001129 union crtc_source_param args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001130 int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1131 uint8_t frev, crev;
Dave Airlief28cf332010-01-28 17:15:25 +10001132 struct radeon_encoder_atom_dig *dig;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001133
1134 memset(&args, 0, sizeof(args));
1135
Alex Deuchera084e6e2010-03-18 01:04:01 -04001136 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1137 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001138
1139 switch (frev) {
1140 case 1:
1141 switch (crev) {
1142 case 1:
1143 default:
1144 if (ASIC_IS_AVIVO(rdev))
1145 args.v1.ucCRTC = radeon_crtc->crtc_id;
1146 else {
1147 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
1148 args.v1.ucCRTC = radeon_crtc->crtc_id;
1149 } else {
1150 args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1151 }
1152 }
1153 switch (radeon_encoder->encoder_id) {
1154 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1155 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1156 args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1157 break;
1158 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1159 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1160 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1161 args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1162 else
1163 args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1164 break;
1165 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1166 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1167 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1168 args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1169 break;
1170 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1171 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001172 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001173 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001174 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001175 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1176 else
1177 args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1178 break;
1179 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1180 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001181 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001182 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001183 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001184 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1185 else
1186 args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1187 break;
1188 }
1189 break;
1190 case 2:
1191 args.v2.ucCRTC = radeon_crtc->crtc_id;
1192 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1193 switch (radeon_encoder->encoder_id) {
1194 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1195 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1196 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Dave Airlief28cf332010-01-28 17:15:25 +10001197 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1198 dig = radeon_encoder->enc_priv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001199 switch (dig->dig_encoder) {
1200 case 0:
Dave Airlief28cf332010-01-28 17:15:25 +10001201 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001202 break;
1203 case 1:
1204 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1205 break;
1206 case 2:
1207 args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1208 break;
1209 case 3:
1210 args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1211 break;
1212 case 4:
1213 args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1214 break;
1215 case 5:
1216 args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1217 break;
1218 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001219 break;
1220 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1221 args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1222 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001223 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001224 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001225 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001226 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001227 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1228 else
1229 args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1230 break;
1231 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001232 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001233 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001234 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001235 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1236 else
1237 args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1238 break;
1239 }
1240 break;
1241 }
1242 break;
1243 default:
1244 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1245 break;
1246 }
1247
1248 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher267364a2010-03-08 17:10:41 -05001249
1250 /* update scratch regs with new routing */
1251 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001252}
1253
1254static void
1255atombios_apply_encoder_quirks(struct drm_encoder *encoder,
1256 struct drm_display_mode *mode)
1257{
1258 struct drm_device *dev = encoder->dev;
1259 struct radeon_device *rdev = dev->dev_private;
1260 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1261 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1262
1263 /* Funky macbooks */
1264 if ((dev->pdev->device == 0x71C5) &&
1265 (dev->pdev->subsystem_vendor == 0x106b) &&
1266 (dev->pdev->subsystem_device == 0x0080)) {
1267 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
1268 uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
1269
1270 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
1271 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
1272
1273 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
1274 }
1275 }
1276
1277 /* set scaler clears this on some chips */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001278 /* XXX check DCE4 */
Alex Deucherceefedd2009-10-13 23:57:47 -04001279 if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
1280 if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
1281 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1282 AVIVO_D1MODE_INTERLEAVE_EN);
1283 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001284}
1285
Dave Airlief28cf332010-01-28 17:15:25 +10001286static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
1287{
1288 struct drm_device *dev = encoder->dev;
1289 struct radeon_device *rdev = dev->dev_private;
1290 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1291 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1292 struct drm_encoder *test_encoder;
1293 struct radeon_encoder_atom_dig *dig;
1294 uint32_t dig_enc_in_use = 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001295
1296 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher5137ee92010-08-12 18:58:47 -04001297 dig = radeon_encoder->enc_priv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001298 switch (radeon_encoder->encoder_id) {
1299 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
Alex Deucher5137ee92010-08-12 18:58:47 -04001300 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001301 return 1;
1302 else
1303 return 0;
1304 break;
1305 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
Alex Deucher5137ee92010-08-12 18:58:47 -04001306 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001307 return 3;
1308 else
1309 return 2;
1310 break;
1311 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deucher5137ee92010-08-12 18:58:47 -04001312 if (dig->linkb)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001313 return 5;
1314 else
1315 return 4;
1316 break;
1317 }
1318 }
1319
Dave Airlief28cf332010-01-28 17:15:25 +10001320 /* on DCE32 and encoder can driver any block so just crtc id */
1321 if (ASIC_IS_DCE32(rdev)) {
1322 return radeon_crtc->crtc_id;
1323 }
1324
1325 /* on DCE3 - LVTMA can only be driven by DIGB */
1326 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1327 struct radeon_encoder *radeon_test_encoder;
1328
1329 if (encoder == test_encoder)
1330 continue;
1331
1332 if (!radeon_encoder_is_digital(test_encoder))
1333 continue;
1334
1335 radeon_test_encoder = to_radeon_encoder(test_encoder);
1336 dig = radeon_test_encoder->enc_priv;
1337
1338 if (dig->dig_encoder >= 0)
1339 dig_enc_in_use |= (1 << dig->dig_encoder);
1340 }
1341
1342 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
1343 if (dig_enc_in_use & 0x2)
1344 DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
1345 return 1;
1346 }
1347 if (!(dig_enc_in_use & 1))
1348 return 0;
1349 return 1;
1350}
1351
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001352static void
1353radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
1354 struct drm_display_mode *mode,
1355 struct drm_display_mode *adjusted_mode)
1356{
1357 struct drm_device *dev = encoder->dev;
1358 struct radeon_device *rdev = dev->dev_private;
1359 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001360
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001361 radeon_encoder->pixel_clock = adjusted_mode->clock;
1362
Alex Deucherc6f85052010-04-23 02:26:55 -04001363 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001364 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001365 atombios_yuv_setup(encoder, true);
1366 else
1367 atombios_yuv_setup(encoder, false);
1368 }
1369
1370 switch (radeon_encoder->encoder_id) {
1371 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1372 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1373 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1374 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1375 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
1376 break;
1377 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1378 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1379 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1380 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001381 if (ASIC_IS_DCE4(rdev)) {
1382 /* disable the transmitter */
1383 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1384 /* setup and enable the encoder */
1385 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001386
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001387 /* init and enable the transmitter */
1388 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
1389 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1390 } else {
1391 /* disable the encoder and transmitter */
1392 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1393 atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
1394
1395 /* setup and enable the encoder and transmitter */
1396 atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
1397 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
1398 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1399 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1400 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001401 break;
1402 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1403 atombios_ddia_setup(encoder, ATOM_ENABLE);
1404 break;
1405 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1406 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1407 atombios_external_tmds_setup(encoder, ATOM_ENABLE);
1408 break;
1409 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1410 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1411 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1412 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1413 atombios_dac_setup(encoder, ATOM_ENABLE);
Alex Deucherd3a67a42010-04-13 11:21:59 -04001414 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
1415 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1416 atombios_tv_setup(encoder, ATOM_ENABLE);
1417 else
1418 atombios_tv_setup(encoder, ATOM_DISABLE);
1419 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001420 break;
1421 }
1422 atombios_apply_encoder_quirks(encoder, adjusted_mode);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001423
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001424 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
1425 r600_hdmi_enable(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001426 r600_hdmi_setmode(encoder, adjusted_mode);
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001427 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001428}
1429
1430static bool
Dave Airlie4ce001a2009-08-13 16:32:14 +10001431atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001432{
1433 struct drm_device *dev = encoder->dev;
1434 struct radeon_device *rdev = dev->dev_private;
1435 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001436 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001437
1438 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
1439 ATOM_DEVICE_CV_SUPPORT |
1440 ATOM_DEVICE_CRT_SUPPORT)) {
1441 DAC_LOAD_DETECTION_PS_ALLOCATION args;
1442 int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
1443 uint8_t frev, crev;
1444
1445 memset(&args, 0, sizeof(args));
1446
Alex Deuchera084e6e2010-03-18 01:04:01 -04001447 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1448 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001449
1450 args.sDacload.ucMisc = 0;
1451
1452 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
1453 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
1454 args.sDacload.ucDacType = ATOM_DAC_A;
1455 else
1456 args.sDacload.ucDacType = ATOM_DAC_B;
1457
Dave Airlie4ce001a2009-08-13 16:32:14 +10001458 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001459 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001460 else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001461 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001462 else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001463 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
1464 if (crev >= 3)
1465 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001466 } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001467 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
1468 if (crev >= 3)
1469 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
1470 }
1471
1472 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1473
1474 return true;
1475 } else
1476 return false;
1477}
1478
1479static enum drm_connector_status
1480radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1481{
1482 struct drm_device *dev = encoder->dev;
1483 struct radeon_device *rdev = dev->dev_private;
1484 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001485 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001486 uint32_t bios_0_scratch;
1487
Dave Airlie4ce001a2009-08-13 16:32:14 +10001488 if (!atombios_dac_load_detect(encoder, connector)) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001489 DRM_DEBUG_KMS("detect returned false \n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001490 return connector_status_unknown;
1491 }
1492
1493 if (rdev->family >= CHIP_R600)
1494 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
1495 else
1496 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
1497
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001498 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001499 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001500 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
1501 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001502 }
1503 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001504 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
1505 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001506 }
1507 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001508 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
1509 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001510 }
1511 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001512 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
1513 return connector_status_connected; /* CTV */
1514 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
1515 return connector_status_connected; /* STV */
1516 }
1517 return connector_status_disconnected;
1518}
1519
1520static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
1521{
Alex Deucher267364a2010-03-08 17:10:41 -05001522 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1523
1524 if (radeon_encoder->active_device &
1525 (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
1526 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1527 if (dig)
1528 dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
1529 }
1530
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001531 radeon_atom_output_lock(encoder, true);
1532 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Alex Deucher267364a2010-03-08 17:10:41 -05001533
1534 /* this is needed for the pll/ss setup to work correctly in some cases */
1535 atombios_set_encoder_crtc_source(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001536}
1537
1538static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
1539{
1540 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
1541 radeon_atom_output_lock(encoder, false);
1542}
1543
Dave Airlie4ce001a2009-08-13 16:32:14 +10001544static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
1545{
Alex Deucheraa961392010-05-07 17:05:22 -04001546 struct drm_device *dev = encoder->dev;
1547 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001548 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10001549 struct radeon_encoder_atom_dig *dig;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001550 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Dave Airlief28cf332010-01-28 17:15:25 +10001551
Alex Deucheraa961392010-05-07 17:05:22 -04001552 switch (radeon_encoder->encoder_id) {
1553 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1554 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1555 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1556 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1557 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
1558 break;
1559 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1560 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1561 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1562 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1563 if (ASIC_IS_DCE4(rdev))
1564 /* disable the transmitter */
1565 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1566 else {
1567 /* disable the encoder and transmitter */
1568 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1569 atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
1570 }
1571 break;
1572 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1573 atombios_ddia_setup(encoder, ATOM_DISABLE);
1574 break;
1575 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1576 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1577 atombios_external_tmds_setup(encoder, ATOM_DISABLE);
1578 break;
1579 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1580 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1581 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1582 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1583 atombios_dac_setup(encoder, ATOM_DISABLE);
Alex Deucher8bf3aae2010-05-07 23:17:20 -04001584 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
Alex Deucheraa961392010-05-07 17:05:22 -04001585 atombios_tv_setup(encoder, ATOM_DISABLE);
1586 break;
1587 }
1588
Dave Airlief28cf332010-01-28 17:15:25 +10001589 if (radeon_encoder_is_digital(encoder)) {
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001590 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
1591 r600_hdmi_disable(encoder);
Dave Airlief28cf332010-01-28 17:15:25 +10001592 dig = radeon_encoder->enc_priv;
1593 dig->dig_encoder = -1;
1594 }
Dave Airlie4ce001a2009-08-13 16:32:14 +10001595 radeon_encoder->active_device = 0;
1596}
1597
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001598static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
1599 .dpms = radeon_atom_encoder_dpms,
1600 .mode_fixup = radeon_atom_mode_fixup,
1601 .prepare = radeon_atom_encoder_prepare,
1602 .mode_set = radeon_atom_encoder_mode_set,
1603 .commit = radeon_atom_encoder_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +10001604 .disable = radeon_atom_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001605 /* no detect for TMDS/LVDS yet */
1606};
1607
1608static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
1609 .dpms = radeon_atom_encoder_dpms,
1610 .mode_fixup = radeon_atom_mode_fixup,
1611 .prepare = radeon_atom_encoder_prepare,
1612 .mode_set = radeon_atom_encoder_mode_set,
1613 .commit = radeon_atom_encoder_commit,
1614 .detect = radeon_atom_dac_detect,
1615};
1616
1617void radeon_enc_destroy(struct drm_encoder *encoder)
1618{
1619 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1620 kfree(radeon_encoder->enc_priv);
1621 drm_encoder_cleanup(encoder);
1622 kfree(radeon_encoder);
1623}
1624
1625static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
1626 .destroy = radeon_enc_destroy,
1627};
1628
Dave Airlie4ce001a2009-08-13 16:32:14 +10001629struct radeon_encoder_atom_dac *
1630radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
1631{
Alex Deucheraffd8582010-04-06 01:22:41 -04001632 struct drm_device *dev = radeon_encoder->base.dev;
1633 struct radeon_device *rdev = dev->dev_private;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001634 struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
1635
1636 if (!dac)
1637 return NULL;
1638
Alex Deucheraffd8582010-04-06 01:22:41 -04001639 dac->tv_std = radeon_atombios_get_tv_info(rdev);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001640 return dac;
1641}
1642
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001643struct radeon_encoder_atom_dig *
1644radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
1645{
Alex Deucher5137ee92010-08-12 18:58:47 -04001646 int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001647 struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1648
1649 if (!dig)
1650 return NULL;
1651
1652 /* coherent mode by default */
1653 dig->coherent_mode = true;
Dave Airlief28cf332010-01-28 17:15:25 +10001654 dig->dig_encoder = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001655
Alex Deucher5137ee92010-08-12 18:58:47 -04001656 if (encoder_enum == 2)
1657 dig->linkb = true;
1658 else
1659 dig->linkb = false;
1660
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001661 return dig;
1662}
1663
1664void
Alex Deucher5137ee92010-08-12 18:58:47 -04001665radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001666{
Dave Airliedfee5612009-10-02 09:19:09 +10001667 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001668 struct drm_encoder *encoder;
1669 struct radeon_encoder *radeon_encoder;
1670
1671 /* see if we already added it */
1672 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1673 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5137ee92010-08-12 18:58:47 -04001674 if (radeon_encoder->encoder_enum == encoder_enum) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001675 radeon_encoder->devices |= supported_device;
1676 return;
1677 }
1678
1679 }
1680
1681 /* add a new one */
1682 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
1683 if (!radeon_encoder)
1684 return;
1685
1686 encoder = &radeon_encoder->base;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001687 switch (rdev->num_crtc) {
1688 case 1:
Dave Airliedfee5612009-10-02 09:19:09 +10001689 encoder->possible_crtcs = 0x1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001690 break;
1691 case 2:
1692 default:
Dave Airliedfee5612009-10-02 09:19:09 +10001693 encoder->possible_crtcs = 0x3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001694 break;
1695 case 6:
1696 encoder->possible_crtcs = 0x3f;
1697 break;
1698 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001699
1700 radeon_encoder->enc_priv = NULL;
1701
Alex Deucher5137ee92010-08-12 18:58:47 -04001702 radeon_encoder->encoder_enum = encoder_enum;
1703 radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001704 radeon_encoder->devices = supported_device;
Jerome Glissec93bb852009-07-13 21:04:08 +02001705 radeon_encoder->rmx_type = RMX_OFF;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001706 radeon_encoder->underscan_type = UNDERSCAN_OFF;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001707
1708 switch (radeon_encoder->encoder_id) {
1709 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1710 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1711 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1712 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1713 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1714 radeon_encoder->rmx_type = RMX_FULL;
1715 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
1716 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
1717 } else {
1718 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
1719 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher430f70d2010-08-04 03:45:04 -04001720 if (ASIC_IS_AVIVO(rdev))
1721 radeon_encoder->underscan_type = UNDERSCAN_AUTO;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001722 }
1723 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
1724 break;
1725 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1726 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
Alex Deucheraffd8582010-04-06 01:22:41 -04001727 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001728 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
1729 break;
1730 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1731 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1732 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1733 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001734 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001735 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
1736 break;
1737 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1738 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1739 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1740 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1741 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1742 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1743 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deucher60d15f52009-09-08 14:22:45 -04001744 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1745 radeon_encoder->rmx_type = RMX_FULL;
1746 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
1747 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
1748 } else {
1749 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
1750 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
Alex Deucher430f70d2010-08-04 03:45:04 -04001751 if (ASIC_IS_AVIVO(rdev))
1752 radeon_encoder->underscan_type = UNDERSCAN_AUTO;
Alex Deucher60d15f52009-09-08 14:22:45 -04001753 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001754 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
1755 break;
1756 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001757}