blob: a8c47794a3f19c0df3240ef0bab8fe82950b32d5 [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020025
Rob Clark16ea9752013-01-08 15:04:28 -060026#include "tilcdc_drv.h"
27#include "tilcdc_regs.h"
28#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060029#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020030#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060031
32#include "drm_fb_helper.h"
33
34static LIST_HEAD(module_list);
35
36void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
37 const struct tilcdc_module_ops *funcs)
38{
39 mod->name = name;
40 mod->funcs = funcs;
41 INIT_LIST_HEAD(&mod->list);
42 list_add(&mod->list, &module_list);
43}
44
45void tilcdc_module_cleanup(struct tilcdc_module *mod)
46{
47 list_del(&mod->list);
48}
49
50static struct of_device_id tilcdc_of_match[];
51
52static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020053 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060054{
55 return drm_fb_cma_create(dev, file_priv, mode_cmd);
56}
57
58static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
59{
60 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010061 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060062}
63
Jyri Sarhaedc43302015-12-30 17:40:24 +020064int tilcdc_atomic_check(struct drm_device *dev,
65 struct drm_atomic_state *state)
66{
67 int ret;
68
69 ret = drm_atomic_helper_check_modeset(dev, state);
70 if (ret)
71 return ret;
72
73 ret = drm_atomic_helper_check_planes(dev, state);
74 if (ret)
75 return ret;
76
77 /*
78 * tilcdc ->atomic_check can update ->mode_changed if pixel format
79 * changes, hence will we check modeset changes again.
80 */
81 ret = drm_atomic_helper_check_modeset(dev, state);
82 if (ret)
83 return ret;
84
85 return ret;
86}
87
88static int tilcdc_commit(struct drm_device *dev,
89 struct drm_atomic_state *state,
90 bool async)
91{
92 int ret;
93
94 ret = drm_atomic_helper_prepare_planes(dev, state);
95 if (ret)
96 return ret;
97
98 drm_atomic_helper_swap_state(state, true);
99
100 /*
101 * Everything below can be run asynchronously without the need to grab
102 * any modeset locks at all under one condition: It must be guaranteed
103 * that the asynchronous work has either been cancelled (if the driver
104 * supports it, which at least requires that the framebuffers get
105 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
106 * before the new state gets committed on the software side with
107 * drm_atomic_helper_swap_state().
108 *
109 * This scheme allows new atomic state updates to be prepared and
110 * checked in parallel to the asynchronous completion of the previous
111 * update. Which is important since compositors need to figure out the
112 * composition of the next frame right after having submitted the
113 * current layout.
114 */
115
116 drm_atomic_helper_commit_modeset_disables(dev, state);
117
118 drm_atomic_helper_commit_planes(dev, state, false);
119
120 drm_atomic_helper_commit_modeset_enables(dev, state);
121
122 drm_atomic_helper_wait_for_vblanks(dev, state);
123
124 drm_atomic_helper_cleanup_planes(dev, state);
125
126 drm_atomic_state_free(state);
127
128 return 0;
129}
130
Rob Clark16ea9752013-01-08 15:04:28 -0600131static const struct drm_mode_config_funcs mode_config_funcs = {
132 .fb_create = tilcdc_fb_create,
133 .output_poll_changed = tilcdc_fb_output_poll_changed,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200134 .atomic_check = tilcdc_atomic_check,
135 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600136};
137
138static int modeset_init(struct drm_device *dev)
139{
140 struct tilcdc_drm_private *priv = dev->dev_private;
141 struct tilcdc_module *mod;
142
143 drm_mode_config_init(dev);
144
145 priv->crtc = tilcdc_crtc_create(dev);
146
147 list_for_each_entry(mod, &module_list, list) {
148 DBG("loading module: %s", mod->name);
149 mod->funcs->modeset_init(mod, dev);
150 }
151
Rob Clark16ea9752013-01-08 15:04:28 -0600152 dev->mode_config.min_width = 0;
153 dev->mode_config.min_height = 0;
154 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
155 dev->mode_config.max_height = 2048;
156 dev->mode_config.funcs = &mode_config_funcs;
157
158 return 0;
159}
160
161#ifdef CONFIG_CPU_FREQ
162static int cpufreq_transition(struct notifier_block *nb,
163 unsigned long val, void *data)
164{
165 struct tilcdc_drm_private *priv = container_of(nb,
166 struct tilcdc_drm_private, freq_transition);
167 if (val == CPUFREQ_POSTCHANGE) {
168 if (priv->lcd_fck_rate != clk_get_rate(priv->clk)) {
169 priv->lcd_fck_rate = clk_get_rate(priv->clk);
170 tilcdc_crtc_update_clk(priv->crtc);
171 }
172 }
173
174 return 0;
175}
176#endif
177
178/*
179 * DRM operations:
180 */
181
182static int tilcdc_unload(struct drm_device *dev)
183{
184 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600185
Tomi Valkeinen1aea1e72015-10-19 14:15:26 +0300186 tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF);
187
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200188 tilcdc_remove_external_encoders(dev);
189
Guido Martínez3a490122014-06-17 11:17:07 -0300190 drm_fbdev_cma_fini(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -0600191 drm_kms_helper_poll_fini(dev);
192 drm_mode_config_cleanup(dev);
193 drm_vblank_cleanup(dev);
194
195 pm_runtime_get_sync(dev->dev);
196 drm_irq_uninstall(dev);
197 pm_runtime_put_sync(dev->dev);
198
199#ifdef CONFIG_CPU_FREQ
200 cpufreq_unregister_notifier(&priv->freq_transition,
201 CPUFREQ_TRANSITION_NOTIFIER);
202#endif
203
204 if (priv->clk)
205 clk_put(priv->clk);
206
207 if (priv->mmio)
208 iounmap(priv->mmio);
209
210 flush_workqueue(priv->wq);
211 destroy_workqueue(priv->wq);
212
213 dev->dev_private = NULL;
214
215 pm_runtime_disable(dev->dev);
216
Rob Clark16ea9752013-01-08 15:04:28 -0600217 return 0;
218}
219
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300220static size_t tilcdc_num_regs(void);
221
Rob Clark16ea9752013-01-08 15:04:28 -0600222static int tilcdc_load(struct drm_device *dev, unsigned long flags)
223{
224 struct platform_device *pdev = dev->platformdev;
225 struct device_node *node = pdev->dev.of_node;
226 struct tilcdc_drm_private *priv;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500227 struct tilcdc_module *mod;
Rob Clark16ea9752013-01-08 15:04:28 -0600228 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500229 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600230 int ret;
231
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200232 priv = devm_kzalloc(dev->dev, sizeof(*priv), GFP_KERNEL);
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300233 if (priv)
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200234 priv->saved_register =
235 devm_kcalloc(dev->dev, tilcdc_num_regs(),
236 sizeof(*priv->saved_register), GFP_KERNEL);
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300237 if (!priv || !priv->saved_register) {
Rob Clark16ea9752013-01-08 15:04:28 -0600238 dev_err(dev->dev, "failed to allocate private data\n");
239 return -ENOMEM;
240 }
241
242 dev->dev_private = priv;
243
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200244 priv->is_componentized =
245 tilcdc_get_external_components(dev->dev, NULL) > 0;
246
Rob Clark16ea9752013-01-08 15:04:28 -0600247 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300248 if (!priv->wq) {
249 ret = -ENOMEM;
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200250 goto fail_unset_priv;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300251 }
Rob Clark16ea9752013-01-08 15:04:28 -0600252
253 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
254 if (!res) {
255 dev_err(dev->dev, "failed to get memory resource\n");
256 ret = -EINVAL;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300257 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600258 }
259
260 priv->mmio = ioremap_nocache(res->start, resource_size(res));
261 if (!priv->mmio) {
262 dev_err(dev->dev, "failed to ioremap\n");
263 ret = -ENOMEM;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300264 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600265 }
266
267 priv->clk = clk_get(dev->dev, "fck");
268 if (IS_ERR(priv->clk)) {
269 dev_err(dev->dev, "failed to get functional clock\n");
270 ret = -ENODEV;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300271 goto fail_iounmap;
Rob Clark16ea9752013-01-08 15:04:28 -0600272 }
273
Rob Clark16ea9752013-01-08 15:04:28 -0600274#ifdef CONFIG_CPU_FREQ
275 priv->lcd_fck_rate = clk_get_rate(priv->clk);
276 priv->freq_transition.notifier_call = cpufreq_transition;
277 ret = cpufreq_register_notifier(&priv->freq_transition,
278 CPUFREQ_TRANSITION_NOTIFIER);
279 if (ret) {
280 dev_err(dev->dev, "failed to register cpufreq notifier\n");
Darren Etheridge3d193062014-01-15 15:52:36 -0600281 goto fail_put_clk;
Rob Clark16ea9752013-01-08 15:04:28 -0600282 }
283#endif
284
285 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500286 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
287
288 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
289
290 if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
291 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
292
293 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
294
295 if (of_property_read_u32(node, "ti,max-pixelclock",
296 &priv->max_pixelclock))
297 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
298
299 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600300
301 pm_runtime_enable(dev->dev);
302
303 /* Determine LCD IP Version */
304 pm_runtime_get_sync(dev->dev);
305 switch (tilcdc_read(dev, LCDC_PID_REG)) {
306 case 0x4c100102:
307 priv->rev = 1;
308 break;
309 case 0x4f200800:
310 case 0x4f201000:
311 priv->rev = 2;
312 break;
313 default:
314 dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, "
315 "defaulting to LCD revision 1\n",
316 tilcdc_read(dev, LCDC_PID_REG));
317 priv->rev = 1;
318 break;
319 }
320
321 pm_runtime_put_sync(dev->dev);
322
323 ret = modeset_init(dev);
324 if (ret < 0) {
325 dev_err(dev->dev, "failed to initialize mode setting\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300326 goto fail_cpufreq_unregister;
Rob Clark16ea9752013-01-08 15:04:28 -0600327 }
328
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200329 platform_set_drvdata(pdev, dev);
330
331 if (priv->is_componentized) {
332 ret = component_bind_all(dev->dev, dev);
333 if (ret < 0)
334 goto fail_mode_config_cleanup;
335
336 ret = tilcdc_add_external_encoders(dev, &bpp);
337 if (ret < 0)
338 goto fail_component_cleanup;
339 }
340
341 if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
342 dev_err(dev->dev, "no encoders/connectors found\n");
343 ret = -ENXIO;
344 goto fail_external_cleanup;
345 }
346
Rob Clark16ea9752013-01-08 15:04:28 -0600347 ret = drm_vblank_init(dev, 1);
348 if (ret < 0) {
349 dev_err(dev->dev, "failed to initialize vblank\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200350 goto fail_external_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600351 }
352
353 pm_runtime_get_sync(dev->dev);
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100354 ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600355 pm_runtime_put_sync(dev->dev);
356 if (ret < 0) {
357 dev_err(dev->dev, "failed to install IRQ handler\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300358 goto fail_vblank_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600359 }
360
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500361 list_for_each_entry(mod, &module_list, list) {
362 DBG("%s: preferred_bpp: %d", mod->name, mod->preferred_bpp);
363 bpp = mod->preferred_bpp;
364 if (bpp > 0)
365 break;
366 }
367
Maxime Ripard4314e192016-01-14 16:24:56 +0100368 drm_helper_disable_unused_functions(dev);
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500369 priv->fbdev = drm_fbdev_cma_init(dev, bpp,
Rob Clark16ea9752013-01-08 15:04:28 -0600370 dev->mode_config.num_crtc,
371 dev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300372 if (IS_ERR(priv->fbdev)) {
373 ret = PTR_ERR(priv->fbdev);
374 goto fail_irq_uninstall;
375 }
Rob Clark16ea9752013-01-08 15:04:28 -0600376
377 drm_kms_helper_poll_init(dev);
378
379 return 0;
380
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300381fail_irq_uninstall:
382 pm_runtime_get_sync(dev->dev);
383 drm_irq_uninstall(dev);
384 pm_runtime_put_sync(dev->dev);
385
386fail_vblank_cleanup:
387 drm_vblank_cleanup(dev);
388
389fail_mode_config_cleanup:
390 drm_mode_config_cleanup(dev);
391
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200392fail_component_cleanup:
393 if (priv->is_componentized)
394 component_unbind_all(dev->dev, dev);
395
396fail_external_cleanup:
397 tilcdc_remove_external_encoders(dev);
398
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300399fail_cpufreq_unregister:
400 pm_runtime_disable(dev->dev);
401#ifdef CONFIG_CPU_FREQ
402 cpufreq_unregister_notifier(&priv->freq_transition,
403 CPUFREQ_TRANSITION_NOTIFIER);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300404
405fail_put_clk:
Grygorii Strashko7974dff2015-02-25 18:19:43 +0200406#endif
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300407 clk_put(priv->clk);
408
409fail_iounmap:
410 iounmap(priv->mmio);
411
412fail_free_wq:
413 flush_workqueue(priv->wq);
414 destroy_workqueue(priv->wq);
415
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200416fail_unset_priv:
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300417 dev->dev_private = NULL;
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200418
Rob Clark16ea9752013-01-08 15:04:28 -0600419 return ret;
420}
421
Rob Clark16ea9752013-01-08 15:04:28 -0600422static void tilcdc_lastclose(struct drm_device *dev)
423{
424 struct tilcdc_drm_private *priv = dev->dev_private;
425 drm_fbdev_cma_restore_mode(priv->fbdev);
426}
427
Daniel Vettere9f0d762013-12-11 11:34:42 +0100428static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600429{
430 struct drm_device *dev = arg;
431 struct tilcdc_drm_private *priv = dev->dev_private;
432 return tilcdc_crtc_irq(priv->crtc);
433}
434
435static void tilcdc_irq_preinstall(struct drm_device *dev)
436{
437 tilcdc_clear_irqstatus(dev, 0xffffffff);
438}
439
440static int tilcdc_irq_postinstall(struct drm_device *dev)
441{
442 struct tilcdc_drm_private *priv = dev->dev_private;
443
444 /* enable FIFO underflow irq: */
Jyri Sarha947df7e32015-12-09 12:16:11 +0200445 if (priv->rev == 1) {
Rob Clark16ea9752013-01-08 15:04:28 -0600446 tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_V1_UNDERFLOW_INT_ENA);
Jyri Sarha947df7e32015-12-09 12:16:11 +0200447 } else {
448 tilcdc_write(dev, LCDC_INT_ENABLE_SET_REG,
Darren Etheridgeb62222f2014-09-25 00:59:31 +0000449 LCDC_V2_UNDERFLOW_INT_ENA |
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300450 LCDC_V2_END_OF_FRAME0_INT_ENA |
Jyri Sarhac0c2baa2015-12-18 13:07:52 +0200451 LCDC_FRAME_DONE | LCDC_SYNC_LOST);
Jyri Sarha947df7e32015-12-09 12:16:11 +0200452 }
Rob Clark16ea9752013-01-08 15:04:28 -0600453
454 return 0;
455}
456
457static void tilcdc_irq_uninstall(struct drm_device *dev)
458{
459 struct tilcdc_drm_private *priv = dev->dev_private;
460
461 /* disable irqs that we might have enabled: */
462 if (priv->rev == 1) {
463 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG,
464 LCDC_V1_UNDERFLOW_INT_ENA | LCDC_V1_PL_INT_ENA);
465 tilcdc_clear(dev, LCDC_DMA_CTRL_REG, LCDC_V1_END_OF_FRAME_INT_ENA);
466 } else {
Jyri Sarha947df7e32015-12-09 12:16:11 +0200467 tilcdc_write(dev, LCDC_INT_ENABLE_CLR_REG,
Rob Clark16ea9752013-01-08 15:04:28 -0600468 LCDC_V2_UNDERFLOW_INT_ENA | LCDC_V2_PL_INT_ENA |
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300469 LCDC_V2_END_OF_FRAME0_INT_ENA |
Jyri Sarhac0c2baa2015-12-18 13:07:52 +0200470 LCDC_FRAME_DONE | LCDC_SYNC_LOST);
Rob Clark16ea9752013-01-08 15:04:28 -0600471 }
Rob Clark16ea9752013-01-08 15:04:28 -0600472}
473
Thierry Reding88e72712015-09-24 18:35:31 +0200474static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600475{
Rob Clark16ea9752013-01-08 15:04:28 -0600476 return 0;
477}
478
Thierry Reding88e72712015-09-24 18:35:31 +0200479static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600480{
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300481 return;
Rob Clark16ea9752013-01-08 15:04:28 -0600482}
483
484#if defined(CONFIG_DEBUG_FS) || defined(CONFIG_PM_SLEEP)
485static const struct {
486 const char *name;
487 uint8_t rev;
488 uint8_t save;
489 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530490} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600491#define REG(rev, save, reg) { #reg, rev, save, reg }
492 /* exists in revision 1: */
493 REG(1, false, LCDC_PID_REG),
494 REG(1, true, LCDC_CTRL_REG),
495 REG(1, false, LCDC_STAT_REG),
496 REG(1, true, LCDC_RASTER_CTRL_REG),
497 REG(1, true, LCDC_RASTER_TIMING_0_REG),
498 REG(1, true, LCDC_RASTER_TIMING_1_REG),
499 REG(1, true, LCDC_RASTER_TIMING_2_REG),
500 REG(1, true, LCDC_DMA_CTRL_REG),
501 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
502 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
503 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
504 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
505 /* new in revision 2: */
506 REG(2, false, LCDC_RAW_STAT_REG),
507 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200508 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600509 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
510 REG(2, false, LCDC_END_OF_INT_IND_REG),
511 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600512#undef REG
513};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300514
515static size_t tilcdc_num_regs(void)
516{
517 return ARRAY_SIZE(registers);
518}
519#else
520static size_t tilcdc_num_regs(void)
521{
522 return 0;
523}
Rob Clark16ea9752013-01-08 15:04:28 -0600524#endif
525
526#ifdef CONFIG_DEBUG_FS
527static int tilcdc_regs_show(struct seq_file *m, void *arg)
528{
529 struct drm_info_node *node = (struct drm_info_node *) m->private;
530 struct drm_device *dev = node->minor->dev;
531 struct tilcdc_drm_private *priv = dev->dev_private;
532 unsigned i;
533
534 pm_runtime_get_sync(dev->dev);
535
536 seq_printf(m, "revision: %d\n", priv->rev);
537
538 for (i = 0; i < ARRAY_SIZE(registers); i++)
539 if (priv->rev >= registers[i].rev)
540 seq_printf(m, "%s:\t %08x\n", registers[i].name,
541 tilcdc_read(dev, registers[i].reg));
542
543 pm_runtime_put_sync(dev->dev);
544
545 return 0;
546}
547
548static int tilcdc_mm_show(struct seq_file *m, void *arg)
549{
550 struct drm_info_node *node = (struct drm_info_node *) m->private;
551 struct drm_device *dev = node->minor->dev;
Daniel Vetterb04a5902013-12-11 14:24:46 +0100552 return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
Rob Clark16ea9752013-01-08 15:04:28 -0600553}
554
555static struct drm_info_list tilcdc_debugfs_list[] = {
556 { "regs", tilcdc_regs_show, 0 },
557 { "mm", tilcdc_mm_show, 0 },
558 { "fb", drm_fb_cma_debugfs_show, 0 },
559};
560
561static int tilcdc_debugfs_init(struct drm_minor *minor)
562{
563 struct drm_device *dev = minor->dev;
564 struct tilcdc_module *mod;
565 int ret;
566
567 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
568 ARRAY_SIZE(tilcdc_debugfs_list),
569 minor->debugfs_root, minor);
570
571 list_for_each_entry(mod, &module_list, list)
572 if (mod->funcs->debugfs_init)
573 mod->funcs->debugfs_init(mod, minor);
574
575 if (ret) {
576 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
577 return ret;
578 }
579
580 return ret;
581}
582
583static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
584{
585 struct tilcdc_module *mod;
586 drm_debugfs_remove_files(tilcdc_debugfs_list,
587 ARRAY_SIZE(tilcdc_debugfs_list), minor);
588
589 list_for_each_entry(mod, &module_list, list)
590 if (mod->funcs->debugfs_cleanup)
591 mod->funcs->debugfs_cleanup(mod, minor);
592}
593#endif
594
595static const struct file_operations fops = {
596 .owner = THIS_MODULE,
597 .open = drm_open,
598 .release = drm_release,
599 .unlocked_ioctl = drm_ioctl,
600#ifdef CONFIG_COMPAT
601 .compat_ioctl = drm_compat_ioctl,
602#endif
603 .poll = drm_poll,
604 .read = drm_read,
Rob Clark16ea9752013-01-08 15:04:28 -0600605 .llseek = no_llseek,
606 .mmap = drm_gem_cma_mmap,
607};
608
609static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300610 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
611 DRIVER_PRIME),
Rob Clark16ea9752013-01-08 15:04:28 -0600612 .load = tilcdc_load,
613 .unload = tilcdc_unload,
Rob Clark16ea9752013-01-08 15:04:28 -0600614 .lastclose = tilcdc_lastclose,
615 .irq_handler = tilcdc_irq,
616 .irq_preinstall = tilcdc_irq_preinstall,
617 .irq_postinstall = tilcdc_irq_postinstall,
618 .irq_uninstall = tilcdc_irq_uninstall,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300619 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clark16ea9752013-01-08 15:04:28 -0600620 .enable_vblank = tilcdc_enable_vblank,
621 .disable_vblank = tilcdc_disable_vblank,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200622 .gem_free_object_unlocked = drm_gem_cma_free_object,
Rob Clark16ea9752013-01-08 15:04:28 -0600623 .gem_vm_ops = &drm_gem_cma_vm_ops,
624 .dumb_create = drm_gem_cma_dumb_create,
625 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200626 .dumb_destroy = drm_gem_dumb_destroy,
Jyri Sarha9c153902015-06-23 14:31:17 +0300627
628 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
629 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
630 .gem_prime_import = drm_gem_prime_import,
631 .gem_prime_export = drm_gem_prime_export,
632 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
633 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
634 .gem_prime_vmap = drm_gem_cma_prime_vmap,
635 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
636 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600637#ifdef CONFIG_DEBUG_FS
638 .debugfs_init = tilcdc_debugfs_init,
639 .debugfs_cleanup = tilcdc_debugfs_cleanup,
640#endif
641 .fops = &fops,
642 .name = "tilcdc",
643 .desc = "TI LCD Controller DRM",
644 .date = "20121205",
645 .major = 1,
646 .minor = 0,
647};
648
649/*
650 * Power management:
651 */
652
653#ifdef CONFIG_PM_SLEEP
654static int tilcdc_pm_suspend(struct device *dev)
655{
656 struct drm_device *ddev = dev_get_drvdata(dev);
657 struct tilcdc_drm_private *priv = ddev->dev_private;
658 unsigned i, n = 0;
659
660 drm_kms_helper_poll_disable(ddev);
661
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000662 /* Select sleep pin state */
663 pinctrl_pm_select_sleep_state(dev);
664
665 if (pm_runtime_suspended(dev)) {
666 priv->ctx_valid = false;
667 return 0;
668 }
669
Darren Etheridge614b3cfe2014-09-25 00:59:32 +0000670 /* Disable the LCDC controller, to avoid locking up the PRCM */
Jyri Sarha8fe56162016-06-14 11:43:30 +0300671 priv->saved_dpms_state = tilcdc_crtc_current_dpms_state(priv->crtc);
Darren Etheridge614b3cfe2014-09-25 00:59:32 +0000672 tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF);
673
Rob Clark16ea9752013-01-08 15:04:28 -0600674 /* Save register state: */
675 for (i = 0; i < ARRAY_SIZE(registers); i++)
676 if (registers[i].save && (priv->rev >= registers[i].rev))
677 priv->saved_register[n++] = tilcdc_read(ddev, registers[i].reg);
678
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000679 priv->ctx_valid = true;
Dave Gerlach416a07f2014-07-29 06:27:58 +0000680
Rob Clark16ea9752013-01-08 15:04:28 -0600681 return 0;
682}
683
684static int tilcdc_pm_resume(struct device *dev)
685{
686 struct drm_device *ddev = dev_get_drvdata(dev);
687 struct tilcdc_drm_private *priv = ddev->dev_private;
688 unsigned i, n = 0;
689
Dave Gerlach416a07f2014-07-29 06:27:58 +0000690 /* Select default pin state */
691 pinctrl_pm_select_default_state(dev);
692
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000693 if (priv->ctx_valid == true) {
694 /* Restore register state: */
695 for (i = 0; i < ARRAY_SIZE(registers); i++)
696 if (registers[i].save &&
697 (priv->rev >= registers[i].rev))
698 tilcdc_write(ddev, registers[i].reg,
699 priv->saved_register[n++]);
700 }
Rob Clark16ea9752013-01-08 15:04:28 -0600701
Jyri Sarha8fe56162016-06-14 11:43:30 +0300702 tilcdc_crtc_dpms(priv->crtc, priv->saved_dpms_state);
703
Rob Clark16ea9752013-01-08 15:04:28 -0600704 drm_kms_helper_poll_enable(ddev);
705
706 return 0;
707}
708#endif
709
710static const struct dev_pm_ops tilcdc_pm_ops = {
711 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
712};
713
714/*
715 * Platform driver:
716 */
717
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200718static int tilcdc_bind(struct device *dev)
719{
720 return drm_platform_init(&tilcdc_driver, to_platform_device(dev));
721}
722
723static void tilcdc_unbind(struct device *dev)
724{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300725 struct drm_device *ddev = dev_get_drvdata(dev);
726
727 /* Check if a subcomponent has already triggered the unloading. */
728 if (!ddev->dev_private)
729 return;
730
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200731 drm_put_dev(dev_get_drvdata(dev));
732}
733
734static const struct component_master_ops tilcdc_comp_ops = {
735 .bind = tilcdc_bind,
736 .unbind = tilcdc_unbind,
737};
738
Rob Clark16ea9752013-01-08 15:04:28 -0600739static int tilcdc_pdev_probe(struct platform_device *pdev)
740{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200741 struct component_match *match = NULL;
742 int ret;
743
Rob Clark16ea9752013-01-08 15:04:28 -0600744 /* bail out early if no DT data: */
745 if (!pdev->dev.of_node) {
746 dev_err(&pdev->dev, "device-tree data is missing\n");
747 return -ENXIO;
748 }
749
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200750 ret = tilcdc_get_external_components(&pdev->dev, &match);
751 if (ret < 0)
752 return ret;
753 else if (ret == 0)
754 return drm_platform_init(&tilcdc_driver, pdev);
755 else
756 return component_master_add_with_match(&pdev->dev,
757 &tilcdc_comp_ops,
758 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600759}
760
761static int tilcdc_pdev_remove(struct platform_device *pdev)
762{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300763 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200764
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300765 ret = tilcdc_get_external_components(&pdev->dev, NULL);
766 if (ret < 0)
767 return ret;
768 else if (ret == 0)
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200769 drm_put_dev(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300770 else
771 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600772
773 return 0;
774}
775
776static struct of_device_id tilcdc_of_match[] = {
777 { .compatible = "ti,am33xx-tilcdc", },
778 { },
779};
780MODULE_DEVICE_TABLE(of, tilcdc_of_match);
781
782static struct platform_driver tilcdc_platform_driver = {
783 .probe = tilcdc_pdev_probe,
784 .remove = tilcdc_pdev_remove,
785 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600786 .name = "tilcdc",
787 .pm = &tilcdc_pm_ops,
788 .of_match_table = tilcdc_of_match,
789 },
790};
791
792static int __init tilcdc_drm_init(void)
793{
794 DBG("init");
795 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600796 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600797 return platform_driver_register(&tilcdc_platform_driver);
798}
799
800static void __exit tilcdc_drm_fini(void)
801{
802 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600803 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300804 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300805 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600806}
807
Guido Martínez2023d842014-06-17 11:17:11 -0300808module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600809module_exit(tilcdc_drm_fini);
810
811MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
812MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
813MODULE_LICENSE("GPL");