blob: 2cf81857a2971b280005715992c0842e4f21385f [file] [log] [blame]
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
Anish Bhattce100b8b2014-06-19 21:37:15 -07004 * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
36
37#include <linux/bitmap.h>
38#include <linux/crc32.h>
39#include <linux/ctype.h>
40#include <linux/debugfs.h>
41#include <linux/err.h>
42#include <linux/etherdevice.h>
43#include <linux/firmware.h>
Jiri Pirko01789342011-08-16 06:29:00 +000044#include <linux/if.h>
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000045#include <linux/if_vlan.h>
46#include <linux/init.h>
47#include <linux/log2.h>
48#include <linux/mdio.h>
49#include <linux/module.h>
50#include <linux/moduleparam.h>
51#include <linux/mutex.h>
52#include <linux/netdevice.h>
53#include <linux/pci.h>
54#include <linux/aer.h>
55#include <linux/rtnetlink.h>
56#include <linux/sched.h>
57#include <linux/seq_file.h>
58#include <linux/sockios.h>
59#include <linux/vmalloc.h>
60#include <linux/workqueue.h>
61#include <net/neighbour.h>
62#include <net/netevent.h>
Vipul Pandya01bcca62013-07-04 16:10:46 +053063#include <net/addrconf.h>
David S. Miller1ef80192014-11-10 13:27:49 -050064#include <net/bonding.h>
Anish Bhattb5a02f52015-01-14 15:17:34 -080065#include <net/addrconf.h>
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000066#include <asm/uaccess.h>
67
68#include "cxgb4.h"
69#include "t4_regs.h"
Hariprasad Shenaif612b812015-01-05 16:30:43 +053070#include "t4_values.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000071#include "t4_msg.h"
72#include "t4fw_api.h"
Hariprasad Shenaicd6c2f12015-01-27 20:12:52 +053073#include "t4fw_version.h"
Anish Bhatt688848b2014-06-19 21:37:13 -070074#include "cxgb4_dcb.h"
Hariprasad Shenaifd88b312014-11-07 09:35:23 +053075#include "cxgb4_debugfs.h"
Anish Bhattb5a02f52015-01-14 15:17:34 -080076#include "clip_tbl.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000077#include "l2t.h"
78
Hariprasad Shenai812034f2015-04-06 20:23:23 +053079char cxgb4_driver_name[] = KBUILD_MODNAME;
80
Vipul Pandya01bcca62013-07-04 16:10:46 +053081#ifdef DRV_VERSION
82#undef DRV_VERSION
83#endif
Santosh Rastapur3a7f8552013-03-14 05:08:55 +000084#define DRV_VERSION "2.0.0-ko"
Hariprasad Shenai812034f2015-04-06 20:23:23 +053085const char cxgb4_driver_version[] = DRV_VERSION;
Hariprasad Shenai52a5f842015-10-21 14:39:54 +053086#define DRV_DESC "Chelsio T4/T5/T6 Network Driver"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000087
Vipul Pandyaf2b7e782012-12-10 09:30:52 +000088/* Host shadow copy of ingress filter entry. This is in host native format
89 * and doesn't match the ordering or bit order, etc. of the hardware of the
90 * firmware command. The use of bit-field structure elements is purely to
91 * remind ourselves of the field size limitations and save memory in the case
92 * where the filter table is large.
93 */
94struct filter_entry {
95 /* Administrative fields for filter.
96 */
97 u32 valid:1; /* filter allocated and valid */
98 u32 locked:1; /* filter is administratively locked */
99
100 u32 pending:1; /* filter action is pending firmware reply */
101 u32 smtidx:8; /* Source MAC Table index for smac */
102 struct l2t_entry *l2t; /* Layer Two Table entry for dmac */
103
104 /* The filter itself. Most of this is a straight copy of information
105 * provided by the extended ioctl(). Some fields are translated to
106 * internal forms -- for instance the Ingress Queue ID passed in from
107 * the ioctl() is translated into the Absolute Ingress Queue ID.
108 */
109 struct ch_filter_specification fs;
110};
111
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000112#define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
113 NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
114 NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
115
Hariprasad Shenai3fedeab2014-11-25 08:33:58 +0530116/* Macros needed to support the PCI Device ID Table ...
117 */
118#define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \
Hariprasad Shenai768ffc62015-03-19 22:27:36 +0530119 static const struct pci_device_id cxgb4_pci_tbl[] = {
Hariprasad Shenai3fedeab2014-11-25 08:33:58 +0530120#define CH_PCI_DEVICE_ID_FUNCTION 0x4
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000121
Hariprasad Shenai3fedeab2014-11-25 08:33:58 +0530122/* Include PCI Device IDs for both PF4 and PF0-3 so our PCI probe() routine is
123 * called for both.
124 */
125#define CH_PCI_DEVICE_ID_FUNCTION2 0x0
126
127#define CH_PCI_ID_TABLE_ENTRY(devid) \
128 {PCI_VDEVICE(CHELSIO, (devid)), 4}
129
130#define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \
131 { 0, } \
132 }
133
134#include "t4_pci_id_tbl.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000135
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530136#define FW4_FNAME "cxgb4/t4fw.bin"
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000137#define FW5_FNAME "cxgb4/t5fw.bin"
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530138#define FW6_FNAME "cxgb4/t6fw.bin"
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530139#define FW4_CFNAME "cxgb4/t4-config.txt"
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000140#define FW5_CFNAME "cxgb4/t5-config.txt"
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530141#define FW6_CFNAME "cxgb4/t6-config.txt"
Hariprasad Shenai01b69612015-05-22 21:58:21 +0530142#define PHY_AQ1202_FIRMWARE "cxgb4/aq1202_fw.cld"
143#define PHY_BCM84834_FIRMWARE "cxgb4/bcm8483.bin"
144#define PHY_AQ1202_DEVICEID 0x4409
145#define PHY_BCM84834_DEVICEID 0x4486
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000146
147MODULE_DESCRIPTION(DRV_DESC);
148MODULE_AUTHOR("Chelsio Communications");
149MODULE_LICENSE("Dual BSD/GPL");
150MODULE_VERSION(DRV_VERSION);
151MODULE_DEVICE_TABLE(pci, cxgb4_pci_tbl);
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530152MODULE_FIRMWARE(FW4_FNAME);
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000153MODULE_FIRMWARE(FW5_FNAME);
Hariprasad Shenai52a5f842015-10-21 14:39:54 +0530154MODULE_FIRMWARE(FW6_FNAME);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000155
Vipul Pandya636f9d32012-09-26 02:39:39 +0000156/*
157 * Normally we're willing to become the firmware's Master PF but will be happy
158 * if another PF has already become the Master and initialized the adapter.
159 * Setting "force_init" will cause this driver to forcibly establish itself as
160 * the Master PF and initialize the adapter.
161 */
162static uint force_init;
163
164module_param(force_init, uint, 0644);
165MODULE_PARM_DESC(force_init, "Forcibly become Master PF and initialize adapter");
166
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000167/*
168 * Normally if the firmware we connect to has Configuration File support, we
169 * use that and only fall back to the old Driver-based initialization if the
170 * Configuration File fails for some reason. If force_old_init is set, then
171 * we'll always use the old Driver-based initialization sequence.
172 */
173static uint force_old_init;
174
175module_param(force_old_init, uint, 0644);
Hariprasad Shenai06640312015-01-13 15:19:25 +0530176MODULE_PARM_DESC(force_old_init, "Force old initialization sequence, deprecated"
177 " parameter");
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000178
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000179static int dflt_msg_enable = DFLT_MSG_ENABLE;
180
181module_param(dflt_msg_enable, int, 0644);
182MODULE_PARM_DESC(dflt_msg_enable, "Chelsio T4 default message enable bitmap");
183
184/*
185 * The driver uses the best interrupt scheme available on a platform in the
186 * order MSI-X, MSI, legacy INTx interrupts. This parameter determines which
187 * of these schemes the driver may consider as follows:
188 *
189 * msi = 2: choose from among all three options
190 * msi = 1: only consider MSI and INTx interrupts
191 * msi = 0: force INTx interrupts
192 */
193static int msi = 2;
194
195module_param(msi, int, 0644);
196MODULE_PARM_DESC(msi, "whether to use INTx (0), MSI (1) or MSI-X (2)");
197
198/*
199 * Queue interrupt hold-off timer values. Queues default to the first of these
200 * upon creation.
201 */
202static unsigned int intr_holdoff[SGE_NTIMERS - 1] = { 5, 10, 20, 50, 100 };
203
204module_param_array(intr_holdoff, uint, NULL, 0644);
205MODULE_PARM_DESC(intr_holdoff, "values for queue interrupt hold-off timers "
Hariprasad Shenai06640312015-01-13 15:19:25 +0530206 "0..4 in microseconds, deprecated parameter");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000207
208static unsigned int intr_cnt[SGE_NCOUNTERS - 1] = { 4, 8, 16 };
209
210module_param_array(intr_cnt, uint, NULL, 0644);
211MODULE_PARM_DESC(intr_cnt,
Hariprasad Shenai06640312015-01-13 15:19:25 +0530212 "thresholds 1..3 for queue interrupt packet counters, "
213 "deprecated parameter");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000214
Vipul Pandya636f9d32012-09-26 02:39:39 +0000215/*
216 * Normally we tell the chip to deliver Ingress Packets into our DMA buffers
217 * offset by 2 bytes in order to have the IP headers line up on 4-byte
218 * boundaries. This is a requirement for many architectures which will throw
219 * a machine check fault if an attempt is made to access one of the 4-byte IP
220 * header fields on a non-4-byte boundary. And it's a major performance issue
221 * even on some architectures which allow it like some implementations of the
222 * x86 ISA. However, some architectures don't mind this and for some very
223 * edge-case performance sensitive applications (like forwarding large volumes
224 * of small packets), setting this DMA offset to 0 will decrease the number of
225 * PCI-E Bus transfers enough to measurably affect performance.
226 */
227static int rx_dma_offset = 2;
228
Rusty Russelleb939922011-12-19 14:08:01 +0000229static bool vf_acls;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000230
231#ifdef CONFIG_PCI_IOV
232module_param(vf_acls, bool, 0644);
Hariprasad Shenai06640312015-01-13 15:19:25 +0530233MODULE_PARM_DESC(vf_acls, "if set enable virtualization L2 ACL enforcement, "
234 "deprecated parameter");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000235
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000236/* Configure the number of PCI-E Virtual Function which are to be instantiated
237 * on SR-IOV Capable Physical Functions.
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000238 */
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000239static unsigned int num_vf[NUM_OF_PF_WITH_SRIOV];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000240
241module_param_array(num_vf, uint, NULL, 0644);
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000242MODULE_PARM_DESC(num_vf, "number of VFs for each of PFs 0-3");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000243#endif
244
Anish Bhatt688848b2014-06-19 21:37:13 -0700245/* TX Queue select used to determine what algorithm to use for selecting TX
246 * queue. Select between the kernel provided function (select_queue=0) or user
247 * cxgb_select_queue function (select_queue=1)
248 *
249 * Default: select_queue=0
250 */
251static int select_queue;
252module_param(select_queue, int, 0644);
253MODULE_PARM_DESC(select_queue,
254 "Select between kernel provided method of selecting or driver method of selecting TX queue. Default is kernel method.");
255
Hariprasad Shenai06640312015-01-13 15:19:25 +0530256static unsigned int tp_vlan_pri_map = HW_TPL_FR_MT_PR_IV_P_FC;
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000257
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000258module_param(tp_vlan_pri_map, uint, 0644);
Hariprasad Shenai06640312015-01-13 15:19:25 +0530259MODULE_PARM_DESC(tp_vlan_pri_map, "global compressed filter configuration, "
260 "deprecated parameter");
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000261
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000262static struct dentry *cxgb4_debugfs_root;
263
264static LIST_HEAD(adapter_list);
265static DEFINE_MUTEX(uld_mutex);
Vipul Pandya01bcca62013-07-04 16:10:46 +0530266/* Adapter list to be accessed from atomic context */
267static LIST_HEAD(adap_rcu_list);
268static DEFINE_SPINLOCK(adap_rcu_lock);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000269static struct cxgb4_uld_info ulds[CXGB4_ULD_MAX];
270static const char *uld_str[] = { "RDMA", "iSCSI" };
271
272static void link_report(struct net_device *dev)
273{
274 if (!netif_carrier_ok(dev))
275 netdev_info(dev, "link down\n");
276 else {
277 static const char *fc[] = { "no", "Rx", "Tx", "Tx/Rx" };
278
Hariprasad Shenai85412252015-10-01 13:48:48 +0530279 const char *s;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000280 const struct port_info *p = netdev_priv(dev);
281
282 switch (p->link_cfg.speed) {
Ben Hutchingse8b39012014-02-23 00:03:24 +0000283 case 10000:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000284 s = "10Gbps";
285 break;
Ben Hutchingse8b39012014-02-23 00:03:24 +0000286 case 1000:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000287 s = "1000Mbps";
288 break;
Ben Hutchingse8b39012014-02-23 00:03:24 +0000289 case 100:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000290 s = "100Mbps";
291 break;
Ben Hutchingse8b39012014-02-23 00:03:24 +0000292 case 40000:
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +0530293 s = "40Gbps";
294 break;
Hariprasad Shenai85412252015-10-01 13:48:48 +0530295 default:
296 pr_info("%s: unsupported speed: %d\n",
297 dev->name, p->link_cfg.speed);
298 return;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000299 }
300
301 netdev_info(dev, "link up, %s, full-duplex, %s PAUSE\n", s,
302 fc[p->link_cfg.fc]);
303 }
304}
305
Anish Bhatt688848b2014-06-19 21:37:13 -0700306#ifdef CONFIG_CHELSIO_T4_DCB
307/* Set up/tear down Data Center Bridging Priority mapping for a net device. */
308static void dcb_tx_queue_prio_enable(struct net_device *dev, int enable)
309{
310 struct port_info *pi = netdev_priv(dev);
311 struct adapter *adap = pi->adapter;
312 struct sge_eth_txq *txq = &adap->sge.ethtxq[pi->first_qset];
313 int i;
314
315 /* We use a simple mapping of Port TX Queue Index to DCB
316 * Priority when we're enabling DCB.
317 */
318 for (i = 0; i < pi->nqsets; i++, txq++) {
319 u32 name, value;
320 int err;
321
Hariprasad Shenai51678652014-11-21 12:52:02 +0530322 name = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
323 FW_PARAMS_PARAM_X_V(
324 FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH) |
325 FW_PARAMS_PARAM_YZ_V(txq->q.cntxt_id));
Anish Bhatt688848b2014-06-19 21:37:13 -0700326 value = enable ? i : 0xffffffff;
327
328 /* Since we can be called while atomic (from "interrupt
329 * level") we need to issue the Set Parameters Commannd
330 * without sleeping (timeout < 0).
331 */
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530332 err = t4_set_params_timeout(adap, adap->mbox, adap->pf, 0, 1,
Hariprasad Shenai01b69612015-05-22 21:58:21 +0530333 &name, &value,
334 -FW_CMD_MAX_TIMEOUT);
Anish Bhatt688848b2014-06-19 21:37:13 -0700335
336 if (err)
337 dev_err(adap->pdev_dev,
338 "Can't %s DCB Priority on port %d, TX Queue %d: err=%d\n",
339 enable ? "set" : "unset", pi->port_id, i, -err);
Anish Bhatt10b00462014-08-07 16:14:03 -0700340 else
341 txq->dcb_prio = value;
Anish Bhatt688848b2014-06-19 21:37:13 -0700342 }
343}
344#endif /* CONFIG_CHELSIO_T4_DCB */
345
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000346void t4_os_link_changed(struct adapter *adapter, int port_id, int link_stat)
347{
348 struct net_device *dev = adapter->port[port_id];
349
350 /* Skip changes from disabled ports. */
351 if (netif_running(dev) && link_stat != netif_carrier_ok(dev)) {
352 if (link_stat)
353 netif_carrier_on(dev);
Anish Bhatt688848b2014-06-19 21:37:13 -0700354 else {
355#ifdef CONFIG_CHELSIO_T4_DCB
356 cxgb4_dcb_state_init(dev);
357 dcb_tx_queue_prio_enable(dev, false);
358#endif /* CONFIG_CHELSIO_T4_DCB */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000359 netif_carrier_off(dev);
Anish Bhatt688848b2014-06-19 21:37:13 -0700360 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000361
362 link_report(dev);
363 }
364}
365
366void t4_os_portmod_changed(const struct adapter *adap, int port_id)
367{
368 static const char *mod_str[] = {
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +0000369 NULL, "LR", "SR", "ER", "passive DA", "active DA", "LRM"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000370 };
371
372 const struct net_device *dev = adap->port[port_id];
373 const struct port_info *pi = netdev_priv(dev);
374
375 if (pi->mod_type == FW_PORT_MOD_TYPE_NONE)
376 netdev_info(dev, "port module unplugged\n");
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +0000377 else if (pi->mod_type < ARRAY_SIZE(mod_str))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000378 netdev_info(dev, "%s module inserted\n", mod_str[pi->mod_type]);
379}
380
381/*
382 * Configure the exact and hash address filters to handle a port's multicast
383 * and secondary unicast MAC addresses.
384 */
385static int set_addr_filters(const struct net_device *dev, bool sleep)
386{
387 u64 mhash = 0;
388 u64 uhash = 0;
389 bool free = true;
390 u16 filt_idx[7];
391 const u8 *addr[7];
392 int ret, naddr = 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000393 const struct netdev_hw_addr *ha;
394 int uc_cnt = netdev_uc_count(dev);
David S. Miller4a35ecf2010-04-06 23:53:30 -0700395 int mc_cnt = netdev_mc_count(dev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000396 const struct port_info *pi = netdev_priv(dev);
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530397 unsigned int mb = pi->adapter->pf;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000398
399 /* first do the secondary unicast addresses */
400 netdev_for_each_uc_addr(ha, dev) {
401 addr[naddr++] = ha->addr;
402 if (--uc_cnt == 0 || naddr >= ARRAY_SIZE(addr)) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000403 ret = t4_alloc_mac_filt(pi->adapter, mb, pi->viid, free,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000404 naddr, addr, filt_idx, &uhash, sleep);
405 if (ret < 0)
406 return ret;
407
408 free = false;
409 naddr = 0;
410 }
411 }
412
413 /* next set up the multicast addresses */
David S. Miller4a35ecf2010-04-06 23:53:30 -0700414 netdev_for_each_mc_addr(ha, dev) {
415 addr[naddr++] = ha->addr;
416 if (--mc_cnt == 0 || naddr >= ARRAY_SIZE(addr)) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000417 ret = t4_alloc_mac_filt(pi->adapter, mb, pi->viid, free,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000418 naddr, addr, filt_idx, &mhash, sleep);
419 if (ret < 0)
420 return ret;
421
422 free = false;
423 naddr = 0;
424 }
425 }
426
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000427 return t4_set_addr_hash(pi->adapter, mb, pi->viid, uhash != 0,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000428 uhash | mhash, sleep);
429}
430
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530431int dbfifo_int_thresh = 10; /* 10 == 640 entry threshold */
432module_param(dbfifo_int_thresh, int, 0644);
433MODULE_PARM_DESC(dbfifo_int_thresh, "doorbell fifo interrupt threshold");
434
Vipul Pandya404d9e32012-10-08 02:59:43 +0000435/*
436 * usecs to sleep while draining the dbfifo
437 */
438static int dbfifo_drain_delay = 1000;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530439module_param(dbfifo_drain_delay, int, 0644);
440MODULE_PARM_DESC(dbfifo_drain_delay,
441 "usecs to sleep while draining the dbfifo");
442
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000443/*
444 * Set Rx properties of a port, such as promiscruity, address filters, and MTU.
445 * If @mtu is -1 it is left unchanged.
446 */
447static int set_rxmode(struct net_device *dev, int mtu, bool sleep_ok)
448{
449 int ret;
450 struct port_info *pi = netdev_priv(dev);
451
452 ret = set_addr_filters(dev, sleep_ok);
453 if (ret == 0)
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530454 ret = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, mtu,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000455 (dev->flags & IFF_PROMISC) ? 1 : 0,
Dimitris Michailidisf8f5aaf2010-05-10 15:58:07 +0000456 (dev->flags & IFF_ALLMULTI) ? 1 : 0, 1, -1,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000457 sleep_ok);
458 return ret;
459}
460
461/**
462 * link_start - enable a port
463 * @dev: the port to enable
464 *
465 * Performs the MAC and PHY actions needed to enable a port.
466 */
467static int link_start(struct net_device *dev)
468{
469 int ret;
470 struct port_info *pi = netdev_priv(dev);
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530471 unsigned int mb = pi->adapter->pf;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000472
473 /*
474 * We do not set address filters and promiscuity here, the stack does
475 * that step explicitly.
476 */
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000477 ret = t4_set_rxmode(pi->adapter, mb, pi->viid, dev->mtu, -1, -1, -1,
Patrick McHardyf6469682013-04-19 02:04:27 +0000478 !!(dev->features & NETIF_F_HW_VLAN_CTAG_RX), true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000479 if (ret == 0) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000480 ret = t4_change_mac(pi->adapter, mb, pi->viid,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000481 pi->xact_addr_filt, dev->dev_addr, true,
Dimitris Michailidisb6bd29e2010-05-18 10:07:11 +0000482 true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000483 if (ret >= 0) {
484 pi->xact_addr_filt = ret;
485 ret = 0;
486 }
487 }
488 if (ret == 0)
Hariprasad Shenai4036da92015-06-05 14:24:49 +0530489 ret = t4_link_l1cfg(pi->adapter, mb, pi->tx_chan,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000490 &pi->link_cfg);
Anish Bhatt30f00842014-08-05 16:05:23 -0700491 if (ret == 0) {
492 local_bh_disable();
Anish Bhatt688848b2014-06-19 21:37:13 -0700493 ret = t4_enable_vi_params(pi->adapter, mb, pi->viid, true,
494 true, CXGB4_DCB_ENABLED);
Anish Bhatt30f00842014-08-05 16:05:23 -0700495 local_bh_enable();
496 }
Anish Bhatt688848b2014-06-19 21:37:13 -0700497
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000498 return ret;
499}
500
Anish Bhatt688848b2014-06-19 21:37:13 -0700501int cxgb4_dcb_enabled(const struct net_device *dev)
502{
503#ifdef CONFIG_CHELSIO_T4_DCB
504 struct port_info *pi = netdev_priv(dev);
505
Anish Bhatt3bb06262014-10-23 14:37:31 -0700506 if (!pi->dcb.enabled)
507 return 0;
508
509 return ((pi->dcb.state == CXGB4_DCB_STATE_FW_ALLSYNCED) ||
510 (pi->dcb.state == CXGB4_DCB_STATE_HOST));
Anish Bhatt688848b2014-06-19 21:37:13 -0700511#else
512 return 0;
513#endif
514}
515EXPORT_SYMBOL(cxgb4_dcb_enabled);
516
517#ifdef CONFIG_CHELSIO_T4_DCB
518/* Handle a Data Center Bridging update message from the firmware. */
519static void dcb_rpl(struct adapter *adap, const struct fw_port_cmd *pcmd)
520{
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530521 int port = FW_PORT_CMD_PORTID_G(ntohl(pcmd->op_to_portid));
Anish Bhatt688848b2014-06-19 21:37:13 -0700522 struct net_device *dev = adap->port[port];
523 int old_dcb_enabled = cxgb4_dcb_enabled(dev);
524 int new_dcb_enabled;
525
526 cxgb4_dcb_handle_fw_update(adap, pcmd);
527 new_dcb_enabled = cxgb4_dcb_enabled(dev);
528
529 /* If the DCB has become enabled or disabled on the port then we're
530 * going to need to set up/tear down DCB Priority parameters for the
531 * TX Queues associated with the port.
532 */
533 if (new_dcb_enabled != old_dcb_enabled)
534 dcb_tx_queue_prio_enable(dev, new_dcb_enabled);
535}
536#endif /* CONFIG_CHELSIO_T4_DCB */
537
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000538/* Clear a filter and release any of its resources that we own. This also
539 * clears the filter's "pending" status.
540 */
541static void clear_filter(struct adapter *adap, struct filter_entry *f)
542{
543 /* If the new or old filter have loopback rewriteing rules then we'll
544 * need to free any existing Layer Two Table (L2T) entries of the old
545 * filter rule. The firmware will handle freeing up any Source MAC
546 * Table (SMT) entries used for rewriting Source MAC Addresses in
547 * loopback rules.
548 */
549 if (f->l2t)
550 cxgb4_l2t_release(f->l2t);
551
552 /* The zeroing of the filter rule below clears the filter valid,
553 * pending, locked flags, l2t pointer, etc. so it's all we need for
554 * this operation.
555 */
556 memset(f, 0, sizeof(*f));
557}
558
559/* Handle a filter write/deletion reply.
560 */
561static void filter_rpl(struct adapter *adap, const struct cpl_set_tcb_rpl *rpl)
562{
563 unsigned int idx = GET_TID(rpl);
564 unsigned int nidx = idx - adap->tids.ftid_base;
565 unsigned int ret;
566 struct filter_entry *f;
567
568 if (idx >= adap->tids.ftid_base && nidx <
569 (adap->tids.nftids + adap->tids.nsftids)) {
570 idx = nidx;
Hariprasad Shenaibdc590b2015-01-08 21:38:16 -0800571 ret = TCB_COOKIE_G(rpl->cookie);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000572 f = &adap->tids.ftid_tab[idx];
573
574 if (ret == FW_FILTER_WR_FLT_DELETED) {
575 /* Clear the filter when we get confirmation from the
576 * hardware that the filter has been deleted.
577 */
578 clear_filter(adap, f);
579 } else if (ret == FW_FILTER_WR_SMT_TBL_FULL) {
580 dev_err(adap->pdev_dev, "filter %u setup failed due to full SMT\n",
581 idx);
582 clear_filter(adap, f);
583 } else if (ret == FW_FILTER_WR_FLT_ADDED) {
584 f->smtidx = (be64_to_cpu(rpl->oldval) >> 24) & 0xff;
585 f->pending = 0; /* asynchronous setup completed */
586 f->valid = 1;
587 } else {
588 /* Something went wrong. Issue a warning about the
589 * problem and clear everything out.
590 */
591 dev_err(adap->pdev_dev, "filter %u setup failed with error %u\n",
592 idx, ret);
593 clear_filter(adap, f);
594 }
595 }
596}
597
598/* Response queue handler for the FW event queue.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000599 */
600static int fwevtq_handler(struct sge_rspq *q, const __be64 *rsp,
601 const struct pkt_gl *gl)
602{
603 u8 opcode = ((const struct rss_header *)rsp)->opcode;
604
605 rsp++; /* skip RSS header */
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000606
607 /* FW can send EGR_UPDATEs encapsulated in a CPL_FW4_MSG.
608 */
609 if (unlikely(opcode == CPL_FW4_MSG &&
610 ((const struct cpl_fw4_msg *)rsp)->type == FW_TYPE_RSSCPL)) {
611 rsp++;
612 opcode = ((const struct rss_header *)rsp)->opcode;
613 rsp++;
614 if (opcode != CPL_SGE_EGR_UPDATE) {
615 dev_err(q->adap->pdev_dev, "unexpected FW4/CPL %#x on FW event queue\n"
616 , opcode);
617 goto out;
618 }
619 }
620
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000621 if (likely(opcode == CPL_SGE_EGR_UPDATE)) {
622 const struct cpl_sge_egr_update *p = (void *)rsp;
Hariprasad Shenaibdc590b2015-01-08 21:38:16 -0800623 unsigned int qid = EGR_QID_G(ntohl(p->opcode_qid));
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000624 struct sge_txq *txq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000625
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000626 txq = q->adap->sge.egr_map[qid - q->adap->sge.egr_start];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000627 txq->restarts++;
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000628 if ((u8 *)txq < (u8 *)q->adap->sge.ofldtxq) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000629 struct sge_eth_txq *eq;
630
631 eq = container_of(txq, struct sge_eth_txq, q);
632 netif_tx_wake_queue(eq->txq);
633 } else {
634 struct sge_ofld_txq *oq;
635
636 oq = container_of(txq, struct sge_ofld_txq, q);
637 tasklet_schedule(&oq->qresume_tsk);
638 }
639 } else if (opcode == CPL_FW6_MSG || opcode == CPL_FW4_MSG) {
640 const struct cpl_fw6_msg *p = (void *)rsp;
641
Anish Bhatt688848b2014-06-19 21:37:13 -0700642#ifdef CONFIG_CHELSIO_T4_DCB
643 const struct fw_port_cmd *pcmd = (const void *)p->data;
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530644 unsigned int cmd = FW_CMD_OP_G(ntohl(pcmd->op_to_portid));
Anish Bhatt688848b2014-06-19 21:37:13 -0700645 unsigned int action =
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530646 FW_PORT_CMD_ACTION_G(ntohl(pcmd->action_to_len16));
Anish Bhatt688848b2014-06-19 21:37:13 -0700647
648 if (cmd == FW_PORT_CMD &&
649 action == FW_PORT_ACTION_GET_PORT_INFO) {
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530650 int port = FW_PORT_CMD_PORTID_G(
Anish Bhatt688848b2014-06-19 21:37:13 -0700651 be32_to_cpu(pcmd->op_to_portid));
652 struct net_device *dev = q->adap->port[port];
653 int state_input = ((pcmd->u.info.dcbxdis_pkd &
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530654 FW_PORT_CMD_DCBXDIS_F)
Anish Bhatt688848b2014-06-19 21:37:13 -0700655 ? CXGB4_DCB_INPUT_FW_DISABLED
656 : CXGB4_DCB_INPUT_FW_ENABLED);
657
658 cxgb4_dcb_state_fsm(dev, state_input);
659 }
660
661 if (cmd == FW_PORT_CMD &&
662 action == FW_PORT_ACTION_L2_DCB_CFG)
663 dcb_rpl(q->adap, pcmd);
664 else
665#endif
666 if (p->type == 0)
667 t4_handle_fw_rpl(q->adap, p->data);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000668 } else if (opcode == CPL_L2T_WRITE_RPL) {
669 const struct cpl_l2t_write_rpl *p = (void *)rsp;
670
671 do_l2t_write_rpl(q->adap, p);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000672 } else if (opcode == CPL_SET_TCB_RPL) {
673 const struct cpl_set_tcb_rpl *p = (void *)rsp;
674
675 filter_rpl(q->adap, p);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000676 } else
677 dev_err(q->adap->pdev_dev,
678 "unexpected CPL %#x on FW event queue\n", opcode);
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000679out:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000680 return 0;
681}
682
683/**
684 * uldrx_handler - response queue handler for ULD queues
685 * @q: the response queue that received the packet
686 * @rsp: the response queue descriptor holding the offload message
687 * @gl: the gather list of packet fragments
688 *
689 * Deliver an ingress offload packet to a ULD. All processing is done by
690 * the ULD, we just maintain statistics.
691 */
692static int uldrx_handler(struct sge_rspq *q, const __be64 *rsp,
693 const struct pkt_gl *gl)
694{
695 struct sge_ofld_rxq *rxq = container_of(q, struct sge_ofld_rxq, rspq);
696
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000697 /* FW can send CPLs encapsulated in a CPL_FW4_MSG.
698 */
699 if (((const struct rss_header *)rsp)->opcode == CPL_FW4_MSG &&
700 ((const struct cpl_fw4_msg *)(rsp + 1))->type == FW_TYPE_RSSCPL)
701 rsp += 2;
702
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000703 if (ulds[q->uld].rx_handler(q->adap->uld_handle[q->uld], rsp, gl)) {
704 rxq->stats.nomem++;
705 return -1;
706 }
707 if (gl == NULL)
708 rxq->stats.imm++;
709 else if (gl == CXGB4_MSG_AN)
710 rxq->stats.an++;
711 else
712 rxq->stats.pkts++;
713 return 0;
714}
715
716static void disable_msi(struct adapter *adapter)
717{
718 if (adapter->flags & USING_MSIX) {
719 pci_disable_msix(adapter->pdev);
720 adapter->flags &= ~USING_MSIX;
721 } else if (adapter->flags & USING_MSI) {
722 pci_disable_msi(adapter->pdev);
723 adapter->flags &= ~USING_MSI;
724 }
725}
726
727/*
728 * Interrupt handler for non-data events used with MSI-X.
729 */
730static irqreturn_t t4_nondata_intr(int irq, void *cookie)
731{
732 struct adapter *adap = cookie;
Hariprasad Shenai0d804332015-01-05 16:30:47 +0530733 u32 v = t4_read_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000734
Hariprasad Shenai0d804332015-01-05 16:30:47 +0530735 if (v & PFSW_F) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000736 adap->swintr = 1;
Hariprasad Shenai0d804332015-01-05 16:30:47 +0530737 t4_write_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A), v);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000738 }
Hariprasad Shenaic3c7b122015-04-15 02:02:34 +0530739 if (adap->flags & MASTER_PF)
740 t4_slow_intr_handler(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000741 return IRQ_HANDLED;
742}
743
744/*
745 * Name the MSI-X interrupts.
746 */
747static void name_msix_vecs(struct adapter *adap)
748{
Dimitris Michailidisba278162010-12-14 21:36:50 +0000749 int i, j, msi_idx = 2, n = sizeof(adap->msix_info[0].desc);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000750
751 /* non-data interrupts */
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000752 snprintf(adap->msix_info[0].desc, n, "%s", adap->port[0]->name);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000753
754 /* FW events */
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000755 snprintf(adap->msix_info[1].desc, n, "%s-FWeventq",
756 adap->port[0]->name);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000757
758 /* Ethernet queues */
759 for_each_port(adap, j) {
760 struct net_device *d = adap->port[j];
761 const struct port_info *pi = netdev_priv(d);
762
Dimitris Michailidisba278162010-12-14 21:36:50 +0000763 for (i = 0; i < pi->nqsets; i++, msi_idx++)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000764 snprintf(adap->msix_info[msi_idx].desc, n, "%s-Rx%d",
765 d->name, i);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000766 }
767
768 /* offload queues */
Dimitris Michailidisba278162010-12-14 21:36:50 +0000769 for_each_ofldrxq(&adap->sge, i)
770 snprintf(adap->msix_info[msi_idx++].desc, n, "%s-ofld%d",
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000771 adap->port[0]->name, i);
Dimitris Michailidisba278162010-12-14 21:36:50 +0000772
773 for_each_rdmarxq(&adap->sge, i)
774 snprintf(adap->msix_info[msi_idx++].desc, n, "%s-rdma%d",
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000775 adap->port[0]->name, i);
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530776
777 for_each_rdmaciq(&adap->sge, i)
778 snprintf(adap->msix_info[msi_idx++].desc, n, "%s-rdma-ciq%d",
779 adap->port[0]->name, i);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000780}
781
782static int request_msix_queue_irqs(struct adapter *adap)
783{
784 struct sge *s = &adap->sge;
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530785 int err, ethqidx, ofldqidx = 0, rdmaqidx = 0, rdmaciqqidx = 0;
786 int msi_index = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000787
788 err = request_irq(adap->msix_info[1].vec, t4_sge_intr_msix, 0,
789 adap->msix_info[1].desc, &s->fw_evtq);
790 if (err)
791 return err;
792
793 for_each_ethrxq(s, ethqidx) {
Vipul Pandya404d9e32012-10-08 02:59:43 +0000794 err = request_irq(adap->msix_info[msi_index].vec,
795 t4_sge_intr_msix, 0,
796 adap->msix_info[msi_index].desc,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000797 &s->ethrxq[ethqidx].rspq);
798 if (err)
799 goto unwind;
Vipul Pandya404d9e32012-10-08 02:59:43 +0000800 msi_index++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000801 }
802 for_each_ofldrxq(s, ofldqidx) {
Vipul Pandya404d9e32012-10-08 02:59:43 +0000803 err = request_irq(adap->msix_info[msi_index].vec,
804 t4_sge_intr_msix, 0,
805 adap->msix_info[msi_index].desc,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000806 &s->ofldrxq[ofldqidx].rspq);
807 if (err)
808 goto unwind;
Vipul Pandya404d9e32012-10-08 02:59:43 +0000809 msi_index++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000810 }
811 for_each_rdmarxq(s, rdmaqidx) {
Vipul Pandya404d9e32012-10-08 02:59:43 +0000812 err = request_irq(adap->msix_info[msi_index].vec,
813 t4_sge_intr_msix, 0,
814 adap->msix_info[msi_index].desc,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000815 &s->rdmarxq[rdmaqidx].rspq);
816 if (err)
817 goto unwind;
Vipul Pandya404d9e32012-10-08 02:59:43 +0000818 msi_index++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000819 }
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530820 for_each_rdmaciq(s, rdmaciqqidx) {
821 err = request_irq(adap->msix_info[msi_index].vec,
822 t4_sge_intr_msix, 0,
823 adap->msix_info[msi_index].desc,
824 &s->rdmaciq[rdmaciqqidx].rspq);
825 if (err)
826 goto unwind;
827 msi_index++;
828 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000829 return 0;
830
831unwind:
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530832 while (--rdmaciqqidx >= 0)
833 free_irq(adap->msix_info[--msi_index].vec,
834 &s->rdmaciq[rdmaciqqidx].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000835 while (--rdmaqidx >= 0)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000836 free_irq(adap->msix_info[--msi_index].vec,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000837 &s->rdmarxq[rdmaqidx].rspq);
838 while (--ofldqidx >= 0)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000839 free_irq(adap->msix_info[--msi_index].vec,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000840 &s->ofldrxq[ofldqidx].rspq);
841 while (--ethqidx >= 0)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000842 free_irq(adap->msix_info[--msi_index].vec,
843 &s->ethrxq[ethqidx].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000844 free_irq(adap->msix_info[1].vec, &s->fw_evtq);
845 return err;
846}
847
848static void free_msix_queue_irqs(struct adapter *adap)
849{
Vipul Pandya404d9e32012-10-08 02:59:43 +0000850 int i, msi_index = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000851 struct sge *s = &adap->sge;
852
853 free_irq(adap->msix_info[1].vec, &s->fw_evtq);
854 for_each_ethrxq(s, i)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000855 free_irq(adap->msix_info[msi_index++].vec, &s->ethrxq[i].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000856 for_each_ofldrxq(s, i)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000857 free_irq(adap->msix_info[msi_index++].vec, &s->ofldrxq[i].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000858 for_each_rdmarxq(s, i)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000859 free_irq(adap->msix_info[msi_index++].vec, &s->rdmarxq[i].rspq);
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530860 for_each_rdmaciq(s, i)
861 free_irq(adap->msix_info[msi_index++].vec, &s->rdmaciq[i].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000862}
863
864/**
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530865 * cxgb4_write_rss - write the RSS table for a given port
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000866 * @pi: the port
867 * @queues: array of queue indices for RSS
868 *
869 * Sets up the portion of the HW RSS table for the port's VI to distribute
870 * packets to the Rx queues in @queues.
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530871 * Should never be called before setting up sge eth rx queues
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000872 */
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530873int cxgb4_write_rss(const struct port_info *pi, const u16 *queues)
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000874{
875 u16 *rss;
876 int i, err;
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530877 struct adapter *adapter = pi->adapter;
878 const struct sge_eth_rxq *rxq;
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000879
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530880 rxq = &adapter->sge.ethrxq[pi->first_qset];
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000881 rss = kmalloc(pi->rss_size * sizeof(u16), GFP_KERNEL);
882 if (!rss)
883 return -ENOMEM;
884
885 /* map the queue indices to queue ids */
886 for (i = 0; i < pi->rss_size; i++, queues++)
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530887 rss[i] = rxq[*queues].rspq.abs_id;
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000888
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530889 err = t4_config_rss_range(adapter, adapter->pf, pi->viid, 0,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000890 pi->rss_size, rss, pi->rss_size);
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530891 /* If Tunnel All Lookup isn't specified in the global RSS
892 * Configuration, then we need to specify a default Ingress
893 * Queue for any ingress packets which aren't hashed. We'll
894 * use our first ingress queue ...
895 */
896 if (!err)
897 err = t4_config_vi_rss(adapter, adapter->mbox, pi->viid,
898 FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F |
899 FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F |
900 FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F |
901 FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F |
902 FW_RSS_VI_CONFIG_CMD_UDPEN_F,
903 rss[0]);
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000904 kfree(rss);
905 return err;
906}
907
908/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000909 * setup_rss - configure RSS
910 * @adap: the adapter
911 *
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000912 * Sets up RSS for each port.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000913 */
914static int setup_rss(struct adapter *adap)
915{
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530916 int i, j, err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000917
918 for_each_port(adap, i) {
919 const struct port_info *pi = adap2pinfo(adap, i);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000920
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530921 /* Fill default values with equal distribution */
922 for (j = 0; j < pi->rss_size; j++)
923 pi->rss[j] = j % pi->nqsets;
924
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530925 err = cxgb4_write_rss(pi, pi->rss);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000926 if (err)
927 return err;
928 }
929 return 0;
930}
931
932/*
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000933 * Return the channel of the ingress queue with the given qid.
934 */
935static unsigned int rxq_to_chan(const struct sge *p, unsigned int qid)
936{
937 qid -= p->ingr_start;
938 return netdev2pinfo(p->ingr_map[qid]->netdev)->tx_chan;
939}
940
941/*
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000942 * Wait until all NAPI handlers are descheduled.
943 */
944static void quiesce_rx(struct adapter *adap)
945{
946 int i;
947
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +0530948 for (i = 0; i < adap->sge.ingr_sz; i++) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000949 struct sge_rspq *q = adap->sge.ingr_map[i];
950
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +0530951 if (q && q->handler) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000952 napi_disable(&q->napi);
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +0530953 local_bh_disable();
954 while (!cxgb_poll_lock_napi(q))
955 mdelay(1);
956 local_bh_enable();
957 }
958
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000959 }
960}
961
Hariprasad Shenaib37987e2015-03-26 10:04:26 +0530962/* Disable interrupt and napi handler */
963static void disable_interrupts(struct adapter *adap)
964{
965 if (adap->flags & FULL_INIT_DONE) {
966 t4_intr_disable(adap);
967 if (adap->flags & USING_MSIX) {
968 free_msix_queue_irqs(adap);
969 free_irq(adap->msix_info[0].vec, adap);
970 } else {
971 free_irq(adap->pdev->irq, adap);
972 }
973 quiesce_rx(adap);
974 }
975}
976
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000977/*
978 * Enable NAPI scheduling and interrupt generation for all Rx queues.
979 */
980static void enable_rx(struct adapter *adap)
981{
982 int i;
983
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +0530984 for (i = 0; i < adap->sge.ingr_sz; i++) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000985 struct sge_rspq *q = adap->sge.ingr_map[i];
986
987 if (!q)
988 continue;
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +0530989 if (q->handler) {
990 cxgb_busy_poll_init_lock(q);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000991 napi_enable(&q->napi);
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +0530992 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000993 /* 0-increment GTS to start the timer and enable interrupts */
Hariprasad Shenaif612b812015-01-05 16:30:43 +0530994 t4_write_reg(adap, MYPF_REG(SGE_PF_GTS_A),
995 SEINTARM_V(q->intr_params) |
996 INGRESSQID_V(q->cntxt_id));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000997 }
998}
999
Hariprasad Shenai1c6a5b02015-03-04 18:16:27 +05301000static int alloc_ofld_rxqs(struct adapter *adap, struct sge_ofld_rxq *q,
1001 unsigned int nq, unsigned int per_chan, int msi_idx,
1002 u16 *ids)
1003{
1004 int i, err;
1005
1006 for (i = 0; i < nq; i++, q++) {
1007 if (msi_idx > 0)
1008 msi_idx++;
1009 err = t4_sge_alloc_rxq(adap, &q->rspq, false,
1010 adap->port[i / per_chan],
1011 msi_idx, q->fl.size ? &q->fl : NULL,
Hariprasad Shenai145ef8a2015-05-05 14:59:52 +05301012 uldrx_handler, 0);
Hariprasad Shenai1c6a5b02015-03-04 18:16:27 +05301013 if (err)
1014 return err;
1015 memset(&q->stats, 0, sizeof(q->stats));
1016 if (ids)
1017 ids[i] = q->rspq.abs_id;
1018 }
1019 return 0;
1020}
1021
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001022/**
1023 * setup_sge_queues - configure SGE Tx/Rx/response queues
1024 * @adap: the adapter
1025 *
1026 * Determines how many sets of SGE queues to use and initializes them.
1027 * We support multiple queue sets per port if we have MSI-X, otherwise
1028 * just one queue set per port.
1029 */
1030static int setup_sge_queues(struct adapter *adap)
1031{
1032 int err, msi_idx, i, j;
1033 struct sge *s = &adap->sge;
1034
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05301035 bitmap_zero(s->starving_fl, s->egr_sz);
1036 bitmap_zero(s->txq_maperr, s->egr_sz);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001037
1038 if (adap->flags & USING_MSIX)
1039 msi_idx = 1; /* vector 0 is for non-queue interrupts */
1040 else {
1041 err = t4_sge_alloc_rxq(adap, &s->intrq, false, adap->port[0], 0,
Hariprasad Shenai145ef8a2015-05-05 14:59:52 +05301042 NULL, NULL, -1);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001043 if (err)
1044 return err;
1045 msi_idx = -((int)s->intrq.abs_id + 1);
1046 }
1047
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05301048 /* NOTE: If you add/delete any Ingress/Egress Queue allocations in here,
1049 * don't forget to update the following which need to be
1050 * synchronized to and changes here.
1051 *
1052 * 1. The calculations of MAX_INGQ in cxgb4.h.
1053 *
1054 * 2. Update enable_msix/name_msix_vecs/request_msix_queue_irqs
1055 * to accommodate any new/deleted Ingress Queues
1056 * which need MSI-X Vectors.
1057 *
1058 * 3. Update sge_qinfo_show() to include information on the
1059 * new/deleted queues.
1060 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001061 err = t4_sge_alloc_rxq(adap, &s->fw_evtq, true, adap->port[0],
Hariprasad Shenai145ef8a2015-05-05 14:59:52 +05301062 msi_idx, NULL, fwevtq_handler, -1);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001063 if (err) {
1064freeout: t4_free_sge_resources(adap);
1065 return err;
1066 }
1067
1068 for_each_port(adap, i) {
1069 struct net_device *dev = adap->port[i];
1070 struct port_info *pi = netdev_priv(dev);
1071 struct sge_eth_rxq *q = &s->ethrxq[pi->first_qset];
1072 struct sge_eth_txq *t = &s->ethtxq[pi->first_qset];
1073
1074 for (j = 0; j < pi->nqsets; j++, q++) {
1075 if (msi_idx > 0)
1076 msi_idx++;
1077 err = t4_sge_alloc_rxq(adap, &q->rspq, false, dev,
1078 msi_idx, &q->fl,
Hariprasad Shenai145ef8a2015-05-05 14:59:52 +05301079 t4_ethrx_handler,
1080 t4_get_mps_bg_map(adap,
1081 pi->tx_chan));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001082 if (err)
1083 goto freeout;
1084 q->rspq.idx = j;
1085 memset(&q->stats, 0, sizeof(q->stats));
1086 }
1087 for (j = 0; j < pi->nqsets; j++, t++) {
1088 err = t4_sge_alloc_eth_txq(adap, t, dev,
1089 netdev_get_tx_queue(dev, j),
1090 s->fw_evtq.cntxt_id);
1091 if (err)
1092 goto freeout;
1093 }
1094 }
1095
1096 j = s->ofldqsets / adap->params.nports; /* ofld queues per channel */
1097 for_each_ofldrxq(s, i) {
Hariprasad Shenai1c6a5b02015-03-04 18:16:27 +05301098 err = t4_sge_alloc_ofld_txq(adap, &s->ofldtxq[i],
1099 adap->port[i / j],
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001100 s->fw_evtq.cntxt_id);
1101 if (err)
1102 goto freeout;
1103 }
1104
Hariprasad Shenai1c6a5b02015-03-04 18:16:27 +05301105#define ALLOC_OFLD_RXQS(firstq, nq, per_chan, ids) do { \
1106 err = alloc_ofld_rxqs(adap, firstq, nq, per_chan, msi_idx, ids); \
1107 if (err) \
1108 goto freeout; \
1109 if (msi_idx > 0) \
1110 msi_idx += nq; \
1111} while (0)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001112
Hariprasad Shenai1c6a5b02015-03-04 18:16:27 +05301113 ALLOC_OFLD_RXQS(s->ofldrxq, s->ofldqsets, j, s->ofld_rxq);
1114 ALLOC_OFLD_RXQS(s->rdmarxq, s->rdmaqs, 1, s->rdma_rxq);
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05301115 j = s->rdmaciqs / adap->params.nports; /* rdmaq queues per channel */
1116 ALLOC_OFLD_RXQS(s->rdmaciq, s->rdmaciqs, j, s->rdma_ciq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001117
Hariprasad Shenai1c6a5b02015-03-04 18:16:27 +05301118#undef ALLOC_OFLD_RXQS
Hariprasad Shenaicf38be62014-06-06 21:40:42 +05301119
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001120 for_each_port(adap, i) {
1121 /*
1122 * Note that ->rdmarxq[i].rspq.cntxt_id below is 0 if we don't
1123 * have RDMA queues, and that's the right value.
1124 */
1125 err = t4_sge_alloc_ctrl_txq(adap, &s->ctrlq[i], adap->port[i],
1126 s->fw_evtq.cntxt_id,
1127 s->rdmarxq[i].rspq.cntxt_id);
1128 if (err)
1129 goto freeout;
1130 }
1131
Hariprasad Shenai9bb59b92014-09-01 19:54:57 +05301132 t4_write_reg(adap, is_t4(adap->params.chip) ?
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05301133 MPS_TRC_RSS_CONTROL_A :
1134 MPS_T5_TRC_RSS_CONTROL_A,
1135 RSSCONTROL_V(netdev2pinfo(adap->port[0])->tx_chan) |
1136 QUEUENUMBER_V(s->ethrxq[0].rspq.abs_id));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001137 return 0;
1138}
1139
1140/*
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001141 * Allocate a chunk of memory using kmalloc or, if that fails, vmalloc.
1142 * The allocated memory is cleared.
1143 */
1144void *t4_alloc_mem(size_t size)
1145{
Joe Perches8be04b92013-06-19 12:15:53 -07001146 void *p = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001147
1148 if (!p)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00001149 p = vzalloc(size);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001150 return p;
1151}
1152
1153/*
1154 * Free memory allocated through alloc_mem().
1155 */
Hariprasad Shenaifd88b312014-11-07 09:35:23 +05301156void t4_free_mem(void *addr)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001157{
Pekka Enbergd2fcb542015-06-30 14:59:12 -07001158 kvfree(addr);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001159}
1160
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001161/* Send a Work Request to write the filter at a specified index. We construct
1162 * a Firmware Filter Work Request to have the work done and put the indicated
1163 * filter into "pending" mode which will prevent any further actions against
1164 * it till we get a reply from the firmware on the completion status of the
1165 * request.
1166 */
1167static int set_filter_wr(struct adapter *adapter, int fidx)
1168{
1169 struct filter_entry *f = &adapter->tids.ftid_tab[fidx];
1170 struct sk_buff *skb;
1171 struct fw_filter_wr *fwr;
1172 unsigned int ftid;
1173
Michal Hockof72f1162015-04-14 13:24:33 -07001174 skb = alloc_skb(sizeof(*fwr), GFP_KERNEL);
1175 if (!skb)
1176 return -ENOMEM;
1177
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001178 /* If the new filter requires loopback Destination MAC and/or VLAN
1179 * rewriting then we need to allocate a Layer 2 Table (L2T) entry for
1180 * the filter.
1181 */
1182 if (f->fs.newdmac || f->fs.newvlan) {
1183 /* allocate L2T entry for new filter */
1184 f->l2t = t4_l2t_alloc_switching(adapter->l2t);
Michal Hockof72f1162015-04-14 13:24:33 -07001185 if (f->l2t == NULL) {
1186 kfree_skb(skb);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001187 return -EAGAIN;
Michal Hockof72f1162015-04-14 13:24:33 -07001188 }
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001189 if (t4_l2t_set_switching(adapter, f->l2t, f->fs.vlan,
1190 f->fs.eport, f->fs.dmac)) {
1191 cxgb4_l2t_release(f->l2t);
1192 f->l2t = NULL;
Michal Hockof72f1162015-04-14 13:24:33 -07001193 kfree_skb(skb);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001194 return -ENOMEM;
1195 }
1196 }
1197
1198 ftid = adapter->tids.ftid_base + fidx;
1199
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001200 fwr = (struct fw_filter_wr *)__skb_put(skb, sizeof(*fwr));
1201 memset(fwr, 0, sizeof(*fwr));
1202
1203 /* It would be nice to put most of the following in t4_hw.c but most
1204 * of the work is translating the cxgbtool ch_filter_specification
1205 * into the Work Request and the definition of that structure is
1206 * currently in cxgbtool.h which isn't appropriate to pull into the
1207 * common code. We may eventually try to come up with a more neutral
1208 * filter specification structure but for now it's easiest to simply
1209 * put this fairly direct code in line ...
1210 */
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301211 fwr->op_pkd = htonl(FW_WR_OP_V(FW_FILTER_WR));
1212 fwr->len16_pkd = htonl(FW_WR_LEN16_V(sizeof(*fwr)/16));
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001213 fwr->tid_to_iq =
Hariprasad Shenai77a80e22014-11-21 12:52:01 +05301214 htonl(FW_FILTER_WR_TID_V(ftid) |
1215 FW_FILTER_WR_RQTYPE_V(f->fs.type) |
1216 FW_FILTER_WR_NOREPLY_V(0) |
1217 FW_FILTER_WR_IQ_V(f->fs.iq));
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001218 fwr->del_filter_to_l2tix =
Hariprasad Shenai77a80e22014-11-21 12:52:01 +05301219 htonl(FW_FILTER_WR_RPTTID_V(f->fs.rpttid) |
1220 FW_FILTER_WR_DROP_V(f->fs.action == FILTER_DROP) |
1221 FW_FILTER_WR_DIRSTEER_V(f->fs.dirsteer) |
1222 FW_FILTER_WR_MASKHASH_V(f->fs.maskhash) |
1223 FW_FILTER_WR_DIRSTEERHASH_V(f->fs.dirsteerhash) |
1224 FW_FILTER_WR_LPBK_V(f->fs.action == FILTER_SWITCH) |
1225 FW_FILTER_WR_DMAC_V(f->fs.newdmac) |
1226 FW_FILTER_WR_SMAC_V(f->fs.newsmac) |
1227 FW_FILTER_WR_INSVLAN_V(f->fs.newvlan == VLAN_INSERT ||
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001228 f->fs.newvlan == VLAN_REWRITE) |
Hariprasad Shenai77a80e22014-11-21 12:52:01 +05301229 FW_FILTER_WR_RMVLAN_V(f->fs.newvlan == VLAN_REMOVE ||
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001230 f->fs.newvlan == VLAN_REWRITE) |
Hariprasad Shenai77a80e22014-11-21 12:52:01 +05301231 FW_FILTER_WR_HITCNTS_V(f->fs.hitcnts) |
1232 FW_FILTER_WR_TXCHAN_V(f->fs.eport) |
1233 FW_FILTER_WR_PRIO_V(f->fs.prio) |
1234 FW_FILTER_WR_L2TIX_V(f->l2t ? f->l2t->idx : 0));
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001235 fwr->ethtype = htons(f->fs.val.ethtype);
1236 fwr->ethtypem = htons(f->fs.mask.ethtype);
1237 fwr->frag_to_ovlan_vldm =
Hariprasad Shenai77a80e22014-11-21 12:52:01 +05301238 (FW_FILTER_WR_FRAG_V(f->fs.val.frag) |
1239 FW_FILTER_WR_FRAGM_V(f->fs.mask.frag) |
1240 FW_FILTER_WR_IVLAN_VLD_V(f->fs.val.ivlan_vld) |
1241 FW_FILTER_WR_OVLAN_VLD_V(f->fs.val.ovlan_vld) |
1242 FW_FILTER_WR_IVLAN_VLDM_V(f->fs.mask.ivlan_vld) |
1243 FW_FILTER_WR_OVLAN_VLDM_V(f->fs.mask.ovlan_vld));
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001244 fwr->smac_sel = 0;
1245 fwr->rx_chan_rx_rpl_iq =
Hariprasad Shenai77a80e22014-11-21 12:52:01 +05301246 htons(FW_FILTER_WR_RX_CHAN_V(0) |
1247 FW_FILTER_WR_RX_RPL_IQ_V(adapter->sge.fw_evtq.abs_id));
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001248 fwr->maci_to_matchtypem =
Hariprasad Shenai77a80e22014-11-21 12:52:01 +05301249 htonl(FW_FILTER_WR_MACI_V(f->fs.val.macidx) |
1250 FW_FILTER_WR_MACIM_V(f->fs.mask.macidx) |
1251 FW_FILTER_WR_FCOE_V(f->fs.val.fcoe) |
1252 FW_FILTER_WR_FCOEM_V(f->fs.mask.fcoe) |
1253 FW_FILTER_WR_PORT_V(f->fs.val.iport) |
1254 FW_FILTER_WR_PORTM_V(f->fs.mask.iport) |
1255 FW_FILTER_WR_MATCHTYPE_V(f->fs.val.matchtype) |
1256 FW_FILTER_WR_MATCHTYPEM_V(f->fs.mask.matchtype));
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001257 fwr->ptcl = f->fs.val.proto;
1258 fwr->ptclm = f->fs.mask.proto;
1259 fwr->ttyp = f->fs.val.tos;
1260 fwr->ttypm = f->fs.mask.tos;
1261 fwr->ivlan = htons(f->fs.val.ivlan);
1262 fwr->ivlanm = htons(f->fs.mask.ivlan);
1263 fwr->ovlan = htons(f->fs.val.ovlan);
1264 fwr->ovlanm = htons(f->fs.mask.ovlan);
1265 memcpy(fwr->lip, f->fs.val.lip, sizeof(fwr->lip));
1266 memcpy(fwr->lipm, f->fs.mask.lip, sizeof(fwr->lipm));
1267 memcpy(fwr->fip, f->fs.val.fip, sizeof(fwr->fip));
1268 memcpy(fwr->fipm, f->fs.mask.fip, sizeof(fwr->fipm));
1269 fwr->lp = htons(f->fs.val.lport);
1270 fwr->lpm = htons(f->fs.mask.lport);
1271 fwr->fp = htons(f->fs.val.fport);
1272 fwr->fpm = htons(f->fs.mask.fport);
1273 if (f->fs.newsmac)
1274 memcpy(fwr->sma, f->fs.smac, sizeof(fwr->sma));
1275
1276 /* Mark the filter as "pending" and ship off the Filter Work Request.
1277 * When we get the Work Request Reply we'll clear the pending status.
1278 */
1279 f->pending = 1;
1280 set_wr_txq(skb, CPL_PRIORITY_CONTROL, f->fs.val.iport & 0x3);
1281 t4_ofld_send(adapter, skb);
1282 return 0;
1283}
1284
1285/* Delete the filter at a specified index.
1286 */
1287static int del_filter_wr(struct adapter *adapter, int fidx)
1288{
1289 struct filter_entry *f = &adapter->tids.ftid_tab[fidx];
1290 struct sk_buff *skb;
1291 struct fw_filter_wr *fwr;
1292 unsigned int len, ftid;
1293
1294 len = sizeof(*fwr);
1295 ftid = adapter->tids.ftid_base + fidx;
1296
Michal Hockof72f1162015-04-14 13:24:33 -07001297 skb = alloc_skb(len, GFP_KERNEL);
1298 if (!skb)
1299 return -ENOMEM;
1300
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001301 fwr = (struct fw_filter_wr *)__skb_put(skb, len);
1302 t4_mk_filtdelwr(ftid, fwr, adapter->sge.fw_evtq.abs_id);
1303
1304 /* Mark the filter as "pending" and ship off the Filter Work Request.
1305 * When we get the Work Request Reply we'll clear the pending status.
1306 */
1307 f->pending = 1;
1308 t4_mgmt_tx(adapter, skb);
1309 return 0;
1310}
1311
Anish Bhatt688848b2014-06-19 21:37:13 -07001312static u16 cxgb_select_queue(struct net_device *dev, struct sk_buff *skb,
1313 void *accel_priv, select_queue_fallback_t fallback)
1314{
1315 int txq;
1316
1317#ifdef CONFIG_CHELSIO_T4_DCB
1318 /* If a Data Center Bridging has been successfully negotiated on this
1319 * link then we'll use the skb's priority to map it to a TX Queue.
1320 * The skb's priority is determined via the VLAN Tag Priority Code
1321 * Point field.
1322 */
1323 if (cxgb4_dcb_enabled(dev)) {
1324 u16 vlan_tci;
1325 int err;
1326
1327 err = vlan_get_tag(skb, &vlan_tci);
1328 if (unlikely(err)) {
1329 if (net_ratelimit())
1330 netdev_warn(dev,
1331 "TX Packet without VLAN Tag on DCB Link\n");
1332 txq = 0;
1333 } else {
1334 txq = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
Varun Prakash84a200b2015-03-24 19:14:46 +05301335#ifdef CONFIG_CHELSIO_T4_FCOE
1336 if (skb->protocol == htons(ETH_P_FCOE))
1337 txq = skb->priority & 0x7;
1338#endif /* CONFIG_CHELSIO_T4_FCOE */
Anish Bhatt688848b2014-06-19 21:37:13 -07001339 }
1340 return txq;
1341 }
1342#endif /* CONFIG_CHELSIO_T4_DCB */
1343
1344 if (select_queue) {
1345 txq = (skb_rx_queue_recorded(skb)
1346 ? skb_get_rx_queue(skb)
1347 : smp_processor_id());
1348
1349 while (unlikely(txq >= dev->real_num_tx_queues))
1350 txq -= dev->real_num_tx_queues;
1351
1352 return txq;
1353 }
1354
1355 return fallback(dev, skb) % dev->real_num_tx_queues;
1356}
1357
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001358static int closest_timer(const struct sge *s, int time)
1359{
1360 int i, delta, match = 0, min_delta = INT_MAX;
1361
1362 for (i = 0; i < ARRAY_SIZE(s->timer_val); i++) {
1363 delta = time - s->timer_val[i];
1364 if (delta < 0)
1365 delta = -delta;
1366 if (delta < min_delta) {
1367 min_delta = delta;
1368 match = i;
1369 }
1370 }
1371 return match;
1372}
1373
1374static int closest_thres(const struct sge *s, int thres)
1375{
1376 int i, delta, match = 0, min_delta = INT_MAX;
1377
1378 for (i = 0; i < ARRAY_SIZE(s->counter_val); i++) {
1379 delta = thres - s->counter_val[i];
1380 if (delta < 0)
1381 delta = -delta;
1382 if (delta < min_delta) {
1383 min_delta = delta;
1384 match = i;
1385 }
1386 }
1387 return match;
1388}
1389
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001390/**
Hariprasad Shenai812034f2015-04-06 20:23:23 +05301391 * cxgb4_set_rspq_intr_params - set a queue's interrupt holdoff parameters
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001392 * @q: the Rx queue
1393 * @us: the hold-off time in us, or 0 to disable timer
1394 * @cnt: the hold-off packet count, or 0 to disable counter
1395 *
1396 * Sets an Rx queue's interrupt hold-off time and packet count. At least
1397 * one of the two needs to be enabled for the queue to generate interrupts.
1398 */
Hariprasad Shenai812034f2015-04-06 20:23:23 +05301399int cxgb4_set_rspq_intr_params(struct sge_rspq *q,
1400 unsigned int us, unsigned int cnt)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001401{
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05301402 struct adapter *adap = q->adap;
1403
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001404 if ((us | cnt) == 0)
1405 cnt = 1;
1406
1407 if (cnt) {
1408 int err;
1409 u32 v, new_idx;
1410
1411 new_idx = closest_thres(&adap->sge, cnt);
1412 if (q->desc && q->pktcnt_idx != new_idx) {
1413 /* the queue has already been created, update it */
Hariprasad Shenai51678652014-11-21 12:52:02 +05301414 v = FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
1415 FW_PARAMS_PARAM_X_V(
1416 FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH) |
1417 FW_PARAMS_PARAM_YZ_V(q->cntxt_id);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05301418 err = t4_set_params(adap, adap->mbox, adap->pf, 0, 1,
1419 &v, &new_idx);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001420 if (err)
1421 return err;
1422 }
1423 q->pktcnt_idx = new_idx;
1424 }
1425
1426 us = us == 0 ? 6 : closest_timer(&adap->sge, us);
Hariprasad Shenai1ecc7b72015-05-12 04:43:43 +05301427 q->intr_params = QINTR_TIMER_IDX_V(us) | QINTR_CNT_EN_V(cnt > 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001428 return 0;
1429}
1430
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001431static int cxgb_set_features(struct net_device *dev, netdev_features_t features)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001432{
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001433 const struct port_info *pi = netdev_priv(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001434 netdev_features_t changed = dev->features ^ features;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001435 int err;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001436
Patrick McHardyf6469682013-04-19 02:04:27 +00001437 if (!(changed & NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001438 return 0;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001439
Hariprasad Shenaib2612722015-05-27 22:30:24 +05301440 err = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, -1,
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001441 -1, -1, -1,
Patrick McHardyf6469682013-04-19 02:04:27 +00001442 !!(features & NETIF_F_HW_VLAN_CTAG_RX), true);
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001443 if (unlikely(err))
Patrick McHardyf6469682013-04-19 02:04:27 +00001444 dev->features = features ^ NETIF_F_HW_VLAN_CTAG_RX;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001445 return err;
Dimitris Michailidis87b6cf52010-04-27 16:22:42 -07001446}
1447
Bill Pemberton91744942012-12-03 09:23:02 -05001448static int setup_debugfs(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001449{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001450 if (IS_ERR_OR_NULL(adap->debugfs_root))
1451 return -1;
1452
Hariprasad Shenaifd88b312014-11-07 09:35:23 +05301453#ifdef CONFIG_DEBUG_FS
1454 t4_setup_debugfs(adap);
1455#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001456 return 0;
1457}
1458
1459/*
1460 * upper-layer driver support
1461 */
1462
1463/*
1464 * Allocate an active-open TID and set it to the supplied value.
1465 */
1466int cxgb4_alloc_atid(struct tid_info *t, void *data)
1467{
1468 int atid = -1;
1469
1470 spin_lock_bh(&t->atid_lock);
1471 if (t->afree) {
1472 union aopen_entry *p = t->afree;
1473
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001474 atid = (p - t->atid_tab) + t->atid_base;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001475 t->afree = p->next;
1476 p->data = data;
1477 t->atids_in_use++;
1478 }
1479 spin_unlock_bh(&t->atid_lock);
1480 return atid;
1481}
1482EXPORT_SYMBOL(cxgb4_alloc_atid);
1483
1484/*
1485 * Release an active-open TID.
1486 */
1487void cxgb4_free_atid(struct tid_info *t, unsigned int atid)
1488{
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001489 union aopen_entry *p = &t->atid_tab[atid - t->atid_base];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001490
1491 spin_lock_bh(&t->atid_lock);
1492 p->next = t->afree;
1493 t->afree = p;
1494 t->atids_in_use--;
1495 spin_unlock_bh(&t->atid_lock);
1496}
1497EXPORT_SYMBOL(cxgb4_free_atid);
1498
1499/*
1500 * Allocate a server TID and set it to the supplied value.
1501 */
1502int cxgb4_alloc_stid(struct tid_info *t, int family, void *data)
1503{
1504 int stid;
1505
1506 spin_lock_bh(&t->stid_lock);
1507 if (family == PF_INET) {
1508 stid = find_first_zero_bit(t->stid_bmap, t->nstids);
1509 if (stid < t->nstids)
1510 __set_bit(stid, t->stid_bmap);
1511 else
1512 stid = -1;
1513 } else {
1514 stid = bitmap_find_free_region(t->stid_bmap, t->nstids, 2);
1515 if (stid < 0)
1516 stid = -1;
1517 }
1518 if (stid >= 0) {
1519 t->stid_tab[stid].data = data;
1520 stid += t->stid_base;
Kumar Sanghvi15f63b72013-12-18 16:38:22 +05301521 /* IPv6 requires max of 520 bits or 16 cells in TCAM
1522 * This is equivalent to 4 TIDs. With CLIP enabled it
1523 * needs 2 TIDs.
1524 */
1525 if (family == PF_INET)
1526 t->stids_in_use++;
1527 else
1528 t->stids_in_use += 4;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001529 }
1530 spin_unlock_bh(&t->stid_lock);
1531 return stid;
1532}
1533EXPORT_SYMBOL(cxgb4_alloc_stid);
1534
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001535/* Allocate a server filter TID and set it to the supplied value.
1536 */
1537int cxgb4_alloc_sftid(struct tid_info *t, int family, void *data)
1538{
1539 int stid;
1540
1541 spin_lock_bh(&t->stid_lock);
1542 if (family == PF_INET) {
1543 stid = find_next_zero_bit(t->stid_bmap,
1544 t->nstids + t->nsftids, t->nstids);
1545 if (stid < (t->nstids + t->nsftids))
1546 __set_bit(stid, t->stid_bmap);
1547 else
1548 stid = -1;
1549 } else {
1550 stid = -1;
1551 }
1552 if (stid >= 0) {
1553 t->stid_tab[stid].data = data;
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05301554 stid -= t->nstids;
1555 stid += t->sftid_base;
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301556 t->sftids_in_use++;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001557 }
1558 spin_unlock_bh(&t->stid_lock);
1559 return stid;
1560}
1561EXPORT_SYMBOL(cxgb4_alloc_sftid);
1562
1563/* Release a server TID.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001564 */
1565void cxgb4_free_stid(struct tid_info *t, unsigned int stid, int family)
1566{
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05301567 /* Is it a server filter TID? */
1568 if (t->nsftids && (stid >= t->sftid_base)) {
1569 stid -= t->sftid_base;
1570 stid += t->nstids;
1571 } else {
1572 stid -= t->stid_base;
1573 }
1574
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001575 spin_lock_bh(&t->stid_lock);
1576 if (family == PF_INET)
1577 __clear_bit(stid, t->stid_bmap);
1578 else
1579 bitmap_release_region(t->stid_bmap, stid, 2);
1580 t->stid_tab[stid].data = NULL;
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301581 if (stid < t->nstids) {
1582 if (family == PF_INET)
1583 t->stids_in_use--;
1584 else
1585 t->stids_in_use -= 4;
1586 } else {
1587 t->sftids_in_use--;
1588 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001589 spin_unlock_bh(&t->stid_lock);
1590}
1591EXPORT_SYMBOL(cxgb4_free_stid);
1592
1593/*
1594 * Populate a TID_RELEASE WR. Caller must properly size the skb.
1595 */
1596static void mk_tid_release(struct sk_buff *skb, unsigned int chan,
1597 unsigned int tid)
1598{
1599 struct cpl_tid_release *req;
1600
1601 set_wr_txq(skb, CPL_PRIORITY_SETUP, chan);
1602 req = (struct cpl_tid_release *)__skb_put(skb, sizeof(*req));
1603 INIT_TP_WR(req, tid);
1604 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_TID_RELEASE, tid));
1605}
1606
1607/*
1608 * Queue a TID release request and if necessary schedule a work queue to
1609 * process it.
1610 */
stephen hemminger31b9c192010-10-18 05:39:18 +00001611static void cxgb4_queue_tid_release(struct tid_info *t, unsigned int chan,
1612 unsigned int tid)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001613{
1614 void **p = &t->tid_tab[tid];
1615 struct adapter *adap = container_of(t, struct adapter, tids);
1616
1617 spin_lock_bh(&adap->tid_release_lock);
1618 *p = adap->tid_release_head;
1619 /* Low 2 bits encode the Tx channel number */
1620 adap->tid_release_head = (void **)((uintptr_t)p | chan);
1621 if (!adap->tid_release_task_busy) {
1622 adap->tid_release_task_busy = true;
Anish Bhatt29aaee62014-08-20 13:44:06 -07001623 queue_work(adap->workq, &adap->tid_release_task);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001624 }
1625 spin_unlock_bh(&adap->tid_release_lock);
1626}
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001627
1628/*
1629 * Process the list of pending TID release requests.
1630 */
1631static void process_tid_release_list(struct work_struct *work)
1632{
1633 struct sk_buff *skb;
1634 struct adapter *adap;
1635
1636 adap = container_of(work, struct adapter, tid_release_task);
1637
1638 spin_lock_bh(&adap->tid_release_lock);
1639 while (adap->tid_release_head) {
1640 void **p = adap->tid_release_head;
1641 unsigned int chan = (uintptr_t)p & 3;
1642 p = (void *)p - chan;
1643
1644 adap->tid_release_head = *p;
1645 *p = NULL;
1646 spin_unlock_bh(&adap->tid_release_lock);
1647
1648 while (!(skb = alloc_skb(sizeof(struct cpl_tid_release),
1649 GFP_KERNEL)))
1650 schedule_timeout_uninterruptible(1);
1651
1652 mk_tid_release(skb, chan, p - adap->tids.tid_tab);
1653 t4_ofld_send(adap, skb);
1654 spin_lock_bh(&adap->tid_release_lock);
1655 }
1656 adap->tid_release_task_busy = false;
1657 spin_unlock_bh(&adap->tid_release_lock);
1658}
1659
1660/*
1661 * Release a TID and inform HW. If we are unable to allocate the release
1662 * message we defer to a work queue.
1663 */
1664void cxgb4_remove_tid(struct tid_info *t, unsigned int chan, unsigned int tid)
1665{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001666 struct sk_buff *skb;
1667 struct adapter *adap = container_of(t, struct adapter, tids);
1668
Hariprasad Shenai9a1bb9f2015-08-12 16:55:05 +05301669 WARN_ON(tid >= t->ntids);
1670
1671 if (t->tid_tab[tid]) {
1672 t->tid_tab[tid] = NULL;
1673 if (t->hash_base && (tid >= t->hash_base))
1674 atomic_dec(&t->hash_tids_in_use);
1675 else
1676 atomic_dec(&t->tids_in_use);
1677 }
1678
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001679 skb = alloc_skb(sizeof(struct cpl_tid_release), GFP_ATOMIC);
1680 if (likely(skb)) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001681 mk_tid_release(skb, chan, tid);
1682 t4_ofld_send(adap, skb);
1683 } else
1684 cxgb4_queue_tid_release(t, chan, tid);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001685}
1686EXPORT_SYMBOL(cxgb4_remove_tid);
1687
1688/*
1689 * Allocate and initialize the TID tables. Returns 0 on success.
1690 */
1691static int tid_init(struct tid_info *t)
1692{
1693 size_t size;
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001694 unsigned int stid_bmap_size;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001695 unsigned int natids = t->natids;
Kumar Sanghvib6f8eae2013-12-18 16:38:19 +05301696 struct adapter *adap = container_of(t, struct adapter, tids);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001697
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001698 stid_bmap_size = BITS_TO_LONGS(t->nstids + t->nsftids);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001699 size = t->ntids * sizeof(*t->tid_tab) +
1700 natids * sizeof(*t->atid_tab) +
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001701 t->nstids * sizeof(*t->stid_tab) +
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001702 t->nsftids * sizeof(*t->stid_tab) +
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001703 stid_bmap_size * sizeof(long) +
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001704 t->nftids * sizeof(*t->ftid_tab) +
1705 t->nsftids * sizeof(*t->ftid_tab);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001706
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001707 t->tid_tab = t4_alloc_mem(size);
1708 if (!t->tid_tab)
1709 return -ENOMEM;
1710
1711 t->atid_tab = (union aopen_entry *)&t->tid_tab[t->ntids];
1712 t->stid_tab = (struct serv_entry *)&t->atid_tab[natids];
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001713 t->stid_bmap = (unsigned long *)&t->stid_tab[t->nstids + t->nsftids];
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001714 t->ftid_tab = (struct filter_entry *)&t->stid_bmap[stid_bmap_size];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001715 spin_lock_init(&t->stid_lock);
1716 spin_lock_init(&t->atid_lock);
1717
1718 t->stids_in_use = 0;
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301719 t->sftids_in_use = 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001720 t->afree = NULL;
1721 t->atids_in_use = 0;
1722 atomic_set(&t->tids_in_use, 0);
Hariprasad Shenai9a1bb9f2015-08-12 16:55:05 +05301723 atomic_set(&t->hash_tids_in_use, 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001724
1725 /* Setup the free list for atid_tab and clear the stid bitmap. */
1726 if (natids) {
1727 while (--natids)
1728 t->atid_tab[natids - 1].next = &t->atid_tab[natids];
1729 t->afree = t->atid_tab;
1730 }
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001731 bitmap_zero(t->stid_bmap, t->nstids + t->nsftids);
Kumar Sanghvib6f8eae2013-12-18 16:38:19 +05301732 /* Reserve stid 0 for T4/T5 adapters */
1733 if (!t->stid_base &&
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05301734 (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5))
Kumar Sanghvib6f8eae2013-12-18 16:38:19 +05301735 __set_bit(0, t->stid_bmap);
1736
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001737 return 0;
1738}
1739
1740/**
1741 * cxgb4_create_server - create an IP server
1742 * @dev: the device
1743 * @stid: the server TID
1744 * @sip: local IP address to bind server to
1745 * @sport: the server's TCP port
1746 * @queue: queue to direct messages from this server to
1747 *
1748 * Create an IP server for the given port and address.
1749 * Returns <0 on error and one of the %NET_XMIT_* values on success.
1750 */
1751int cxgb4_create_server(const struct net_device *dev, unsigned int stid,
Vipul Pandya793dad92012-12-10 09:30:56 +00001752 __be32 sip, __be16 sport, __be16 vlan,
1753 unsigned int queue)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001754{
1755 unsigned int chan;
1756 struct sk_buff *skb;
1757 struct adapter *adap;
1758 struct cpl_pass_open_req *req;
Vipul Pandya80f40c12013-07-04 16:10:45 +05301759 int ret;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001760
1761 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1762 if (!skb)
1763 return -ENOMEM;
1764
1765 adap = netdev2adap(dev);
1766 req = (struct cpl_pass_open_req *)__skb_put(skb, sizeof(*req));
1767 INIT_TP_WR(req, 0);
1768 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ, stid));
1769 req->local_port = sport;
1770 req->peer_port = htons(0);
1771 req->local_ip = sip;
1772 req->peer_ip = htonl(0);
Dimitris Michailidise46dab42010-08-23 17:20:58 +00001773 chan = rxq_to_chan(&adap->sge, queue);
Anish Bhattd7990b02014-11-12 17:15:57 -08001774 req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
Hariprasad Shenai6c53e932015-01-08 21:38:15 -08001775 req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
1776 SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301777 ret = t4_mgmt_tx(adap, skb);
1778 return net_xmit_eval(ret);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001779}
1780EXPORT_SYMBOL(cxgb4_create_server);
1781
Vipul Pandya80f40c12013-07-04 16:10:45 +05301782/* cxgb4_create_server6 - create an IPv6 server
1783 * @dev: the device
1784 * @stid: the server TID
1785 * @sip: local IPv6 address to bind server to
1786 * @sport: the server's TCP port
1787 * @queue: queue to direct messages from this server to
1788 *
1789 * Create an IPv6 server for the given port and address.
1790 * Returns <0 on error and one of the %NET_XMIT_* values on success.
1791 */
1792int cxgb4_create_server6(const struct net_device *dev, unsigned int stid,
1793 const struct in6_addr *sip, __be16 sport,
1794 unsigned int queue)
1795{
1796 unsigned int chan;
1797 struct sk_buff *skb;
1798 struct adapter *adap;
1799 struct cpl_pass_open_req6 *req;
1800 int ret;
1801
1802 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1803 if (!skb)
1804 return -ENOMEM;
1805
1806 adap = netdev2adap(dev);
1807 req = (struct cpl_pass_open_req6 *)__skb_put(skb, sizeof(*req));
1808 INIT_TP_WR(req, 0);
1809 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ6, stid));
1810 req->local_port = sport;
1811 req->peer_port = htons(0);
1812 req->local_ip_hi = *(__be64 *)(sip->s6_addr);
1813 req->local_ip_lo = *(__be64 *)(sip->s6_addr + 8);
1814 req->peer_ip_hi = cpu_to_be64(0);
1815 req->peer_ip_lo = cpu_to_be64(0);
1816 chan = rxq_to_chan(&adap->sge, queue);
Anish Bhattd7990b02014-11-12 17:15:57 -08001817 req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
Hariprasad Shenai6c53e932015-01-08 21:38:15 -08001818 req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
1819 SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301820 ret = t4_mgmt_tx(adap, skb);
1821 return net_xmit_eval(ret);
1822}
1823EXPORT_SYMBOL(cxgb4_create_server6);
1824
1825int cxgb4_remove_server(const struct net_device *dev, unsigned int stid,
1826 unsigned int queue, bool ipv6)
1827{
1828 struct sk_buff *skb;
1829 struct adapter *adap;
1830 struct cpl_close_listsvr_req *req;
1831 int ret;
1832
1833 adap = netdev2adap(dev);
1834
1835 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1836 if (!skb)
1837 return -ENOMEM;
1838
1839 req = (struct cpl_close_listsvr_req *)__skb_put(skb, sizeof(*req));
1840 INIT_TP_WR(req, 0);
1841 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_CLOSE_LISTSRV_REQ, stid));
Hariprasad Shenaibdc590b2015-01-08 21:38:16 -08001842 req->reply_ctrl = htons(NO_REPLY_V(0) | (ipv6 ? LISTSVR_IPV6_V(1) :
1843 LISTSVR_IPV6_V(0)) | QUEUENO_V(queue));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301844 ret = t4_mgmt_tx(adap, skb);
1845 return net_xmit_eval(ret);
1846}
1847EXPORT_SYMBOL(cxgb4_remove_server);
1848
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001849/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001850 * cxgb4_best_mtu - find the entry in the MTU table closest to an MTU
1851 * @mtus: the HW MTU table
1852 * @mtu: the target MTU
1853 * @idx: index of selected entry in the MTU table
1854 *
1855 * Returns the index and the value in the HW MTU table that is closest to
1856 * but does not exceed @mtu, unless @mtu is smaller than any value in the
1857 * table, in which case that smallest available value is selected.
1858 */
1859unsigned int cxgb4_best_mtu(const unsigned short *mtus, unsigned short mtu,
1860 unsigned int *idx)
1861{
1862 unsigned int i = 0;
1863
1864 while (i < NMTUS - 1 && mtus[i + 1] <= mtu)
1865 ++i;
1866 if (idx)
1867 *idx = i;
1868 return mtus[i];
1869}
1870EXPORT_SYMBOL(cxgb4_best_mtu);
1871
1872/**
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05301873 * cxgb4_best_aligned_mtu - find best MTU, [hopefully] data size aligned
1874 * @mtus: the HW MTU table
1875 * @header_size: Header Size
1876 * @data_size_max: maximum Data Segment Size
1877 * @data_size_align: desired Data Segment Size Alignment (2^N)
1878 * @mtu_idxp: HW MTU Table Index return value pointer (possibly NULL)
1879 *
1880 * Similar to cxgb4_best_mtu() but instead of searching the Hardware
1881 * MTU Table based solely on a Maximum MTU parameter, we break that
1882 * parameter up into a Header Size and Maximum Data Segment Size, and
1883 * provide a desired Data Segment Size Alignment. If we find an MTU in
1884 * the Hardware MTU Table which will result in a Data Segment Size with
1885 * the requested alignment _and_ that MTU isn't "too far" from the
1886 * closest MTU, then we'll return that rather than the closest MTU.
1887 */
1888unsigned int cxgb4_best_aligned_mtu(const unsigned short *mtus,
1889 unsigned short header_size,
1890 unsigned short data_size_max,
1891 unsigned short data_size_align,
1892 unsigned int *mtu_idxp)
1893{
1894 unsigned short max_mtu = header_size + data_size_max;
1895 unsigned short data_size_align_mask = data_size_align - 1;
1896 int mtu_idx, aligned_mtu_idx;
1897
1898 /* Scan the MTU Table till we find an MTU which is larger than our
1899 * Maximum MTU or we reach the end of the table. Along the way,
1900 * record the last MTU found, if any, which will result in a Data
1901 * Segment Length matching the requested alignment.
1902 */
1903 for (mtu_idx = 0, aligned_mtu_idx = -1; mtu_idx < NMTUS; mtu_idx++) {
1904 unsigned short data_size = mtus[mtu_idx] - header_size;
1905
1906 /* If this MTU minus the Header Size would result in a
1907 * Data Segment Size of the desired alignment, remember it.
1908 */
1909 if ((data_size & data_size_align_mask) == 0)
1910 aligned_mtu_idx = mtu_idx;
1911
1912 /* If we're not at the end of the Hardware MTU Table and the
1913 * next element is larger than our Maximum MTU, drop out of
1914 * the loop.
1915 */
1916 if (mtu_idx+1 < NMTUS && mtus[mtu_idx+1] > max_mtu)
1917 break;
1918 }
1919
1920 /* If we fell out of the loop because we ran to the end of the table,
1921 * then we just have to use the last [largest] entry.
1922 */
1923 if (mtu_idx == NMTUS)
1924 mtu_idx--;
1925
1926 /* If we found an MTU which resulted in the requested Data Segment
1927 * Length alignment and that's "not far" from the largest MTU which is
1928 * less than or equal to the maximum MTU, then use that.
1929 */
1930 if (aligned_mtu_idx >= 0 &&
1931 mtu_idx - aligned_mtu_idx <= 1)
1932 mtu_idx = aligned_mtu_idx;
1933
1934 /* If the caller has passed in an MTU Index pointer, pass the
1935 * MTU Index back. Return the MTU value.
1936 */
1937 if (mtu_idxp)
1938 *mtu_idxp = mtu_idx;
1939 return mtus[mtu_idx];
1940}
1941EXPORT_SYMBOL(cxgb4_best_aligned_mtu);
1942
1943/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001944 * cxgb4_port_chan - get the HW channel of a port
1945 * @dev: the net device for the port
1946 *
1947 * Return the HW Tx channel of the given port.
1948 */
1949unsigned int cxgb4_port_chan(const struct net_device *dev)
1950{
1951 return netdev2pinfo(dev)->tx_chan;
1952}
1953EXPORT_SYMBOL(cxgb4_port_chan);
1954
Vipul Pandya881806b2012-05-18 15:29:24 +05301955unsigned int cxgb4_dbfifo_count(const struct net_device *dev, int lpfifo)
1956{
1957 struct adapter *adap = netdev2adap(dev);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001958 u32 v1, v2, lp_count, hp_count;
Vipul Pandya881806b2012-05-18 15:29:24 +05301959
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301960 v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
1961 v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05301962 if (is_t4(adap->params.chip)) {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301963 lp_count = LP_COUNT_G(v1);
1964 hp_count = HP_COUNT_G(v1);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001965 } else {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301966 lp_count = LP_COUNT_T5_G(v1);
1967 hp_count = HP_COUNT_T5_G(v2);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001968 }
1969 return lpfifo ? lp_count : hp_count;
Vipul Pandya881806b2012-05-18 15:29:24 +05301970}
1971EXPORT_SYMBOL(cxgb4_dbfifo_count);
1972
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001973/**
1974 * cxgb4_port_viid - get the VI id of a port
1975 * @dev: the net device for the port
1976 *
1977 * Return the VI id of the given port.
1978 */
1979unsigned int cxgb4_port_viid(const struct net_device *dev)
1980{
1981 return netdev2pinfo(dev)->viid;
1982}
1983EXPORT_SYMBOL(cxgb4_port_viid);
1984
1985/**
1986 * cxgb4_port_idx - get the index of a port
1987 * @dev: the net device for the port
1988 *
1989 * Return the index of the given port.
1990 */
1991unsigned int cxgb4_port_idx(const struct net_device *dev)
1992{
1993 return netdev2pinfo(dev)->port_id;
1994}
1995EXPORT_SYMBOL(cxgb4_port_idx);
1996
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001997void cxgb4_get_tcp_stats(struct pci_dev *pdev, struct tp_tcp_stats *v4,
1998 struct tp_tcp_stats *v6)
1999{
2000 struct adapter *adap = pci_get_drvdata(pdev);
2001
2002 spin_lock(&adap->stats_lock);
2003 t4_tp_get_tcp_stats(adap, v4, v6);
2004 spin_unlock(&adap->stats_lock);
2005}
2006EXPORT_SYMBOL(cxgb4_get_tcp_stats);
2007
2008void cxgb4_iscsi_init(struct net_device *dev, unsigned int tag_mask,
2009 const unsigned int *pgsz_order)
2010{
2011 struct adapter *adap = netdev2adap(dev);
2012
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302013 t4_write_reg(adap, ULP_RX_ISCSI_TAGMASK_A, tag_mask);
2014 t4_write_reg(adap, ULP_RX_ISCSI_PSZ_A, HPZ0_V(pgsz_order[0]) |
2015 HPZ1_V(pgsz_order[1]) | HPZ2_V(pgsz_order[2]) |
2016 HPZ3_V(pgsz_order[3]));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002017}
2018EXPORT_SYMBOL(cxgb4_iscsi_init);
2019
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302020int cxgb4_flush_eq_cache(struct net_device *dev)
2021{
2022 struct adapter *adap = netdev2adap(dev);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302023
Hariprasad Shenai5d700ec2015-06-05 14:24:48 +05302024 return t4_sge_ctxt_flush(adap, adap->mbox);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302025}
2026EXPORT_SYMBOL(cxgb4_flush_eq_cache);
2027
2028static int read_eq_indices(struct adapter *adap, u16 qid, u16 *pidx, u16 *cidx)
2029{
Hariprasad Shenaif061de422015-01-05 16:30:44 +05302030 u32 addr = t4_read_reg(adap, SGE_DBQ_CTXT_BADDR_A) + 24 * qid + 8;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302031 __be64 indices;
2032 int ret;
2033
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05302034 spin_lock(&adap->win0_lock);
2035 ret = t4_memory_rw(adap, 0, MEM_EDC0, addr,
2036 sizeof(indices), (__be32 *)&indices,
2037 T4_MEMORY_READ);
2038 spin_unlock(&adap->win0_lock);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302039 if (!ret) {
Vipul Pandya404d9e32012-10-08 02:59:43 +00002040 *cidx = (be64_to_cpu(indices) >> 25) & 0xffff;
2041 *pidx = (be64_to_cpu(indices) >> 9) & 0xffff;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302042 }
2043 return ret;
2044}
2045
2046int cxgb4_sync_txq_pidx(struct net_device *dev, u16 qid, u16 pidx,
2047 u16 size)
2048{
2049 struct adapter *adap = netdev2adap(dev);
2050 u16 hw_pidx, hw_cidx;
2051 int ret;
2052
2053 ret = read_eq_indices(adap, qid, &hw_pidx, &hw_cidx);
2054 if (ret)
2055 goto out;
2056
2057 if (pidx != hw_pidx) {
2058 u16 delta;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302059 u32 val;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302060
2061 if (pidx >= hw_pidx)
2062 delta = pidx - hw_pidx;
2063 else
2064 delta = size - hw_pidx + pidx;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302065
2066 if (is_t4(adap->params.chip))
2067 val = PIDX_V(delta);
2068 else
2069 val = PIDX_T5_V(delta);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302070 wmb();
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302071 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
2072 QID_V(qid) | val);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302073 }
2074out:
2075 return ret;
2076}
2077EXPORT_SYMBOL(cxgb4_sync_txq_pidx);
2078
Hariprasad Shenai031cf472014-07-14 21:34:53 +05302079int cxgb4_read_tpte(struct net_device *dev, u32 stag, __be32 *tpte)
2080{
2081 struct adapter *adap;
2082 u32 offset, memtype, memaddr;
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +05302083 u32 edc0_size, edc1_size, mc0_size, mc1_size, size;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05302084 u32 edc0_end, edc1_end, mc0_end, mc1_end;
2085 int ret;
2086
2087 adap = netdev2adap(dev);
2088
2089 offset = ((stag >> 8) * 32) + adap->vres.stag.start;
2090
2091 /* Figure out where the offset lands in the Memory Type/Address scheme.
2092 * This code assumes that the memory is laid out starting at offset 0
2093 * with no breaks as: EDC0, EDC1, MC0, MC1. All cards have both EDC0
2094 * and EDC1. Some cards will have neither MC0 nor MC1, most cards have
2095 * MC0, and some have both MC0 and MC1.
2096 */
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +05302097 size = t4_read_reg(adap, MA_EDRAM0_BAR_A);
2098 edc0_size = EDRAM0_SIZE_G(size) << 20;
2099 size = t4_read_reg(adap, MA_EDRAM1_BAR_A);
2100 edc1_size = EDRAM1_SIZE_G(size) << 20;
2101 size = t4_read_reg(adap, MA_EXT_MEMORY0_BAR_A);
2102 mc0_size = EXT_MEM0_SIZE_G(size) << 20;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05302103
2104 edc0_end = edc0_size;
2105 edc1_end = edc0_end + edc1_size;
2106 mc0_end = edc1_end + mc0_size;
2107
2108 if (offset < edc0_end) {
2109 memtype = MEM_EDC0;
2110 memaddr = offset;
2111 } else if (offset < edc1_end) {
2112 memtype = MEM_EDC1;
2113 memaddr = offset - edc0_end;
2114 } else {
2115 if (offset < mc0_end) {
2116 memtype = MEM_MC0;
2117 memaddr = offset - edc1_end;
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302118 } else if (is_t5(adap->params.chip)) {
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +05302119 size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
2120 mc1_size = EXT_MEM1_SIZE_G(size) << 20;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05302121 mc1_end = mc0_end + mc1_size;
2122 if (offset < mc1_end) {
2123 memtype = MEM_MC1;
2124 memaddr = offset - mc0_end;
2125 } else {
2126 /* offset beyond the end of any memory */
2127 goto err;
2128 }
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302129 } else {
2130 /* T4/T6 only has a single memory channel */
2131 goto err;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05302132 }
2133 }
2134
2135 spin_lock(&adap->win0_lock);
2136 ret = t4_memory_rw(adap, 0, memtype, memaddr, 32, tpte, T4_MEMORY_READ);
2137 spin_unlock(&adap->win0_lock);
2138 return ret;
2139
2140err:
2141 dev_err(adap->pdev_dev, "stag %#x, offset %#x out of range\n",
2142 stag, offset);
2143 return -EINVAL;
2144}
2145EXPORT_SYMBOL(cxgb4_read_tpte);
2146
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05302147u64 cxgb4_read_sge_timestamp(struct net_device *dev)
2148{
2149 u32 hi, lo;
2150 struct adapter *adap;
2151
2152 adap = netdev2adap(dev);
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302153 lo = t4_read_reg(adap, SGE_TIMESTAMP_LO_A);
2154 hi = TSVAL_G(t4_read_reg(adap, SGE_TIMESTAMP_HI_A));
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05302155
2156 return ((u64)hi << 32) | (u64)lo;
2157}
2158EXPORT_SYMBOL(cxgb4_read_sge_timestamp);
2159
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302160int cxgb4_bar2_sge_qregs(struct net_device *dev,
2161 unsigned int qid,
2162 enum cxgb4_bar2_qtype qtype,
Hariprasad S66cf1882015-06-09 18:23:11 +05302163 int user,
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302164 u64 *pbar2_qoffset,
2165 unsigned int *pbar2_qid)
2166{
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302167 return t4_bar2_sge_qregs(netdev2adap(dev),
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302168 qid,
2169 (qtype == CXGB4_BAR2_QTYPE_EGRESS
2170 ? T4_BAR2_QTYPE_EGRESS
2171 : T4_BAR2_QTYPE_INGRESS),
Hariprasad S66cf1882015-06-09 18:23:11 +05302172 user,
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302173 pbar2_qoffset,
2174 pbar2_qid);
2175}
2176EXPORT_SYMBOL(cxgb4_bar2_sge_qregs);
2177
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002178static struct pci_driver cxgb4_driver;
2179
2180static void check_neigh_update(struct neighbour *neigh)
2181{
2182 const struct device *parent;
2183 const struct net_device *netdev = neigh->dev;
2184
2185 if (netdev->priv_flags & IFF_802_1Q_VLAN)
2186 netdev = vlan_dev_real_dev(netdev);
2187 parent = netdev->dev.parent;
2188 if (parent && parent->driver == &cxgb4_driver.driver)
2189 t4_l2t_update(dev_get_drvdata(parent), neigh);
2190}
2191
2192static int netevent_cb(struct notifier_block *nb, unsigned long event,
2193 void *data)
2194{
2195 switch (event) {
2196 case NETEVENT_NEIGH_UPDATE:
2197 check_neigh_update(data);
2198 break;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002199 case NETEVENT_REDIRECT:
2200 default:
2201 break;
2202 }
2203 return 0;
2204}
2205
2206static bool netevent_registered;
2207static struct notifier_block cxgb4_netevent_nb = {
2208 .notifier_call = netevent_cb
2209};
2210
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302211static void drain_db_fifo(struct adapter *adap, int usecs)
2212{
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002213 u32 v1, v2, lp_count, hp_count;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302214
2215 do {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05302216 v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
2217 v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302218 if (is_t4(adap->params.chip)) {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05302219 lp_count = LP_COUNT_G(v1);
2220 hp_count = HP_COUNT_G(v1);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002221 } else {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05302222 lp_count = LP_COUNT_T5_G(v1);
2223 hp_count = HP_COUNT_T5_G(v2);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002224 }
2225
2226 if (lp_count == 0 && hp_count == 0)
2227 break;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302228 set_current_state(TASK_UNINTERRUPTIBLE);
2229 schedule_timeout(usecs_to_jiffies(usecs));
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302230 } while (1);
2231}
2232
2233static void disable_txq_db(struct sge_txq *q)
2234{
Steve Wise05eb2382014-03-14 21:52:08 +05302235 unsigned long flags;
2236
2237 spin_lock_irqsave(&q->db_lock, flags);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302238 q->db_disabled = 1;
Steve Wise05eb2382014-03-14 21:52:08 +05302239 spin_unlock_irqrestore(&q->db_lock, flags);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302240}
2241
Steve Wise05eb2382014-03-14 21:52:08 +05302242static void enable_txq_db(struct adapter *adap, struct sge_txq *q)
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302243{
2244 spin_lock_irq(&q->db_lock);
Steve Wise05eb2382014-03-14 21:52:08 +05302245 if (q->db_pidx_inc) {
2246 /* Make sure that all writes to the TX descriptors
2247 * are committed before we tell HW about them.
2248 */
2249 wmb();
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302250 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
2251 QID_V(q->cntxt_id) | PIDX_V(q->db_pidx_inc));
Steve Wise05eb2382014-03-14 21:52:08 +05302252 q->db_pidx_inc = 0;
2253 }
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302254 q->db_disabled = 0;
2255 spin_unlock_irq(&q->db_lock);
2256}
2257
2258static void disable_dbs(struct adapter *adap)
2259{
2260 int i;
2261
2262 for_each_ethrxq(&adap->sge, i)
2263 disable_txq_db(&adap->sge.ethtxq[i].q);
2264 for_each_ofldrxq(&adap->sge, i)
2265 disable_txq_db(&adap->sge.ofldtxq[i].q);
2266 for_each_port(adap, i)
2267 disable_txq_db(&adap->sge.ctrlq[i].q);
2268}
2269
2270static void enable_dbs(struct adapter *adap)
2271{
2272 int i;
2273
2274 for_each_ethrxq(&adap->sge, i)
Steve Wise05eb2382014-03-14 21:52:08 +05302275 enable_txq_db(adap, &adap->sge.ethtxq[i].q);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302276 for_each_ofldrxq(&adap->sge, i)
Steve Wise05eb2382014-03-14 21:52:08 +05302277 enable_txq_db(adap, &adap->sge.ofldtxq[i].q);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302278 for_each_port(adap, i)
Steve Wise05eb2382014-03-14 21:52:08 +05302279 enable_txq_db(adap, &adap->sge.ctrlq[i].q);
2280}
2281
2282static void notify_rdma_uld(struct adapter *adap, enum cxgb4_control cmd)
2283{
2284 if (adap->uld_handle[CXGB4_ULD_RDMA])
2285 ulds[CXGB4_ULD_RDMA].control(adap->uld_handle[CXGB4_ULD_RDMA],
2286 cmd);
2287}
2288
2289static void process_db_full(struct work_struct *work)
2290{
2291 struct adapter *adap;
2292
2293 adap = container_of(work, struct adapter, db_full_task);
2294
2295 drain_db_fifo(adap, dbfifo_drain_delay);
2296 enable_dbs(adap);
2297 notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302298 if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
2299 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
2300 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F,
2301 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F);
2302 else
2303 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
2304 DBFIFO_LP_INT_F, DBFIFO_LP_INT_F);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302305}
2306
2307static void sync_txq_pidx(struct adapter *adap, struct sge_txq *q)
2308{
2309 u16 hw_pidx, hw_cidx;
2310 int ret;
2311
Steve Wise05eb2382014-03-14 21:52:08 +05302312 spin_lock_irq(&q->db_lock);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302313 ret = read_eq_indices(adap, (u16)q->cntxt_id, &hw_pidx, &hw_cidx);
2314 if (ret)
2315 goto out;
2316 if (q->db_pidx != hw_pidx) {
2317 u16 delta;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302318 u32 val;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302319
2320 if (q->db_pidx >= hw_pidx)
2321 delta = q->db_pidx - hw_pidx;
2322 else
2323 delta = q->size - hw_pidx + q->db_pidx;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302324
2325 if (is_t4(adap->params.chip))
2326 val = PIDX_V(delta);
2327 else
2328 val = PIDX_T5_V(delta);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302329 wmb();
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302330 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
2331 QID_V(q->cntxt_id) | val);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302332 }
2333out:
2334 q->db_disabled = 0;
Steve Wise05eb2382014-03-14 21:52:08 +05302335 q->db_pidx_inc = 0;
2336 spin_unlock_irq(&q->db_lock);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302337 if (ret)
2338 CH_WARN(adap, "DB drop recovery failed.\n");
2339}
2340static void recover_all_queues(struct adapter *adap)
2341{
2342 int i;
2343
2344 for_each_ethrxq(&adap->sge, i)
2345 sync_txq_pidx(adap, &adap->sge.ethtxq[i].q);
2346 for_each_ofldrxq(&adap->sge, i)
2347 sync_txq_pidx(adap, &adap->sge.ofldtxq[i].q);
2348 for_each_port(adap, i)
2349 sync_txq_pidx(adap, &adap->sge.ctrlq[i].q);
2350}
2351
Vipul Pandya881806b2012-05-18 15:29:24 +05302352static void process_db_drop(struct work_struct *work)
2353{
2354 struct adapter *adap;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302355
Vipul Pandya881806b2012-05-18 15:29:24 +05302356 adap = container_of(work, struct adapter, db_drop_task);
2357
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302358 if (is_t4(adap->params.chip)) {
Steve Wise05eb2382014-03-14 21:52:08 +05302359 drain_db_fifo(adap, dbfifo_drain_delay);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002360 notify_rdma_uld(adap, CXGB4_CONTROL_DB_DROP);
Steve Wise05eb2382014-03-14 21:52:08 +05302361 drain_db_fifo(adap, dbfifo_drain_delay);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002362 recover_all_queues(adap);
Steve Wise05eb2382014-03-14 21:52:08 +05302363 drain_db_fifo(adap, dbfifo_drain_delay);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002364 enable_dbs(adap);
Steve Wise05eb2382014-03-14 21:52:08 +05302365 notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302366 } else if (is_t5(adap->params.chip)) {
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002367 u32 dropped_db = t4_read_reg(adap, 0x010ac);
2368 u16 qid = (dropped_db >> 15) & 0x1ffff;
2369 u16 pidx_inc = dropped_db & 0x1fff;
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302370 u64 bar2_qoffset;
2371 unsigned int bar2_qid;
2372 int ret;
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002373
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302374 ret = t4_bar2_sge_qregs(adap, qid, T4_BAR2_QTYPE_EGRESS,
Linus Torvaldse0456712015-06-24 16:49:49 -07002375 0, &bar2_qoffset, &bar2_qid);
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302376 if (ret)
2377 dev_err(adap->pdev_dev, "doorbell drop recovery: "
2378 "qid=%d, pidx_inc=%d\n", qid, pidx_inc);
2379 else
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302380 writel(PIDX_T5_V(pidx_inc) | QID_V(bar2_qid),
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302381 adap->bar2 + bar2_qoffset + SGE_UDB_KDOORBELL);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002382
2383 /* Re-enable BAR2 WC */
2384 t4_set_reg_field(adap, 0x10b0, 1<<15, 1<<15);
2385 }
2386
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302387 if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
2388 t4_set_reg_field(adap, SGE_DOORBELL_CONTROL_A, DROPPED_DB_F, 0);
Vipul Pandya881806b2012-05-18 15:29:24 +05302389}
2390
2391void t4_db_full(struct adapter *adap)
2392{
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302393 if (is_t4(adap->params.chip)) {
Steve Wise05eb2382014-03-14 21:52:08 +05302394 disable_dbs(adap);
2395 notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302396 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
2397 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F, 0);
Anish Bhatt29aaee62014-08-20 13:44:06 -07002398 queue_work(adap->workq, &adap->db_full_task);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002399 }
Vipul Pandya881806b2012-05-18 15:29:24 +05302400}
2401
2402void t4_db_dropped(struct adapter *adap)
2403{
Steve Wise05eb2382014-03-14 21:52:08 +05302404 if (is_t4(adap->params.chip)) {
2405 disable_dbs(adap);
2406 notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
2407 }
Anish Bhatt29aaee62014-08-20 13:44:06 -07002408 queue_work(adap->workq, &adap->db_drop_task);
Vipul Pandya881806b2012-05-18 15:29:24 +05302409}
2410
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002411static void uld_attach(struct adapter *adap, unsigned int uld)
2412{
2413 void *handle;
2414 struct cxgb4_lld_info lli;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002415 unsigned short i;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002416
2417 lli.pdev = adap->pdev;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302418 lli.pf = adap->pf;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002419 lli.l2t = adap->l2t;
2420 lli.tids = &adap->tids;
2421 lli.ports = adap->port;
2422 lli.vr = &adap->vres;
2423 lli.mtus = adap->params.mtus;
2424 if (uld == CXGB4_ULD_RDMA) {
2425 lli.rxq_ids = adap->sge.rdma_rxq;
Hariprasad Shenaicf38be62014-06-06 21:40:42 +05302426 lli.ciq_ids = adap->sge.rdma_ciq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002427 lli.nrxq = adap->sge.rdmaqs;
Hariprasad Shenaicf38be62014-06-06 21:40:42 +05302428 lli.nciq = adap->sge.rdmaciqs;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002429 } else if (uld == CXGB4_ULD_ISCSI) {
2430 lli.rxq_ids = adap->sge.ofld_rxq;
2431 lli.nrxq = adap->sge.ofldqsets;
2432 }
2433 lli.ntxq = adap->sge.ofldqsets;
2434 lli.nchan = adap->params.nports;
2435 lli.nports = adap->params.nports;
2436 lli.wr_cred = adap->params.ofldq_wr_cred;
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302437 lli.adapter_type = adap->params.chip;
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05302438 lli.iscsi_iolen = MAXRXDATA_G(t4_read_reg(adap, TP_PARA_REG2_A));
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05302439 lli.cclk_ps = 1000000000 / adap->params.vpd.cclk;
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302440 lli.udb_density = 1 << adap->params.sge.eq_qpp;
2441 lli.ucq_density = 1 << adap->params.sge.iq_qpp;
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05302442 lli.filt_mode = adap->params.tp.vlan_pri_map;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002443 /* MODQ_REQ_MAP sets queues 0-3 to chan 0-3 */
2444 for (i = 0; i < NCHAN; i++)
2445 lli.tx_modq[i] = i;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302446 lli.gts_reg = adap->regs + MYPF_REG(SGE_PF_GTS_A);
2447 lli.db_reg = adap->regs + MYPF_REG(SGE_PF_KDOORBELL_A);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002448 lli.fw_vers = adap->params.fw_vers;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302449 lli.dbfifo_int_thresh = dbfifo_int_thresh;
Hariprasad Shenai04e10e22014-07-14 21:34:51 +05302450 lli.sge_ingpadboundary = adap->sge.fl_align;
2451 lli.sge_egrstatuspagesize = adap->sge.stat_len;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002452 lli.sge_pktshift = adap->sge.pktshift;
2453 lli.enable_fw_ofld_conn = adap->flags & FW_OFLD_CONN;
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05302454 lli.max_ordird_qp = adap->params.max_ordird_qp;
2455 lli.max_ird_adapter = adap->params.max_ird_adapter;
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05302456 lli.ulptx_memwrite_dsgl = adap->params.ulptx_memwrite_dsgl;
Hariprasad Shenai982b81e2015-05-05 14:59:54 +05302457 lli.nodeid = dev_to_node(adap->pdev_dev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002458
2459 handle = ulds[uld].add(&lli);
2460 if (IS_ERR(handle)) {
2461 dev_warn(adap->pdev_dev,
2462 "could not attach to the %s driver, error %ld\n",
2463 uld_str[uld], PTR_ERR(handle));
2464 return;
2465 }
2466
2467 adap->uld_handle[uld] = handle;
2468
2469 if (!netevent_registered) {
2470 register_netevent_notifier(&cxgb4_netevent_nb);
2471 netevent_registered = true;
2472 }
Dimitris Michailidise29f5db2010-05-18 10:07:13 +00002473
2474 if (adap->flags & FULL_INIT_DONE)
2475 ulds[uld].state_change(handle, CXGB4_STATE_UP);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002476}
2477
2478static void attach_ulds(struct adapter *adap)
2479{
2480 unsigned int i;
2481
Vipul Pandya01bcca62013-07-04 16:10:46 +05302482 spin_lock(&adap_rcu_lock);
2483 list_add_tail_rcu(&adap->rcu_node, &adap_rcu_list);
2484 spin_unlock(&adap_rcu_lock);
2485
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002486 mutex_lock(&uld_mutex);
2487 list_add_tail(&adap->list_node, &adapter_list);
2488 for (i = 0; i < CXGB4_ULD_MAX; i++)
2489 if (ulds[i].add)
2490 uld_attach(adap, i);
2491 mutex_unlock(&uld_mutex);
2492}
2493
2494static void detach_ulds(struct adapter *adap)
2495{
2496 unsigned int i;
2497
2498 mutex_lock(&uld_mutex);
2499 list_del(&adap->list_node);
2500 for (i = 0; i < CXGB4_ULD_MAX; i++)
2501 if (adap->uld_handle[i]) {
2502 ulds[i].state_change(adap->uld_handle[i],
2503 CXGB4_STATE_DETACH);
2504 adap->uld_handle[i] = NULL;
2505 }
2506 if (netevent_registered && list_empty(&adapter_list)) {
2507 unregister_netevent_notifier(&cxgb4_netevent_nb);
2508 netevent_registered = false;
2509 }
2510 mutex_unlock(&uld_mutex);
Vipul Pandya01bcca62013-07-04 16:10:46 +05302511
2512 spin_lock(&adap_rcu_lock);
2513 list_del_rcu(&adap->rcu_node);
2514 spin_unlock(&adap_rcu_lock);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002515}
2516
2517static void notify_ulds(struct adapter *adap, enum cxgb4_state new_state)
2518{
2519 unsigned int i;
2520
2521 mutex_lock(&uld_mutex);
2522 for (i = 0; i < CXGB4_ULD_MAX; i++)
2523 if (adap->uld_handle[i])
2524 ulds[i].state_change(adap->uld_handle[i], new_state);
2525 mutex_unlock(&uld_mutex);
2526}
2527
2528/**
2529 * cxgb4_register_uld - register an upper-layer driver
2530 * @type: the ULD type
2531 * @p: the ULD methods
2532 *
2533 * Registers an upper-layer driver with this driver and notifies the ULD
2534 * about any presently available devices that support its type. Returns
2535 * %-EBUSY if a ULD of the same type is already registered.
2536 */
2537int cxgb4_register_uld(enum cxgb4_uld type, const struct cxgb4_uld_info *p)
2538{
2539 int ret = 0;
2540 struct adapter *adap;
2541
2542 if (type >= CXGB4_ULD_MAX)
2543 return -EINVAL;
2544 mutex_lock(&uld_mutex);
2545 if (ulds[type].add) {
2546 ret = -EBUSY;
2547 goto out;
2548 }
2549 ulds[type] = *p;
2550 list_for_each_entry(adap, &adapter_list, list_node)
2551 uld_attach(adap, type);
2552out: mutex_unlock(&uld_mutex);
2553 return ret;
2554}
2555EXPORT_SYMBOL(cxgb4_register_uld);
2556
2557/**
2558 * cxgb4_unregister_uld - unregister an upper-layer driver
2559 * @type: the ULD type
2560 *
2561 * Unregisters an existing upper-layer driver.
2562 */
2563int cxgb4_unregister_uld(enum cxgb4_uld type)
2564{
2565 struct adapter *adap;
2566
2567 if (type >= CXGB4_ULD_MAX)
2568 return -EINVAL;
2569 mutex_lock(&uld_mutex);
2570 list_for_each_entry(adap, &adapter_list, list_node)
2571 adap->uld_handle[type] = NULL;
2572 ulds[type].add = NULL;
2573 mutex_unlock(&uld_mutex);
2574 return 0;
2575}
2576EXPORT_SYMBOL(cxgb4_unregister_uld);
2577
Anish Bhatt1bb60372014-10-14 20:07:22 -07002578#if IS_ENABLED(CONFIG_IPV6)
Anish Bhattb5a02f52015-01-14 15:17:34 -08002579static int cxgb4_inet6addr_handler(struct notifier_block *this,
2580 unsigned long event, void *data)
Vipul Pandya01bcca62013-07-04 16:10:46 +05302581{
Anish Bhattb5a02f52015-01-14 15:17:34 -08002582 struct inet6_ifaddr *ifa = data;
2583 struct net_device *event_dev = ifa->idev->dev;
2584 const struct device *parent = NULL;
2585#if IS_ENABLED(CONFIG_BONDING)
Vipul Pandya01bcca62013-07-04 16:10:46 +05302586 struct adapter *adap;
Anish Bhattb5a02f52015-01-14 15:17:34 -08002587#endif
2588 if (event_dev->priv_flags & IFF_802_1Q_VLAN)
2589 event_dev = vlan_dev_real_dev(event_dev);
2590#if IS_ENABLED(CONFIG_BONDING)
2591 if (event_dev->flags & IFF_MASTER) {
2592 list_for_each_entry(adap, &adapter_list, list_node) {
2593 switch (event) {
2594 case NETDEV_UP:
2595 cxgb4_clip_get(adap->port[0],
2596 (const u32 *)ifa, 1);
2597 break;
2598 case NETDEV_DOWN:
2599 cxgb4_clip_release(adap->port[0],
2600 (const u32 *)ifa, 1);
2601 break;
2602 default:
2603 break;
2604 }
2605 }
2606 return NOTIFY_OK;
2607 }
2608#endif
Vipul Pandya01bcca62013-07-04 16:10:46 +05302609
Anish Bhattb5a02f52015-01-14 15:17:34 -08002610 if (event_dev)
2611 parent = event_dev->dev.parent;
Vipul Pandya01bcca62013-07-04 16:10:46 +05302612
Anish Bhattb5a02f52015-01-14 15:17:34 -08002613 if (parent && parent->driver == &cxgb4_driver.driver) {
Vipul Pandya01bcca62013-07-04 16:10:46 +05302614 switch (event) {
2615 case NETDEV_UP:
Anish Bhattb5a02f52015-01-14 15:17:34 -08002616 cxgb4_clip_get(event_dev, (const u32 *)ifa, 1);
Vipul Pandya01bcca62013-07-04 16:10:46 +05302617 break;
2618 case NETDEV_DOWN:
Anish Bhattb5a02f52015-01-14 15:17:34 -08002619 cxgb4_clip_release(event_dev, (const u32 *)ifa, 1);
Vipul Pandya01bcca62013-07-04 16:10:46 +05302620 break;
2621 default:
2622 break;
2623 }
2624 }
Anish Bhattb5a02f52015-01-14 15:17:34 -08002625 return NOTIFY_OK;
Vipul Pandya01bcca62013-07-04 16:10:46 +05302626}
2627
Anish Bhattb5a02f52015-01-14 15:17:34 -08002628static bool inet6addr_registered;
Vipul Pandya01bcca62013-07-04 16:10:46 +05302629static struct notifier_block cxgb4_inet6addr_notifier = {
2630 .notifier_call = cxgb4_inet6addr_handler
2631};
2632
Vipul Pandya01bcca62013-07-04 16:10:46 +05302633static void update_clip(const struct adapter *adap)
2634{
2635 int i;
2636 struct net_device *dev;
2637 int ret;
2638
2639 rcu_read_lock();
2640
2641 for (i = 0; i < MAX_NPORTS; i++) {
2642 dev = adap->port[i];
2643 ret = 0;
2644
2645 if (dev)
Anish Bhattb5a02f52015-01-14 15:17:34 -08002646 ret = cxgb4_update_root_dev_clip(dev);
Vipul Pandya01bcca62013-07-04 16:10:46 +05302647
2648 if (ret < 0)
2649 break;
2650 }
2651 rcu_read_unlock();
2652}
Anish Bhatt1bb60372014-10-14 20:07:22 -07002653#endif /* IS_ENABLED(CONFIG_IPV6) */
Vipul Pandya01bcca62013-07-04 16:10:46 +05302654
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002655/**
2656 * cxgb_up - enable the adapter
2657 * @adap: adapter being enabled
2658 *
2659 * Called when the first port is enabled, this function performs the
2660 * actions necessary to make an adapter operational, such as completing
2661 * the initialization of HW modules, and enabling interrupts.
2662 *
2663 * Must be called with the rtnl lock held.
2664 */
2665static int cxgb_up(struct adapter *adap)
2666{
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002667 int err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002668
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002669 err = setup_sge_queues(adap);
2670 if (err)
2671 goto out;
2672 err = setup_rss(adap);
2673 if (err)
2674 goto freeq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002675
2676 if (adap->flags & USING_MSIX) {
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002677 name_msix_vecs(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002678 err = request_irq(adap->msix_info[0].vec, t4_nondata_intr, 0,
2679 adap->msix_info[0].desc, adap);
2680 if (err)
2681 goto irq_err;
2682
2683 err = request_msix_queue_irqs(adap);
2684 if (err) {
2685 free_irq(adap->msix_info[0].vec, adap);
2686 goto irq_err;
2687 }
2688 } else {
2689 err = request_irq(adap->pdev->irq, t4_intr_handler(adap),
2690 (adap->flags & USING_MSI) ? 0 : IRQF_SHARED,
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00002691 adap->port[0]->name, adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002692 if (err)
2693 goto irq_err;
2694 }
2695 enable_rx(adap);
2696 t4_sge_start(adap);
2697 t4_intr_enable(adap);
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002698 adap->flags |= FULL_INIT_DONE;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002699 notify_ulds(adap, CXGB4_STATE_UP);
Anish Bhatt1bb60372014-10-14 20:07:22 -07002700#if IS_ENABLED(CONFIG_IPV6)
Vipul Pandya01bcca62013-07-04 16:10:46 +05302701 update_clip(adap);
Anish Bhatt1bb60372014-10-14 20:07:22 -07002702#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002703 out:
2704 return err;
2705 irq_err:
2706 dev_err(adap->pdev_dev, "request_irq failed, err %d\n", err);
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002707 freeq:
2708 t4_free_sge_resources(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002709 goto out;
2710}
2711
2712static void cxgb_down(struct adapter *adapter)
2713{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002714 cancel_work_sync(&adapter->tid_release_task);
Vipul Pandya881806b2012-05-18 15:29:24 +05302715 cancel_work_sync(&adapter->db_full_task);
2716 cancel_work_sync(&adapter->db_drop_task);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002717 adapter->tid_release_task_busy = false;
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00002718 adapter->tid_release_head = NULL;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002719
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002720 t4_sge_stop(adapter);
2721 t4_free_sge_resources(adapter);
2722 adapter->flags &= ~FULL_INIT_DONE;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002723}
2724
2725/*
2726 * net_device operations
2727 */
2728static int cxgb_open(struct net_device *dev)
2729{
2730 int err;
2731 struct port_info *pi = netdev_priv(dev);
2732 struct adapter *adapter = pi->adapter;
2733
Dimitris Michailidis6a3c8692011-01-19 15:29:05 +00002734 netif_carrier_off(dev);
2735
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002736 if (!(adapter->flags & FULL_INIT_DONE)) {
2737 err = cxgb_up(adapter);
2738 if (err < 0)
2739 return err;
2740 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002741
Dimitris Michailidisf68707b2010-06-18 10:05:32 +00002742 err = link_start(dev);
2743 if (!err)
2744 netif_tx_start_all_queues(dev);
2745 return err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002746}
2747
2748static int cxgb_close(struct net_device *dev)
2749{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002750 struct port_info *pi = netdev_priv(dev);
2751 struct adapter *adapter = pi->adapter;
2752
2753 netif_tx_stop_all_queues(dev);
2754 netif_carrier_off(dev);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302755 return t4_enable_vi(adapter, adapter->pf, pi->viid, false, false);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002756}
2757
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00002758/* Return an error number if the indicated filter isn't writable ...
2759 */
2760static int writable_filter(struct filter_entry *f)
2761{
2762 if (f->locked)
2763 return -EPERM;
2764 if (f->pending)
2765 return -EBUSY;
2766
2767 return 0;
2768}
2769
2770/* Delete the filter at the specified index (if valid). The checks for all
2771 * the common problems with doing this like the filter being locked, currently
2772 * pending in another operation, etc.
2773 */
2774static int delete_filter(struct adapter *adapter, unsigned int fidx)
2775{
2776 struct filter_entry *f;
2777 int ret;
2778
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002779 if (fidx >= adapter->tids.nftids + adapter->tids.nsftids)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00002780 return -EINVAL;
2781
2782 f = &adapter->tids.ftid_tab[fidx];
2783 ret = writable_filter(f);
2784 if (ret)
2785 return ret;
2786 if (f->valid)
2787 return del_filter_wr(adapter, fidx);
2788
2789 return 0;
2790}
2791
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002792int cxgb4_create_server_filter(const struct net_device *dev, unsigned int stid,
Vipul Pandya793dad92012-12-10 09:30:56 +00002793 __be32 sip, __be16 sport, __be16 vlan,
2794 unsigned int queue, unsigned char port, unsigned char mask)
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002795{
2796 int ret;
2797 struct filter_entry *f;
2798 struct adapter *adap;
2799 int i;
2800 u8 *val;
2801
2802 adap = netdev2adap(dev);
2803
Vipul Pandya1cab7752012-12-10 09:30:55 +00002804 /* Adjust stid to correct filter index */
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05302805 stid -= adap->tids.sftid_base;
Vipul Pandya1cab7752012-12-10 09:30:55 +00002806 stid += adap->tids.nftids;
2807
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002808 /* Check to make sure the filter requested is writable ...
2809 */
2810 f = &adap->tids.ftid_tab[stid];
2811 ret = writable_filter(f);
2812 if (ret)
2813 return ret;
2814
2815 /* Clear out any old resources being used by the filter before
2816 * we start constructing the new filter.
2817 */
2818 if (f->valid)
2819 clear_filter(adap, f);
2820
2821 /* Clear out filter specifications */
2822 memset(&f->fs, 0, sizeof(struct ch_filter_specification));
2823 f->fs.val.lport = cpu_to_be16(sport);
2824 f->fs.mask.lport = ~0;
2825 val = (u8 *)&sip;
Vipul Pandya793dad92012-12-10 09:30:56 +00002826 if ((val[0] | val[1] | val[2] | val[3]) != 0) {
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002827 for (i = 0; i < 4; i++) {
2828 f->fs.val.lip[i] = val[i];
2829 f->fs.mask.lip[i] = ~0;
2830 }
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302831 if (adap->params.tp.vlan_pri_map & PORT_F) {
Vipul Pandya793dad92012-12-10 09:30:56 +00002832 f->fs.val.iport = port;
2833 f->fs.mask.iport = mask;
2834 }
2835 }
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002836
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302837 if (adap->params.tp.vlan_pri_map & PROTOCOL_F) {
Kumar Sanghvi7c89e552013-12-18 16:38:20 +05302838 f->fs.val.proto = IPPROTO_TCP;
2839 f->fs.mask.proto = ~0;
2840 }
2841
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002842 f->fs.dirsteer = 1;
2843 f->fs.iq = queue;
2844 /* Mark filter as locked */
2845 f->locked = 1;
2846 f->fs.rpttid = 1;
2847
2848 ret = set_filter_wr(adap, stid);
2849 if (ret) {
2850 clear_filter(adap, f);
2851 return ret;
2852 }
2853
2854 return 0;
2855}
2856EXPORT_SYMBOL(cxgb4_create_server_filter);
2857
2858int cxgb4_remove_server_filter(const struct net_device *dev, unsigned int stid,
2859 unsigned int queue, bool ipv6)
2860{
2861 int ret;
2862 struct filter_entry *f;
2863 struct adapter *adap;
2864
2865 adap = netdev2adap(dev);
Vipul Pandya1cab7752012-12-10 09:30:55 +00002866
2867 /* Adjust stid to correct filter index */
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05302868 stid -= adap->tids.sftid_base;
Vipul Pandya1cab7752012-12-10 09:30:55 +00002869 stid += adap->tids.nftids;
2870
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002871 f = &adap->tids.ftid_tab[stid];
2872 /* Unlock the filter */
2873 f->locked = 0;
2874
2875 ret = delete_filter(adap, stid);
2876 if (ret)
2877 return ret;
2878
2879 return 0;
2880}
2881EXPORT_SYMBOL(cxgb4_remove_server_filter);
2882
Dimitris Michailidisf5152c92010-07-07 16:11:25 +00002883static struct rtnl_link_stats64 *cxgb_get_stats(struct net_device *dev,
2884 struct rtnl_link_stats64 *ns)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002885{
2886 struct port_stats stats;
2887 struct port_info *p = netdev_priv(dev);
2888 struct adapter *adapter = p->adapter;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002889
Gavin Shan9fe6cb52014-01-23 12:27:35 +08002890 /* Block retrieving statistics during EEH error
2891 * recovery. Otherwise, the recovery might fail
2892 * and the PCI device will be removed permanently
2893 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002894 spin_lock(&adapter->stats_lock);
Gavin Shan9fe6cb52014-01-23 12:27:35 +08002895 if (!netif_device_present(dev)) {
2896 spin_unlock(&adapter->stats_lock);
2897 return ns;
2898 }
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +05302899 t4_get_port_stats_offset(adapter, p->tx_chan, &stats,
2900 &p->stats_base);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002901 spin_unlock(&adapter->stats_lock);
2902
2903 ns->tx_bytes = stats.tx_octets;
2904 ns->tx_packets = stats.tx_frames;
2905 ns->rx_bytes = stats.rx_octets;
2906 ns->rx_packets = stats.rx_frames;
2907 ns->multicast = stats.rx_mcast_frames;
2908
2909 /* detailed rx_errors */
2910 ns->rx_length_errors = stats.rx_jabber + stats.rx_too_long +
2911 stats.rx_runt;
2912 ns->rx_over_errors = 0;
2913 ns->rx_crc_errors = stats.rx_fcs_err;
2914 ns->rx_frame_errors = stats.rx_symbol_err;
2915 ns->rx_fifo_errors = stats.rx_ovflow0 + stats.rx_ovflow1 +
2916 stats.rx_ovflow2 + stats.rx_ovflow3 +
2917 stats.rx_trunc0 + stats.rx_trunc1 +
2918 stats.rx_trunc2 + stats.rx_trunc3;
2919 ns->rx_missed_errors = 0;
2920
2921 /* detailed tx_errors */
2922 ns->tx_aborted_errors = 0;
2923 ns->tx_carrier_errors = 0;
2924 ns->tx_fifo_errors = 0;
2925 ns->tx_heartbeat_errors = 0;
2926 ns->tx_window_errors = 0;
2927
2928 ns->tx_errors = stats.tx_error_frames;
2929 ns->rx_errors = stats.rx_symbol_err + stats.rx_fcs_err +
2930 ns->rx_length_errors + stats.rx_len_err + ns->rx_fifo_errors;
2931 return ns;
2932}
2933
2934static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
2935{
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002936 unsigned int mbox;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002937 int ret = 0, prtad, devad;
2938 struct port_info *pi = netdev_priv(dev);
2939 struct mii_ioctl_data *data = (struct mii_ioctl_data *)&req->ifr_data;
2940
2941 switch (cmd) {
2942 case SIOCGMIIPHY:
2943 if (pi->mdio_addr < 0)
2944 return -EOPNOTSUPP;
2945 data->phy_id = pi->mdio_addr;
2946 break;
2947 case SIOCGMIIREG:
2948 case SIOCSMIIREG:
2949 if (mdio_phy_id_is_c45(data->phy_id)) {
2950 prtad = mdio_phy_id_prtad(data->phy_id);
2951 devad = mdio_phy_id_devad(data->phy_id);
2952 } else if (data->phy_id < 32) {
2953 prtad = data->phy_id;
2954 devad = 0;
2955 data->reg_num &= 0x1f;
2956 } else
2957 return -EINVAL;
2958
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302959 mbox = pi->adapter->pf;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002960 if (cmd == SIOCGMIIREG)
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002961 ret = t4_mdio_rd(pi->adapter, mbox, prtad, devad,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002962 data->reg_num, &data->val_out);
2963 else
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002964 ret = t4_mdio_wr(pi->adapter, mbox, prtad, devad,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002965 data->reg_num, data->val_in);
2966 break;
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +05302967 case SIOCGHWTSTAMP:
2968 return copy_to_user(req->ifr_data, &pi->tstamp_config,
2969 sizeof(pi->tstamp_config)) ?
2970 -EFAULT : 0;
2971 case SIOCSHWTSTAMP:
2972 if (copy_from_user(&pi->tstamp_config, req->ifr_data,
2973 sizeof(pi->tstamp_config)))
2974 return -EFAULT;
2975
2976 switch (pi->tstamp_config.rx_filter) {
2977 case HWTSTAMP_FILTER_NONE:
2978 pi->rxtstamp = false;
2979 break;
2980 case HWTSTAMP_FILTER_ALL:
2981 pi->rxtstamp = true;
2982 break;
2983 default:
2984 pi->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
2985 return -ERANGE;
2986 }
2987
2988 return copy_to_user(req->ifr_data, &pi->tstamp_config,
2989 sizeof(pi->tstamp_config)) ?
2990 -EFAULT : 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002991 default:
2992 return -EOPNOTSUPP;
2993 }
2994 return ret;
2995}
2996
2997static void cxgb_set_rxmode(struct net_device *dev)
2998{
2999 /* unfortunately we can't return errors to the stack */
3000 set_rxmode(dev, -1, false);
3001}
3002
3003static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
3004{
3005 int ret;
3006 struct port_info *pi = netdev_priv(dev);
3007
3008 if (new_mtu < 81 || new_mtu > MAX_MTU) /* accommodate SACK */
3009 return -EINVAL;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303010 ret = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, new_mtu, -1,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00003011 -1, -1, -1, true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003012 if (!ret)
3013 dev->mtu = new_mtu;
3014 return ret;
3015}
3016
3017static int cxgb_set_mac_addr(struct net_device *dev, void *p)
3018{
3019 int ret;
3020 struct sockaddr *addr = p;
3021 struct port_info *pi = netdev_priv(dev);
3022
3023 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00003024 return -EADDRNOTAVAIL;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003025
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303026 ret = t4_change_mac(pi->adapter, pi->adapter->pf, pi->viid,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00003027 pi->xact_addr_filt, addr->sa_data, true, true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003028 if (ret < 0)
3029 return ret;
3030
3031 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3032 pi->xact_addr_filt = ret;
3033 return 0;
3034}
3035
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003036#ifdef CONFIG_NET_POLL_CONTROLLER
3037static void cxgb_netpoll(struct net_device *dev)
3038{
3039 struct port_info *pi = netdev_priv(dev);
3040 struct adapter *adap = pi->adapter;
3041
3042 if (adap->flags & USING_MSIX) {
3043 int i;
3044 struct sge_eth_rxq *rx = &adap->sge.ethrxq[pi->first_qset];
3045
3046 for (i = pi->nqsets; i; i--, rx++)
3047 t4_sge_intr_msix(0, &rx->rspq);
3048 } else
3049 t4_intr_handler(adap)(0, adap);
3050}
3051#endif
3052
3053static const struct net_device_ops cxgb4_netdev_ops = {
3054 .ndo_open = cxgb_open,
3055 .ndo_stop = cxgb_close,
3056 .ndo_start_xmit = t4_eth_xmit,
Anish Bhatt688848b2014-06-19 21:37:13 -07003057 .ndo_select_queue = cxgb_select_queue,
Dimitris Michailidis9be793b2010-06-18 10:05:31 +00003058 .ndo_get_stats64 = cxgb_get_stats,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003059 .ndo_set_rx_mode = cxgb_set_rxmode,
3060 .ndo_set_mac_address = cxgb_set_mac_addr,
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00003061 .ndo_set_features = cxgb_set_features,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003062 .ndo_validate_addr = eth_validate_addr,
3063 .ndo_do_ioctl = cxgb_ioctl,
3064 .ndo_change_mtu = cxgb_change_mtu,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003065#ifdef CONFIG_NET_POLL_CONTROLLER
3066 .ndo_poll_controller = cxgb_netpoll,
3067#endif
Varun Prakash84a200b2015-03-24 19:14:46 +05303068#ifdef CONFIG_CHELSIO_T4_FCOE
3069 .ndo_fcoe_enable = cxgb_fcoe_enable,
3070 .ndo_fcoe_disable = cxgb_fcoe_disable,
3071#endif /* CONFIG_CHELSIO_T4_FCOE */
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +05303072#ifdef CONFIG_NET_RX_BUSY_POLL
3073 .ndo_busy_poll = cxgb_busy_poll,
3074#endif
3075
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003076};
3077
3078void t4_fatal_err(struct adapter *adap)
3079{
Hariprasad Shenaif612b812015-01-05 16:30:43 +05303080 t4_set_reg_field(adap, SGE_CONTROL_A, GLOBALENABLE_F, 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003081 t4_intr_disable(adap);
3082 dev_alert(adap->pdev_dev, "encountered fatal error, adapter stopped\n");
3083}
3084
3085static void setup_memwin(struct adapter *adap)
3086{
Hariprasad Shenaib562fc32015-05-20 17:53:45 +05303087 u32 nic_win_base = t4_get_util_window(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003088
Hariprasad Shenaib562fc32015-05-20 17:53:45 +05303089 t4_setup_memwin(adap, nic_win_base, MEMWIN_NIC);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003090}
3091
3092static void setup_memwin_rdma(struct adapter *adap)
3093{
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003094 if (adap->vres.ocq.size) {
Hariprasad Shenai0abfd152014-06-27 19:23:48 +05303095 u32 start;
3096 unsigned int sz_kb;
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003097
Hariprasad Shenai0abfd152014-06-27 19:23:48 +05303098 start = t4_read_pcie_cfg4(adap, PCI_BASE_ADDRESS_2);
3099 start &= PCI_BASE_ADDRESS_MEM_MASK;
3100 start += OCQ_WIN_OFFSET(adap->pdev, &adap->vres);
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003101 sz_kb = roundup_pow_of_two(adap->vres.ocq.size) >> 10;
3102 t4_write_reg(adap,
Hariprasad Shenaif061de422015-01-05 16:30:44 +05303103 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN_A, 3),
3104 start | BIR_V(1) | WINDOW_V(ilog2(sz_kb)));
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003105 t4_write_reg(adap,
Hariprasad Shenaif061de422015-01-05 16:30:44 +05303106 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3),
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003107 adap->vres.ocq.start);
3108 t4_read_reg(adap,
Hariprasad Shenaif061de422015-01-05 16:30:44 +05303109 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3));
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003110 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003111}
3112
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003113static int adap_init1(struct adapter *adap, struct fw_caps_config_cmd *c)
3114{
3115 u32 v;
3116 int ret;
3117
3118 /* get device capabilities */
3119 memset(c, 0, sizeof(*c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303120 c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3121 FW_CMD_REQUEST_F | FW_CMD_READ_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303122 c->cfvalid_to_len16 = htonl(FW_LEN16(*c));
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303123 ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), c);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003124 if (ret < 0)
3125 return ret;
3126
3127 /* select capabilities we'll be using */
3128 if (c->niccaps & htons(FW_CAPS_CONFIG_NIC_VM)) {
3129 if (!vf_acls)
3130 c->niccaps ^= htons(FW_CAPS_CONFIG_NIC_VM);
3131 else
3132 c->niccaps = htons(FW_CAPS_CONFIG_NIC_VM);
3133 } else if (vf_acls) {
3134 dev_err(adap->pdev_dev, "virtualization ACLs not supported");
3135 return ret;
3136 }
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303137 c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3138 FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303139 ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), NULL);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003140 if (ret < 0)
3141 return ret;
3142
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303143 ret = t4_config_glbl_rss(adap, adap->pf,
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003144 FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL,
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303145 FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F |
3146 FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003147 if (ret < 0)
3148 return ret;
3149
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303150 ret = t4_cfg_pfvf(adap, adap->mbox, adap->pf, 0, adap->sge.egr_sz, 64,
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303151 MAX_INGQ, 0, 0, 4, 0xf, 0xf, 16, FW_CMD_CAP_PF,
3152 FW_CMD_CAP_PF);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003153 if (ret < 0)
3154 return ret;
3155
3156 t4_sge_init(adap);
3157
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003158 /* tweak some settings */
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303159 t4_write_reg(adap, TP_SHIFT_CNT_A, 0x64f8849);
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303160 t4_write_reg(adap, ULP_RX_TDDP_PSZ_A, HPZ0_V(PAGE_SHIFT - 12));
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303161 t4_write_reg(adap, TP_PIO_ADDR_A, TP_INGRESS_CONFIG_A);
3162 v = t4_read_reg(adap, TP_PIO_DATA_A);
3163 t4_write_reg(adap, TP_PIO_DATA_A, v & ~CSUM_HAS_PSEUDO_HDR_F);
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00003164
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003165 /* first 4 Tx modulation queues point to consecutive Tx channels */
3166 adap->params.tp.tx_modq_map = 0xE4;
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303167 t4_write_reg(adap, TP_TX_MOD_QUEUE_REQ_MAP_A,
3168 TX_MOD_QUEUE_REQ_MAP_V(adap->params.tp.tx_modq_map));
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003169
3170 /* associate each Tx modulation queue with consecutive Tx channels */
3171 v = 0x84218421;
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303172 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303173 &v, 1, TP_TX_SCHED_HDR_A);
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303174 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303175 &v, 1, TP_TX_SCHED_FIFO_A);
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303176 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303177 &v, 1, TP_TX_SCHED_PCMD_A);
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003178
3179#define T4_TX_MODQ_10G_WEIGHT_DEFAULT 16 /* in KB units */
3180 if (is_offload(adap)) {
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303181 t4_write_reg(adap, TP_TX_MOD_QUEUE_WEIGHT0_A,
3182 TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3183 TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3184 TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3185 TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
3186 t4_write_reg(adap, TP_TX_MOD_CHANNEL_WEIGHT_A,
3187 TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3188 TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3189 TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3190 TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003191 }
3192
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00003193 /* get basic stuff going */
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303194 return t4_early_init(adap, adap->pf);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003195}
3196
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003197/*
3198 * Max # of ATIDs. The absolute HW max is 16K but we keep it lower.
3199 */
3200#define MAX_ATIDS 8192U
3201
3202/*
3203 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003204 *
3205 * If the firmware we're dealing with has Configuration File support, then
3206 * we use that to perform all configuration
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003207 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00003208
3209/*
3210 * Tweak configuration based on module parameters, etc. Most of these have
3211 * defaults assigned to them by Firmware Configuration Files (if we're using
3212 * them) but need to be explicitly set if we're using hard-coded
3213 * initialization. But even in the case of using Firmware Configuration
3214 * Files, we'd like to expose the ability to change these via module
3215 * parameters so these are essentially common tweaks/settings for
3216 * Configuration Files and hard-coded initialization ...
3217 */
3218static int adap_init0_tweaks(struct adapter *adapter)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003219{
Vipul Pandya636f9d32012-09-26 02:39:39 +00003220 /*
3221 * Fix up various Host-Dependent Parameters like Page Size, Cache
3222 * Line Size, etc. The firmware default is for a 4KB Page Size and
3223 * 64B Cache Line Size ...
3224 */
3225 t4_fixup_host_params(adapter, PAGE_SIZE, L1_CACHE_BYTES);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003226
Vipul Pandya636f9d32012-09-26 02:39:39 +00003227 /*
3228 * Process module parameters which affect early initialization.
3229 */
3230 if (rx_dma_offset != 2 && rx_dma_offset != 0) {
3231 dev_err(&adapter->pdev->dev,
3232 "Ignoring illegal rx_dma_offset=%d, using 2\n",
3233 rx_dma_offset);
3234 rx_dma_offset = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003235 }
Hariprasad Shenaif612b812015-01-05 16:30:43 +05303236 t4_set_reg_field(adapter, SGE_CONTROL_A,
3237 PKTSHIFT_V(PKTSHIFT_M),
3238 PKTSHIFT_V(rx_dma_offset));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003239
Vipul Pandya636f9d32012-09-26 02:39:39 +00003240 /*
3241 * Don't include the "IP Pseudo Header" in CPL_RX_PKT checksums: Linux
3242 * adds the pseudo header itself.
3243 */
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303244 t4_tp_wr_bits_indirect(adapter, TP_INGRESS_CONFIG_A,
3245 CSUM_HAS_PSEUDO_HDR_F, 0);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003246
3247 return 0;
3248}
3249
Hariprasad Shenai01b69612015-05-22 21:58:21 +05303250/* 10Gb/s-BT PHY Support. chip-external 10Gb/s-BT PHYs are complex chips
3251 * unto themselves and they contain their own firmware to perform their
3252 * tasks ...
3253 */
3254static int phy_aq1202_version(const u8 *phy_fw_data,
3255 size_t phy_fw_size)
3256{
3257 int offset;
3258
3259 /* At offset 0x8 you're looking for the primary image's
3260 * starting offset which is 3 Bytes wide
3261 *
3262 * At offset 0xa of the primary image, you look for the offset
3263 * of the DRAM segment which is 3 Bytes wide.
3264 *
3265 * The FW version is at offset 0x27e of the DRAM and is 2 Bytes
3266 * wide
3267 */
3268 #define be16(__p) (((__p)[0] << 8) | (__p)[1])
3269 #define le16(__p) ((__p)[0] | ((__p)[1] << 8))
3270 #define le24(__p) (le16(__p) | ((__p)[2] << 16))
3271
3272 offset = le24(phy_fw_data + 0x8) << 12;
3273 offset = le24(phy_fw_data + offset + 0xa);
3274 return be16(phy_fw_data + offset + 0x27e);
3275
3276 #undef be16
3277 #undef le16
3278 #undef le24
3279}
3280
3281static struct info_10gbt_phy_fw {
3282 unsigned int phy_fw_id; /* PCI Device ID */
3283 char *phy_fw_file; /* /lib/firmware/ PHY Firmware file */
3284 int (*phy_fw_version)(const u8 *phy_fw_data, size_t phy_fw_size);
3285 int phy_flash; /* Has FLASH for PHY Firmware */
3286} phy_info_array[] = {
3287 {
3288 PHY_AQ1202_DEVICEID,
3289 PHY_AQ1202_FIRMWARE,
3290 phy_aq1202_version,
3291 1,
3292 },
3293 {
3294 PHY_BCM84834_DEVICEID,
3295 PHY_BCM84834_FIRMWARE,
3296 NULL,
3297 0,
3298 },
3299 { 0, NULL, NULL },
3300};
3301
3302static struct info_10gbt_phy_fw *find_phy_info(int devid)
3303{
3304 int i;
3305
3306 for (i = 0; i < ARRAY_SIZE(phy_info_array); i++) {
3307 if (phy_info_array[i].phy_fw_id == devid)
3308 return &phy_info_array[i];
3309 }
3310 return NULL;
3311}
3312
3313/* Handle updating of chip-external 10Gb/s-BT PHY firmware. This needs to
3314 * happen after the FW_RESET_CMD but before the FW_INITIALIZE_CMD. On error
3315 * we return a negative error number. If we transfer new firmware we return 1
3316 * (from t4_load_phy_fw()). If we don't do anything we return 0.
3317 */
3318static int adap_init0_phy(struct adapter *adap)
3319{
3320 const struct firmware *phyf;
3321 int ret;
3322 struct info_10gbt_phy_fw *phy_info;
3323
3324 /* Use the device ID to determine which PHY file to flash.
3325 */
3326 phy_info = find_phy_info(adap->pdev->device);
3327 if (!phy_info) {
3328 dev_warn(adap->pdev_dev,
3329 "No PHY Firmware file found for this PHY\n");
3330 return -EOPNOTSUPP;
3331 }
3332
3333 /* If we have a T4 PHY firmware file under /lib/firmware/cxgb4/, then
3334 * use that. The adapter firmware provides us with a memory buffer
3335 * where we can load a PHY firmware file from the host if we want to
3336 * override the PHY firmware File in flash.
3337 */
3338 ret = request_firmware_direct(&phyf, phy_info->phy_fw_file,
3339 adap->pdev_dev);
3340 if (ret < 0) {
3341 /* For adapters without FLASH attached to PHY for their
3342 * firmware, it's obviously a fatal error if we can't get the
3343 * firmware to the adapter. For adapters with PHY firmware
3344 * FLASH storage, it's worth a warning if we can't find the
3345 * PHY Firmware but we'll neuter the error ...
3346 */
3347 dev_err(adap->pdev_dev, "unable to find PHY Firmware image "
3348 "/lib/firmware/%s, error %d\n",
3349 phy_info->phy_fw_file, -ret);
3350 if (phy_info->phy_flash) {
3351 int cur_phy_fw_ver = 0;
3352
3353 t4_phy_fw_ver(adap, &cur_phy_fw_ver);
3354 dev_warn(adap->pdev_dev, "continuing with, on-adapter "
3355 "FLASH copy, version %#x\n", cur_phy_fw_ver);
3356 ret = 0;
3357 }
3358
3359 return ret;
3360 }
3361
3362 /* Load PHY Firmware onto adapter.
3363 */
3364 ret = t4_load_phy_fw(adap, MEMWIN_NIC, &adap->win0_lock,
3365 phy_info->phy_fw_version,
3366 (u8 *)phyf->data, phyf->size);
3367 if (ret < 0)
3368 dev_err(adap->pdev_dev, "PHY Firmware transfer error %d\n",
3369 -ret);
3370 else if (ret > 0) {
3371 int new_phy_fw_ver = 0;
3372
3373 if (phy_info->phy_fw_version)
3374 new_phy_fw_ver = phy_info->phy_fw_version(phyf->data,
3375 phyf->size);
3376 dev_info(adap->pdev_dev, "Successfully transferred PHY "
3377 "Firmware /lib/firmware/%s, version %#x\n",
3378 phy_info->phy_fw_file, new_phy_fw_ver);
3379 }
3380
3381 release_firmware(phyf);
3382
3383 return ret;
3384}
3385
Vipul Pandya636f9d32012-09-26 02:39:39 +00003386/*
3387 * Attempt to initialize the adapter via a Firmware Configuration File.
3388 */
3389static int adap_init0_config(struct adapter *adapter, int reset)
3390{
3391 struct fw_caps_config_cmd caps_cmd;
3392 const struct firmware *cf;
3393 unsigned long mtype = 0, maddr = 0;
3394 u32 finiver, finicsum, cfcsum;
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303395 int ret;
3396 int config_issued = 0;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003397 char *fw_config_file, fw_config_file_path[256];
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303398 char *config_name = NULL;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003399
3400 /*
3401 * Reset device if necessary.
3402 */
3403 if (reset) {
3404 ret = t4_fw_reset(adapter, adapter->mbox,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303405 PIORSTMODE_F | PIORST_F);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003406 if (ret < 0)
3407 goto bye;
3408 }
3409
Hariprasad Shenai01b69612015-05-22 21:58:21 +05303410 /* If this is a 10Gb/s-BT adapter make sure the chip-external
3411 * 10Gb/s-BT PHYs have up-to-date firmware. Note that this step needs
3412 * to be performed after any global adapter RESET above since some
3413 * PHYs only have local RAM copies of the PHY firmware.
3414 */
3415 if (is_10gbt_device(adapter->pdev->device)) {
3416 ret = adap_init0_phy(adapter);
3417 if (ret < 0)
3418 goto bye;
3419 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00003420 /*
3421 * If we have a T4 configuration file under /lib/firmware/cxgb4/,
3422 * then use that. Otherwise, use the configuration file stored
3423 * in the adapter flash ...
3424 */
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303425 switch (CHELSIO_CHIP_VERSION(adapter->params.chip)) {
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003426 case CHELSIO_T4:
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303427 fw_config_file = FW4_CFNAME;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003428 break;
3429 case CHELSIO_T5:
3430 fw_config_file = FW5_CFNAME;
3431 break;
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05303432 case CHELSIO_T6:
3433 fw_config_file = FW6_CFNAME;
3434 break;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003435 default:
3436 dev_err(adapter->pdev_dev, "Device %d is not supported\n",
3437 adapter->pdev->device);
3438 ret = -EINVAL;
3439 goto bye;
3440 }
3441
3442 ret = request_firmware(&cf, fw_config_file, adapter->pdev_dev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003443 if (ret < 0) {
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303444 config_name = "On FLASH";
Vipul Pandya636f9d32012-09-26 02:39:39 +00003445 mtype = FW_MEMTYPE_CF_FLASH;
3446 maddr = t4_flash_cfg_addr(adapter);
3447 } else {
3448 u32 params[7], val[7];
3449
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303450 sprintf(fw_config_file_path,
3451 "/lib/firmware/%s", fw_config_file);
3452 config_name = fw_config_file_path;
3453
Vipul Pandya636f9d32012-09-26 02:39:39 +00003454 if (cf->size >= FLASH_CFG_MAX_SIZE)
3455 ret = -ENOMEM;
3456 else {
Hariprasad Shenai51678652014-11-21 12:52:02 +05303457 params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3458 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
Vipul Pandya636f9d32012-09-26 02:39:39 +00003459 ret = t4_query_params(adapter, adapter->mbox,
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303460 adapter->pf, 0, 1, params, val);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003461 if (ret == 0) {
3462 /*
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303463 * For t4_memory_rw() below addresses and
Vipul Pandya636f9d32012-09-26 02:39:39 +00003464 * sizes have to be in terms of multiples of 4
3465 * bytes. So, if the Configuration File isn't
3466 * a multiple of 4 bytes in length we'll have
3467 * to write that out separately since we can't
3468 * guarantee that the bytes following the
3469 * residual byte in the buffer returned by
3470 * request_firmware() are zeroed out ...
3471 */
3472 size_t resid = cf->size & 0x3;
3473 size_t size = cf->size & ~0x3;
3474 __be32 *data = (__be32 *)cf->data;
3475
Hariprasad Shenai51678652014-11-21 12:52:02 +05303476 mtype = FW_PARAMS_PARAM_Y_G(val[0]);
3477 maddr = FW_PARAMS_PARAM_Z_G(val[0]) << 16;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003478
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303479 spin_lock(&adapter->win0_lock);
3480 ret = t4_memory_rw(adapter, 0, mtype, maddr,
3481 size, data, T4_MEMORY_WRITE);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003482 if (ret == 0 && resid != 0) {
3483 union {
3484 __be32 word;
3485 char buf[4];
3486 } last;
3487 int i;
3488
3489 last.word = data[size >> 2];
3490 for (i = resid; i < 4; i++)
3491 last.buf[i] = 0;
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303492 ret = t4_memory_rw(adapter, 0, mtype,
3493 maddr + size,
3494 4, &last.word,
3495 T4_MEMORY_WRITE);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003496 }
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303497 spin_unlock(&adapter->win0_lock);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003498 }
3499 }
3500
3501 release_firmware(cf);
3502 if (ret)
3503 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003504 }
3505
Vipul Pandya636f9d32012-09-26 02:39:39 +00003506 /*
3507 * Issue a Capability Configuration command to the firmware to get it
3508 * to parse the Configuration File. We don't use t4_fw_config_file()
3509 * because we want the ability to modify various features after we've
3510 * processed the configuration file ...
3511 */
3512 memset(&caps_cmd, 0, sizeof(caps_cmd));
3513 caps_cmd.op_to_write =
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303514 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3515 FW_CMD_REQUEST_F |
3516 FW_CMD_READ_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303517 caps_cmd.cfvalid_to_len16 =
Hariprasad Shenai51678652014-11-21 12:52:02 +05303518 htonl(FW_CAPS_CONFIG_CMD_CFVALID_F |
3519 FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(mtype) |
3520 FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(maddr >> 16) |
Vipul Pandya636f9d32012-09-26 02:39:39 +00003521 FW_LEN16(caps_cmd));
3522 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
3523 &caps_cmd);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303524
3525 /* If the CAPS_CONFIG failed with an ENOENT (for a Firmware
3526 * Configuration File in FLASH), our last gasp effort is to use the
3527 * Firmware Configuration File which is embedded in the firmware. A
3528 * very few early versions of the firmware didn't have one embedded
3529 * but we can ignore those.
3530 */
3531 if (ret == -ENOENT) {
3532 memset(&caps_cmd, 0, sizeof(caps_cmd));
3533 caps_cmd.op_to_write =
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303534 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3535 FW_CMD_REQUEST_F |
3536 FW_CMD_READ_F);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303537 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
3538 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd,
3539 sizeof(caps_cmd), &caps_cmd);
3540 config_name = "Firmware Default";
3541 }
3542
3543 config_issued = 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003544 if (ret < 0)
3545 goto bye;
3546
Vipul Pandya636f9d32012-09-26 02:39:39 +00003547 finiver = ntohl(caps_cmd.finiver);
3548 finicsum = ntohl(caps_cmd.finicsum);
3549 cfcsum = ntohl(caps_cmd.cfcsum);
3550 if (finicsum != cfcsum)
3551 dev_warn(adapter->pdev_dev, "Configuration File checksum "\
3552 "mismatch: [fini] csum=%#x, computed csum=%#x\n",
3553 finicsum, cfcsum);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003554
Vipul Pandya636f9d32012-09-26 02:39:39 +00003555 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00003556 * And now tell the firmware to use the configuration we just loaded.
3557 */
3558 caps_cmd.op_to_write =
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303559 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3560 FW_CMD_REQUEST_F |
3561 FW_CMD_WRITE_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303562 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
Vipul Pandya636f9d32012-09-26 02:39:39 +00003563 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
3564 NULL);
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00003565 if (ret < 0)
3566 goto bye;
3567
Vipul Pandya636f9d32012-09-26 02:39:39 +00003568 /*
3569 * Tweak configuration based on system architecture, module
3570 * parameters, etc.
3571 */
3572 ret = adap_init0_tweaks(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003573 if (ret < 0)
3574 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003575
Vipul Pandya636f9d32012-09-26 02:39:39 +00003576 /*
3577 * And finally tell the firmware to initialize itself using the
3578 * parameters from the Configuration File.
3579 */
3580 ret = t4_fw_initialize(adapter, adapter->mbox);
3581 if (ret < 0)
3582 goto bye;
3583
Hariprasad Shenai06640312015-01-13 15:19:25 +05303584 /* Emit Firmware Configuration File information and return
3585 * successfully.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003586 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00003587 dev_info(adapter->pdev_dev, "Successfully configured using Firmware "\
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303588 "Configuration File \"%s\", version %#x, computed checksum %#x\n",
3589 config_name, finiver, cfcsum);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003590 return 0;
3591
3592 /*
3593 * Something bad happened. Return the error ... (If the "error"
3594 * is that there's no Configuration File on the adapter we don't
3595 * want to issue a warning since this is fairly common.)
3596 */
3597bye:
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303598 if (config_issued && ret != -ENOENT)
3599 dev_warn(adapter->pdev_dev, "\"%s\" configuration file error %d\n",
3600 config_name, -ret);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003601 return ret;
3602}
3603
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303604static struct fw_info fw_info_array[] = {
3605 {
3606 .chip = CHELSIO_T4,
3607 .fs_name = FW4_CFNAME,
3608 .fw_mod_name = FW4_FNAME,
3609 .fw_hdr = {
3610 .chip = FW_HDR_CHIP_T4,
3611 .fw_ver = __cpu_to_be32(FW_VERSION(T4)),
3612 .intfver_nic = FW_INTFVER(T4, NIC),
3613 .intfver_vnic = FW_INTFVER(T4, VNIC),
3614 .intfver_ri = FW_INTFVER(T4, RI),
3615 .intfver_iscsi = FW_INTFVER(T4, ISCSI),
3616 .intfver_fcoe = FW_INTFVER(T4, FCOE),
3617 },
3618 }, {
3619 .chip = CHELSIO_T5,
3620 .fs_name = FW5_CFNAME,
3621 .fw_mod_name = FW5_FNAME,
3622 .fw_hdr = {
3623 .chip = FW_HDR_CHIP_T5,
3624 .fw_ver = __cpu_to_be32(FW_VERSION(T5)),
3625 .intfver_nic = FW_INTFVER(T5, NIC),
3626 .intfver_vnic = FW_INTFVER(T5, VNIC),
3627 .intfver_ri = FW_INTFVER(T5, RI),
3628 .intfver_iscsi = FW_INTFVER(T5, ISCSI),
3629 .intfver_fcoe = FW_INTFVER(T5, FCOE),
3630 },
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05303631 }, {
3632 .chip = CHELSIO_T6,
3633 .fs_name = FW6_CFNAME,
3634 .fw_mod_name = FW6_FNAME,
3635 .fw_hdr = {
3636 .chip = FW_HDR_CHIP_T6,
3637 .fw_ver = __cpu_to_be32(FW_VERSION(T6)),
3638 .intfver_nic = FW_INTFVER(T6, NIC),
3639 .intfver_vnic = FW_INTFVER(T6, VNIC),
3640 .intfver_ofld = FW_INTFVER(T6, OFLD),
3641 .intfver_ri = FW_INTFVER(T6, RI),
3642 .intfver_iscsipdu = FW_INTFVER(T6, ISCSIPDU),
3643 .intfver_iscsi = FW_INTFVER(T6, ISCSI),
3644 .intfver_fcoepdu = FW_INTFVER(T6, FCOEPDU),
3645 .intfver_fcoe = FW_INTFVER(T6, FCOE),
3646 },
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303647 }
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05303648
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303649};
3650
3651static struct fw_info *find_fw_info(int chip)
3652{
3653 int i;
3654
3655 for (i = 0; i < ARRAY_SIZE(fw_info_array); i++) {
3656 if (fw_info_array[i].chip == chip)
3657 return &fw_info_array[i];
3658 }
3659 return NULL;
3660}
3661
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003662/*
Vipul Pandya636f9d32012-09-26 02:39:39 +00003663 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003664 */
3665static int adap_init0(struct adapter *adap)
3666{
3667 int ret;
3668 u32 v, port_vec;
3669 enum dev_state state;
3670 u32 params[7], val[7];
Vipul Pandya9a4da2c2012-10-19 02:09:53 +00003671 struct fw_caps_config_cmd caps_cmd;
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05303672 int reset = 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003673
Hariprasad Shenaiae469b62015-04-01 21:41:16 +05303674 /* Grab Firmware Device Log parameters as early as possible so we have
3675 * access to it for debugging, etc.
3676 */
3677 ret = t4_init_devlog_params(adap);
3678 if (ret < 0)
3679 return ret;
3680
Hariprasad Shenai666224d2014-12-11 11:11:43 +05303681 /* Contact FW, advertising Master capability */
3682 ret = t4_fw_hello(adap, adap->mbox, adap->mbox, MASTER_MAY, &state);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003683 if (ret < 0) {
3684 dev_err(adap->pdev_dev, "could not connect to FW, error %d\n",
3685 ret);
3686 return ret;
3687 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00003688 if (ret == adap->mbox)
3689 adap->flags |= MASTER_PF;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003690
Vipul Pandya636f9d32012-09-26 02:39:39 +00003691 /*
3692 * If we're the Master PF Driver and the device is uninitialized,
3693 * then let's consider upgrading the firmware ... (We always want
3694 * to check the firmware version number in order to A. get it for
3695 * later reporting and B. to warn if the currently loaded firmware
3696 * is excessively mismatched relative to the driver.)
3697 */
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303698 t4_get_fw_version(adap, &adap->params.fw_vers);
3699 t4_get_tp_version(adap, &adap->params.tp_vers);
Hariprasad Shenaia69265e2015-08-28 11:17:12 +05303700 ret = t4_check_fw_version(adap);
3701 /* If firmware is too old (not supported by driver) force an update. */
Hariprasad Shenai21d11bd2015-10-08 10:08:23 +05303702 if (ret)
Hariprasad Shenaia69265e2015-08-28 11:17:12 +05303703 state = DEV_STATE_UNINIT;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003704 if ((adap->flags & MASTER_PF) && state != DEV_STATE_INIT) {
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303705 struct fw_info *fw_info;
3706 struct fw_hdr *card_fw;
3707 const struct firmware *fw;
3708 const u8 *fw_data = NULL;
3709 unsigned int fw_size = 0;
3710
3711 /* This is the firmware whose headers the driver was compiled
3712 * against
3713 */
3714 fw_info = find_fw_info(CHELSIO_CHIP_VERSION(adap->params.chip));
3715 if (fw_info == NULL) {
3716 dev_err(adap->pdev_dev,
3717 "unable to get firmware info for chip %d.\n",
3718 CHELSIO_CHIP_VERSION(adap->params.chip));
3719 return -EINVAL;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003720 }
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303721
3722 /* allocate memory to read the header of the firmware on the
3723 * card
3724 */
3725 card_fw = t4_alloc_mem(sizeof(*card_fw));
3726
3727 /* Get FW from from /lib/firmware/ */
3728 ret = request_firmware(&fw, fw_info->fw_mod_name,
3729 adap->pdev_dev);
3730 if (ret < 0) {
3731 dev_err(adap->pdev_dev,
3732 "unable to load firmware image %s, error %d\n",
3733 fw_info->fw_mod_name, ret);
3734 } else {
3735 fw_data = fw->data;
3736 fw_size = fw->size;
3737 }
3738
3739 /* upgrade FW logic */
3740 ret = t4_prep_fw(adap, fw_info, fw_data, fw_size, card_fw,
3741 state, &reset);
3742
3743 /* Cleaning up */
Markus Elfring0b5b6be2015-02-04 11:28:43 +01003744 release_firmware(fw);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303745 t4_free_mem(card_fw);
3746
Vipul Pandya636f9d32012-09-26 02:39:39 +00003747 if (ret < 0)
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303748 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003749 }
3750
3751 /*
3752 * Grab VPD parameters. This should be done after we establish a
3753 * connection to the firmware since some of the VPD parameters
3754 * (notably the Core Clock frequency) are retrieved via requests to
3755 * the firmware. On the other hand, we need these fairly early on
3756 * so we do this right after getting ahold of the firmware.
3757 */
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +05303758 ret = t4_get_vpd_params(adap, &adap->params.vpd);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003759 if (ret < 0)
3760 goto bye;
3761
Vipul Pandya636f9d32012-09-26 02:39:39 +00003762 /*
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003763 * Find out what ports are available to us. Note that we need to do
3764 * this before calling adap_init0_no_config() since it needs nports
3765 * and portvec ...
Vipul Pandya636f9d32012-09-26 02:39:39 +00003766 */
3767 v =
Hariprasad Shenai51678652014-11-21 12:52:02 +05303768 FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3769 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PORTVEC);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303770 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, &v, &port_vec);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003771 if (ret < 0)
3772 goto bye;
3773
3774 adap->params.nports = hweight32(port_vec);
3775 adap->params.portvec = port_vec;
3776
Hariprasad Shenai06640312015-01-13 15:19:25 +05303777 /* If the firmware is initialized already, emit a simply note to that
3778 * effect. Otherwise, it's time to try initializing the adapter.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003779 */
3780 if (state == DEV_STATE_INIT) {
3781 dev_info(adap->pdev_dev, "Coming up as %s: "\
3782 "Adapter already initialized\n",
3783 adap->flags & MASTER_PF ? "MASTER" : "SLAVE");
Vipul Pandya636f9d32012-09-26 02:39:39 +00003784 } else {
3785 dev_info(adap->pdev_dev, "Coming up as MASTER: "\
3786 "Initializing adapter\n");
Hariprasad Shenai06640312015-01-13 15:19:25 +05303787
3788 /* Find out whether we're dealing with a version of the
3789 * firmware which has configuration file support.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003790 */
Hariprasad Shenai06640312015-01-13 15:19:25 +05303791 params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3792 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303793 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1,
Hariprasad Shenai06640312015-01-13 15:19:25 +05303794 params, val);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003795
Hariprasad Shenai06640312015-01-13 15:19:25 +05303796 /* If the firmware doesn't support Configuration Files,
3797 * return an error.
3798 */
3799 if (ret < 0) {
3800 dev_err(adap->pdev_dev, "firmware doesn't support "
3801 "Firmware Configuration Files\n");
3802 goto bye;
3803 }
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003804
Hariprasad Shenai06640312015-01-13 15:19:25 +05303805 /* The firmware provides us with a memory buffer where we can
3806 * load a Configuration File from the host if we want to
3807 * override the Configuration File in flash.
3808 */
3809 ret = adap_init0_config(adap, reset);
3810 if (ret == -ENOENT) {
3811 dev_err(adap->pdev_dev, "no Configuration File "
3812 "present on adapter.\n");
3813 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003814 }
3815 if (ret < 0) {
Hariprasad Shenai06640312015-01-13 15:19:25 +05303816 dev_err(adap->pdev_dev, "could not initialize "
3817 "adapter, error %d\n", -ret);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003818 goto bye;
3819 }
3820 }
3821
Hariprasad Shenai06640312015-01-13 15:19:25 +05303822 /* Give the SGE code a chance to pull in anything that it needs ...
3823 * Note that this must be called after we retrieve our VPD parameters
3824 * in order to know how to convert core ticks to seconds, etc.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003825 */
Hariprasad Shenai06640312015-01-13 15:19:25 +05303826 ret = t4_sge_init(adap);
3827 if (ret < 0)
3828 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003829
Vipul Pandya9a4da2c2012-10-19 02:09:53 +00003830 if (is_bypass_device(adap->pdev->device))
3831 adap->params.bypass = 1;
3832
Vipul Pandya636f9d32012-09-26 02:39:39 +00003833 /*
3834 * Grab some of our basic fundamental operating parameters.
3835 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003836#define FW_PARAM_DEV(param) \
Hariprasad Shenai51678652014-11-21 12:52:02 +05303837 (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) | \
3838 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_##param))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003839
3840#define FW_PARAM_PFVF(param) \
Hariprasad Shenai51678652014-11-21 12:52:02 +05303841 FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) | \
3842 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_##param)| \
3843 FW_PARAMS_PARAM_Y_V(0) | \
3844 FW_PARAMS_PARAM_Z_V(0)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003845
Vipul Pandya636f9d32012-09-26 02:39:39 +00003846 params[0] = FW_PARAM_PFVF(EQ_START);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003847 params[1] = FW_PARAM_PFVF(L2T_START);
3848 params[2] = FW_PARAM_PFVF(L2T_END);
3849 params[3] = FW_PARAM_PFVF(FILTER_START);
3850 params[4] = FW_PARAM_PFVF(FILTER_END);
3851 params[5] = FW_PARAM_PFVF(IQFLINT_START);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303852 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003853 if (ret < 0)
3854 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003855 adap->sge.egr_start = val[0];
3856 adap->l2t_start = val[1];
3857 adap->l2t_end = val[2];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003858 adap->tids.ftid_base = val[3];
3859 adap->tids.nftids = val[4] - val[3] + 1;
3860 adap->sge.ingr_start = val[5];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003861
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303862 /* qids (ingress/egress) returned from firmware can be anywhere
3863 * in the range from EQ(IQFLINT)_START to EQ(IQFLINT)_END.
3864 * Hence driver needs to allocate memory for this range to
3865 * store the queue info. Get the highest IQFLINT/EQ index returned
3866 * in FW_EQ_*_CMD.alloc command.
3867 */
3868 params[0] = FW_PARAM_PFVF(EQ_END);
3869 params[1] = FW_PARAM_PFVF(IQFLINT_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303870 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303871 if (ret < 0)
3872 goto bye;
3873 adap->sge.egr_sz = val[0] - adap->sge.egr_start + 1;
3874 adap->sge.ingr_sz = val[1] - adap->sge.ingr_start + 1;
3875
3876 adap->sge.egr_map = kcalloc(adap->sge.egr_sz,
3877 sizeof(*adap->sge.egr_map), GFP_KERNEL);
3878 if (!adap->sge.egr_map) {
3879 ret = -ENOMEM;
3880 goto bye;
3881 }
3882
3883 adap->sge.ingr_map = kcalloc(adap->sge.ingr_sz,
3884 sizeof(*adap->sge.ingr_map), GFP_KERNEL);
3885 if (!adap->sge.ingr_map) {
3886 ret = -ENOMEM;
3887 goto bye;
3888 }
3889
3890 /* Allocate the memory for the vaious egress queue bitmaps
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05303891 * ie starving_fl, txq_maperr and blocked_fl.
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303892 */
3893 adap->sge.starving_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3894 sizeof(long), GFP_KERNEL);
3895 if (!adap->sge.starving_fl) {
3896 ret = -ENOMEM;
3897 goto bye;
3898 }
3899
3900 adap->sge.txq_maperr = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3901 sizeof(long), GFP_KERNEL);
3902 if (!adap->sge.txq_maperr) {
3903 ret = -ENOMEM;
3904 goto bye;
3905 }
3906
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05303907#ifdef CONFIG_DEBUG_FS
3908 adap->sge.blocked_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3909 sizeof(long), GFP_KERNEL);
3910 if (!adap->sge.blocked_fl) {
3911 ret = -ENOMEM;
3912 goto bye;
3913 }
3914#endif
3915
Anish Bhattb5a02f52015-01-14 15:17:34 -08003916 params[0] = FW_PARAM_PFVF(CLIP_START);
3917 params[1] = FW_PARAM_PFVF(CLIP_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303918 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
Anish Bhattb5a02f52015-01-14 15:17:34 -08003919 if (ret < 0)
3920 goto bye;
3921 adap->clipt_start = val[0];
3922 adap->clipt_end = val[1];
3923
Vipul Pandya636f9d32012-09-26 02:39:39 +00003924 /* query params related to active filter region */
3925 params[0] = FW_PARAM_PFVF(ACTIVE_FILTER_START);
3926 params[1] = FW_PARAM_PFVF(ACTIVE_FILTER_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303927 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003928 /* If Active filter size is set we enable establishing
3929 * offload connection through firmware work request
3930 */
3931 if ((val[0] != val[1]) && (ret >= 0)) {
3932 adap->flags |= FW_OFLD_CONN;
3933 adap->tids.aftid_base = val[0];
3934 adap->tids.aftid_end = val[1];
3935 }
3936
Vipul Pandyab407a4a2013-04-29 04:04:40 +00003937 /* If we're running on newer firmware, let it know that we're
3938 * prepared to deal with encapsulated CPL messages. Older
3939 * firmware won't understand this and we'll just get
3940 * unencapsulated messages ...
3941 */
3942 params[0] = FW_PARAM_PFVF(CPLFW4MSG_ENCAP);
3943 val[0] = 1;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303944 (void)t4_set_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
Vipul Pandyab407a4a2013-04-29 04:04:40 +00003945
Vipul Pandya636f9d32012-09-26 02:39:39 +00003946 /*
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05303947 * Find out whether we're allowed to use the T5+ ULPTX MEMWRITE DSGL
3948 * capability. Earlier versions of the firmware didn't have the
3949 * ULPTX_MEMWRITE_DSGL so we'll interpret a query failure as no
3950 * permission to use ULPTX MEMWRITE DSGL.
3951 */
3952 if (is_t4(adap->params.chip)) {
3953 adap->params.ulptx_memwrite_dsgl = false;
3954 } else {
3955 params[0] = FW_PARAM_DEV(ULPTX_MEMWRITE_DSGL);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303956 ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05303957 1, params, val);
3958 adap->params.ulptx_memwrite_dsgl = (ret == 0 && val[0] != 0);
3959 }
3960
3961 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00003962 * Get device capabilities so we can determine what resources we need
3963 * to manage.
3964 */
3965 memset(&caps_cmd, 0, sizeof(caps_cmd));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303966 caps_cmd.op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3967 FW_CMD_REQUEST_F | FW_CMD_READ_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303968 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
Vipul Pandya636f9d32012-09-26 02:39:39 +00003969 ret = t4_wr_mbox(adap, adap->mbox, &caps_cmd, sizeof(caps_cmd),
3970 &caps_cmd);
3971 if (ret < 0)
3972 goto bye;
3973
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003974 if (caps_cmd.ofldcaps) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003975 /* query offload-related parameters */
3976 params[0] = FW_PARAM_DEV(NTID);
3977 params[1] = FW_PARAM_PFVF(SERVER_START);
3978 params[2] = FW_PARAM_PFVF(SERVER_END);
3979 params[3] = FW_PARAM_PFVF(TDDP_START);
3980 params[4] = FW_PARAM_PFVF(TDDP_END);
3981 params[5] = FW_PARAM_DEV(FLOWC_BUFFIFO_SZ);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303982 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
Vipul Pandya636f9d32012-09-26 02:39:39 +00003983 params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003984 if (ret < 0)
3985 goto bye;
3986 adap->tids.ntids = val[0];
3987 adap->tids.natids = min(adap->tids.ntids / 2, MAX_ATIDS);
3988 adap->tids.stid_base = val[1];
3989 adap->tids.nstids = val[2] - val[1] + 1;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003990 /*
Joe Perchesdbedd442015-03-06 20:49:12 -08003991 * Setup server filter region. Divide the available filter
Vipul Pandya636f9d32012-09-26 02:39:39 +00003992 * region into two parts. Regular filters get 1/3rd and server
3993 * filters get 2/3rd part. This is only enabled if workarond
3994 * path is enabled.
3995 * 1. For regular filters.
3996 * 2. Server filter: This are special filters which are used
3997 * to redirect SYN packets to offload queue.
3998 */
3999 if (adap->flags & FW_OFLD_CONN && !is_bypass(adap)) {
4000 adap->tids.sftid_base = adap->tids.ftid_base +
4001 DIV_ROUND_UP(adap->tids.nftids, 3);
4002 adap->tids.nsftids = adap->tids.nftids -
4003 DIV_ROUND_UP(adap->tids.nftids, 3);
4004 adap->tids.nftids = adap->tids.sftid_base -
4005 adap->tids.ftid_base;
4006 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004007 adap->vres.ddp.start = val[3];
4008 adap->vres.ddp.size = val[4] - val[3] + 1;
4009 adap->params.ofldq_wr_cred = val[5];
Vipul Pandya636f9d32012-09-26 02:39:39 +00004010
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004011 adap->params.offload = 1;
4012 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00004013 if (caps_cmd.rdmacaps) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004014 params[0] = FW_PARAM_PFVF(STAG_START);
4015 params[1] = FW_PARAM_PFVF(STAG_END);
4016 params[2] = FW_PARAM_PFVF(RQ_START);
4017 params[3] = FW_PARAM_PFVF(RQ_END);
4018 params[4] = FW_PARAM_PFVF(PBL_START);
4019 params[5] = FW_PARAM_PFVF(PBL_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304020 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
Vipul Pandya636f9d32012-09-26 02:39:39 +00004021 params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004022 if (ret < 0)
4023 goto bye;
4024 adap->vres.stag.start = val[0];
4025 adap->vres.stag.size = val[1] - val[0] + 1;
4026 adap->vres.rq.start = val[2];
4027 adap->vres.rq.size = val[3] - val[2] + 1;
4028 adap->vres.pbl.start = val[4];
4029 adap->vres.pbl.size = val[5] - val[4] + 1;
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00004030
4031 params[0] = FW_PARAM_PFVF(SQRQ_START);
4032 params[1] = FW_PARAM_PFVF(SQRQ_END);
4033 params[2] = FW_PARAM_PFVF(CQ_START);
4034 params[3] = FW_PARAM_PFVF(CQ_END);
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00004035 params[4] = FW_PARAM_PFVF(OCQ_START);
4036 params[5] = FW_PARAM_PFVF(OCQ_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304037 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params,
Hariprasad Shenai5c937dd2014-09-01 19:55:00 +05304038 val);
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00004039 if (ret < 0)
4040 goto bye;
4041 adap->vres.qp.start = val[0];
4042 adap->vres.qp.size = val[1] - val[0] + 1;
4043 adap->vres.cq.start = val[2];
4044 adap->vres.cq.size = val[3] - val[2] + 1;
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00004045 adap->vres.ocq.start = val[4];
4046 adap->vres.ocq.size = val[5] - val[4] + 1;
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05304047
4048 params[0] = FW_PARAM_DEV(MAXORDIRD_QP);
4049 params[1] = FW_PARAM_DEV(MAXIRD_ADAPTER);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304050 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params,
Hariprasad Shenai5c937dd2014-09-01 19:55:00 +05304051 val);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05304052 if (ret < 0) {
4053 adap->params.max_ordird_qp = 8;
4054 adap->params.max_ird_adapter = 32 * adap->tids.ntids;
4055 ret = 0;
4056 } else {
4057 adap->params.max_ordird_qp = val[0];
4058 adap->params.max_ird_adapter = val[1];
4059 }
4060 dev_info(adap->pdev_dev,
4061 "max_ordird_qp %d max_ird_adapter %d\n",
4062 adap->params.max_ordird_qp,
4063 adap->params.max_ird_adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004064 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00004065 if (caps_cmd.iscsicaps) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004066 params[0] = FW_PARAM_PFVF(ISCSI_START);
4067 params[1] = FW_PARAM_PFVF(ISCSI_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304068 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
Vipul Pandya636f9d32012-09-26 02:39:39 +00004069 params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004070 if (ret < 0)
4071 goto bye;
4072 adap->vres.iscsi.start = val[0];
4073 adap->vres.iscsi.size = val[1] - val[0] + 1;
4074 }
4075#undef FW_PARAM_PFVF
4076#undef FW_PARAM_DEV
4077
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05304078 /* The MTU/MSS Table is initialized by now, so load their values. If
4079 * we're initializing the adapter, then we'll make any modifications
4080 * we want to the MTU/MSS Table and also initialize the congestion
4081 * parameters.
Vipul Pandya636f9d32012-09-26 02:39:39 +00004082 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004083 t4_read_mtu_tbl(adap, adap->params.mtus, NULL);
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05304084 if (state != DEV_STATE_INIT) {
4085 int i;
Casey Leedom7ee9ff92010-06-25 12:11:46 +00004086
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05304087 /* The default MTU Table contains values 1492 and 1500.
4088 * However, for TCP, it's better to have two values which are
4089 * a multiple of 8 +/- 4 bytes apart near this popular MTU.
4090 * This allows us to have a TCP Data Payload which is a
4091 * multiple of 8 regardless of what combination of TCP Options
4092 * are in use (always a multiple of 4 bytes) which is
4093 * important for performance reasons. For instance, if no
4094 * options are in use, then we have a 20-byte IP header and a
4095 * 20-byte TCP header. In this case, a 1500-byte MSS would
4096 * result in a TCP Data Payload of 1500 - 40 == 1460 bytes
4097 * which is not a multiple of 8. So using an MSS of 1488 in
4098 * this case results in a TCP Data Payload of 1448 bytes which
4099 * is a multiple of 8. On the other hand, if 12-byte TCP Time
4100 * Stamps have been negotiated, then an MTU of 1500 bytes
4101 * results in a TCP Data Payload of 1448 bytes which, as
4102 * above, is a multiple of 8 bytes ...
4103 */
4104 for (i = 0; i < NMTUS; i++)
4105 if (adap->params.mtus[i] == 1492) {
4106 adap->params.mtus[i] = 1488;
4107 break;
4108 }
4109
4110 t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
4111 adap->params.b_wnd);
4112 }
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05304113 t4_init_sge_params(adap);
Vipul Pandya636f9d32012-09-26 02:39:39 +00004114 adap->flags |= FW_OK;
Hariprasad Shenaic1e9af02015-06-05 14:24:52 +05304115 t4_init_tp_params(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004116 return 0;
4117
4118 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00004119 * Something bad happened. If a command timed out or failed with EIO
4120 * FW does not operate within its spec or something catastrophic
4121 * happened to HW/FW, stop issuing commands.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004122 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00004123bye:
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05304124 kfree(adap->sge.egr_map);
4125 kfree(adap->sge.ingr_map);
4126 kfree(adap->sge.starving_fl);
4127 kfree(adap->sge.txq_maperr);
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05304128#ifdef CONFIG_DEBUG_FS
4129 kfree(adap->sge.blocked_fl);
4130#endif
Vipul Pandya636f9d32012-09-26 02:39:39 +00004131 if (ret != -ETIMEDOUT && ret != -EIO)
4132 t4_fw_bye(adap, adap->mbox);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004133 return ret;
4134}
4135
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004136/* EEH callbacks */
4137
4138static pci_ers_result_t eeh_err_detected(struct pci_dev *pdev,
4139 pci_channel_state_t state)
4140{
4141 int i;
4142 struct adapter *adap = pci_get_drvdata(pdev);
4143
4144 if (!adap)
4145 goto out;
4146
4147 rtnl_lock();
4148 adap->flags &= ~FW_OK;
4149 notify_ulds(adap, CXGB4_STATE_START_RECOVERY);
Gavin Shan9fe6cb52014-01-23 12:27:35 +08004150 spin_lock(&adap->stats_lock);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004151 for_each_port(adap, i) {
4152 struct net_device *dev = adap->port[i];
4153
4154 netif_device_detach(dev);
4155 netif_carrier_off(dev);
4156 }
Gavin Shan9fe6cb52014-01-23 12:27:35 +08004157 spin_unlock(&adap->stats_lock);
Hariprasad Shenaib37987e2015-03-26 10:04:26 +05304158 disable_interrupts(adap);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004159 if (adap->flags & FULL_INIT_DONE)
4160 cxgb_down(adap);
4161 rtnl_unlock();
Gavin Shan144be3d2014-01-23 12:27:34 +08004162 if ((adap->flags & DEV_ENABLED)) {
4163 pci_disable_device(pdev);
4164 adap->flags &= ~DEV_ENABLED;
4165 }
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004166out: return state == pci_channel_io_perm_failure ?
4167 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
4168}
4169
4170static pci_ers_result_t eeh_slot_reset(struct pci_dev *pdev)
4171{
4172 int i, ret;
4173 struct fw_caps_config_cmd c;
4174 struct adapter *adap = pci_get_drvdata(pdev);
4175
4176 if (!adap) {
4177 pci_restore_state(pdev);
4178 pci_save_state(pdev);
4179 return PCI_ERS_RESULT_RECOVERED;
4180 }
4181
Gavin Shan144be3d2014-01-23 12:27:34 +08004182 if (!(adap->flags & DEV_ENABLED)) {
4183 if (pci_enable_device(pdev)) {
4184 dev_err(&pdev->dev, "Cannot reenable PCI "
4185 "device after reset\n");
4186 return PCI_ERS_RESULT_DISCONNECT;
4187 }
4188 adap->flags |= DEV_ENABLED;
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004189 }
4190
4191 pci_set_master(pdev);
4192 pci_restore_state(pdev);
4193 pci_save_state(pdev);
4194 pci_cleanup_aer_uncorrect_error_status(pdev);
4195
Hariprasad Shenai8203b502014-10-09 05:48:47 +05304196 if (t4_wait_dev_ready(adap->regs) < 0)
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004197 return PCI_ERS_RESULT_DISCONNECT;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304198 if (t4_fw_hello(adap, adap->mbox, adap->pf, MASTER_MUST, NULL) < 0)
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004199 return PCI_ERS_RESULT_DISCONNECT;
4200 adap->flags |= FW_OK;
4201 if (adap_init1(adap, &c))
4202 return PCI_ERS_RESULT_DISCONNECT;
4203
4204 for_each_port(adap, i) {
4205 struct port_info *p = adap2pinfo(adap, i);
4206
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304207 ret = t4_alloc_vi(adap, adap->mbox, p->tx_chan, adap->pf, 0, 1,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004208 NULL, NULL);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004209 if (ret < 0)
4210 return PCI_ERS_RESULT_DISCONNECT;
4211 p->viid = ret;
4212 p->xact_addr_filt = -1;
4213 }
4214
4215 t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
4216 adap->params.b_wnd);
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00004217 setup_memwin(adap);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004218 if (cxgb_up(adap))
4219 return PCI_ERS_RESULT_DISCONNECT;
4220 return PCI_ERS_RESULT_RECOVERED;
4221}
4222
4223static void eeh_resume(struct pci_dev *pdev)
4224{
4225 int i;
4226 struct adapter *adap = pci_get_drvdata(pdev);
4227
4228 if (!adap)
4229 return;
4230
4231 rtnl_lock();
4232 for_each_port(adap, i) {
4233 struct net_device *dev = adap->port[i];
4234
4235 if (netif_running(dev)) {
4236 link_start(dev);
4237 cxgb_set_rxmode(dev);
4238 }
4239 netif_device_attach(dev);
4240 }
4241 rtnl_unlock();
4242}
4243
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07004244static const struct pci_error_handlers cxgb4_eeh = {
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004245 .error_detected = eeh_err_detected,
4246 .slot_reset = eeh_slot_reset,
4247 .resume = eeh_resume,
4248};
4249
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05304250static inline bool is_x_10g_port(const struct link_config *lc)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004251{
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05304252 return (lc->supported & FW_PORT_CAP_SPEED_10G) != 0 ||
4253 (lc->supported & FW_PORT_CAP_SPEED_40G) != 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004254}
4255
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304256static inline void init_rspq(struct adapter *adap, struct sge_rspq *q,
4257 unsigned int us, unsigned int cnt,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004258 unsigned int size, unsigned int iqe_size)
4259{
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304260 q->adap = adap;
Hariprasad Shenai812034f2015-04-06 20:23:23 +05304261 cxgb4_set_rspq_intr_params(q, us, cnt);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004262 q->iqe_len = iqe_size;
4263 q->size = size;
4264}
4265
4266/*
4267 * Perform default configuration of DMA queues depending on the number and type
4268 * of ports we found and the number of available CPUs. Most settings can be
4269 * modified by the admin prior to actual use.
4270 */
Bill Pemberton91744942012-12-03 09:23:02 -05004271static void cfg_queues(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004272{
4273 struct sge *s = &adap->sge;
Anish Bhatt688848b2014-06-19 21:37:13 -07004274 int i, n10g = 0, qidx = 0;
4275#ifndef CONFIG_CHELSIO_T4_DCB
4276 int q10g = 0;
4277#endif
Hariprasad Shenaicf38be62014-06-06 21:40:42 +05304278 int ciq_size;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004279
4280 for_each_port(adap, i)
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05304281 n10g += is_x_10g_port(&adap2pinfo(adap, i)->link_cfg);
Anish Bhatt688848b2014-06-19 21:37:13 -07004282#ifdef CONFIG_CHELSIO_T4_DCB
4283 /* For Data Center Bridging support we need to be able to support up
4284 * to 8 Traffic Priorities; each of which will be assigned to its
4285 * own TX Queue in order to prevent Head-Of-Line Blocking.
4286 */
4287 if (adap->params.nports * 8 > MAX_ETH_QSETS) {
4288 dev_err(adap->pdev_dev, "MAX_ETH_QSETS=%d < %d!\n",
4289 MAX_ETH_QSETS, adap->params.nports * 8);
4290 BUG_ON(1);
4291 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004292
Anish Bhatt688848b2014-06-19 21:37:13 -07004293 for_each_port(adap, i) {
4294 struct port_info *pi = adap2pinfo(adap, i);
4295
4296 pi->first_qset = qidx;
4297 pi->nqsets = 8;
4298 qidx += pi->nqsets;
4299 }
4300#else /* !CONFIG_CHELSIO_T4_DCB */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004301 /*
4302 * We default to 1 queue per non-10G port and up to # of cores queues
4303 * per 10G port.
4304 */
4305 if (n10g)
4306 q10g = (MAX_ETH_QSETS - (adap->params.nports - n10g)) / n10g;
Yuval Mintz5952dde2012-07-01 03:18:55 +00004307 if (q10g > netif_get_num_default_rss_queues())
4308 q10g = netif_get_num_default_rss_queues();
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004309
4310 for_each_port(adap, i) {
4311 struct port_info *pi = adap2pinfo(adap, i);
4312
4313 pi->first_qset = qidx;
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05304314 pi->nqsets = is_x_10g_port(&pi->link_cfg) ? q10g : 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004315 qidx += pi->nqsets;
4316 }
Anish Bhatt688848b2014-06-19 21:37:13 -07004317#endif /* !CONFIG_CHELSIO_T4_DCB */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004318
4319 s->ethqsets = qidx;
4320 s->max_ethqsets = qidx; /* MSI-X may lower it later */
4321
4322 if (is_offload(adap)) {
4323 /*
4324 * For offload we use 1 queue/channel if all ports are up to 1G,
4325 * otherwise we divide all available queues amongst the channels
4326 * capped by the number of available cores.
4327 */
4328 if (n10g) {
4329 i = min_t(int, ARRAY_SIZE(s->ofldrxq),
4330 num_online_cpus());
4331 s->ofldqsets = roundup(i, adap->params.nports);
4332 } else
4333 s->ofldqsets = adap->params.nports;
4334 /* For RDMA one Rx queue per channel suffices */
4335 s->rdmaqs = adap->params.nports;
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304336 /* Try and allow at least 1 CIQ per cpu rounding down
4337 * to the number of ports, with a minimum of 1 per port.
4338 * A 2 port card in a 6 cpu system: 6 CIQs, 3 / port.
4339 * A 4 port card in a 6 cpu system: 4 CIQs, 1 / port.
4340 * A 4 port card in a 2 cpu system: 4 CIQs, 1 / port.
4341 */
4342 s->rdmaciqs = min_t(int, MAX_RDMA_CIQS, num_online_cpus());
4343 s->rdmaciqs = (s->rdmaciqs / adap->params.nports) *
4344 adap->params.nports;
4345 s->rdmaciqs = max_t(int, s->rdmaciqs, adap->params.nports);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004346 }
4347
4348 for (i = 0; i < ARRAY_SIZE(s->ethrxq); i++) {
4349 struct sge_eth_rxq *r = &s->ethrxq[i];
4350
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304351 init_rspq(adap, &r->rspq, 5, 10, 1024, 64);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004352 r->fl.size = 72;
4353 }
4354
4355 for (i = 0; i < ARRAY_SIZE(s->ethtxq); i++)
4356 s->ethtxq[i].q.size = 1024;
4357
4358 for (i = 0; i < ARRAY_SIZE(s->ctrlq); i++)
4359 s->ctrlq[i].q.size = 512;
4360
4361 for (i = 0; i < ARRAY_SIZE(s->ofldtxq); i++)
4362 s->ofldtxq[i].q.size = 1024;
4363
4364 for (i = 0; i < ARRAY_SIZE(s->ofldrxq); i++) {
4365 struct sge_ofld_rxq *r = &s->ofldrxq[i];
4366
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304367 init_rspq(adap, &r->rspq, 5, 1, 1024, 64);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004368 r->rspq.uld = CXGB4_ULD_ISCSI;
4369 r->fl.size = 72;
4370 }
4371
4372 for (i = 0; i < ARRAY_SIZE(s->rdmarxq); i++) {
4373 struct sge_ofld_rxq *r = &s->rdmarxq[i];
4374
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304375 init_rspq(adap, &r->rspq, 5, 1, 511, 64);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004376 r->rspq.uld = CXGB4_ULD_RDMA;
4377 r->fl.size = 72;
4378 }
4379
Hariprasad Shenaicf38be62014-06-06 21:40:42 +05304380 ciq_size = 64 + adap->vres.cq.size + adap->tids.nftids;
4381 if (ciq_size > SGE_MAX_IQ_SIZE) {
4382 CH_WARN(adap, "CIQ size too small for available IQs\n");
4383 ciq_size = SGE_MAX_IQ_SIZE;
4384 }
4385
4386 for (i = 0; i < ARRAY_SIZE(s->rdmaciq); i++) {
4387 struct sge_ofld_rxq *r = &s->rdmaciq[i];
4388
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304389 init_rspq(adap, &r->rspq, 5, 1, ciq_size, 64);
Hariprasad Shenaicf38be62014-06-06 21:40:42 +05304390 r->rspq.uld = CXGB4_ULD_RDMA;
4391 }
4392
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304393 init_rspq(adap, &s->fw_evtq, 0, 1, 1024, 64);
4394 init_rspq(adap, &s->intrq, 0, 1, 2 * MAX_INGQ, 64);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004395}
4396
4397/*
4398 * Reduce the number of Ethernet queues across all ports to at most n.
4399 * n provides at least one queue per port.
4400 */
Bill Pemberton91744942012-12-03 09:23:02 -05004401static void reduce_ethqs(struct adapter *adap, int n)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004402{
4403 int i;
4404 struct port_info *pi;
4405
4406 while (n < adap->sge.ethqsets)
4407 for_each_port(adap, i) {
4408 pi = adap2pinfo(adap, i);
4409 if (pi->nqsets > 1) {
4410 pi->nqsets--;
4411 adap->sge.ethqsets--;
4412 if (adap->sge.ethqsets <= n)
4413 break;
4414 }
4415 }
4416
4417 n = 0;
4418 for_each_port(adap, i) {
4419 pi = adap2pinfo(adap, i);
4420 pi->first_qset = n;
4421 n += pi->nqsets;
4422 }
4423}
4424
4425/* 2 MSI-X vectors needed for the FW queue and non-data interrupts */
4426#define EXTRA_VECS 2
4427
Bill Pemberton91744942012-12-03 09:23:02 -05004428static int enable_msix(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004429{
4430 int ofld_need = 0;
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304431 int i, want, need, allocated;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004432 struct sge *s = &adap->sge;
4433 unsigned int nchan = adap->params.nports;
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304434 struct msix_entry *entries;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004435
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304436 entries = kmalloc(sizeof(*entries) * (MAX_INGQ + 1),
4437 GFP_KERNEL);
4438 if (!entries)
4439 return -ENOMEM;
4440
4441 for (i = 0; i < MAX_INGQ + 1; ++i)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004442 entries[i].entry = i;
4443
4444 want = s->max_ethqsets + EXTRA_VECS;
4445 if (is_offload(adap)) {
Hariprasad Shenaicf38be62014-06-06 21:40:42 +05304446 want += s->rdmaqs + s->rdmaciqs + s->ofldqsets;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004447 /* need nchan for each possible ULD */
Hariprasad Shenaicf38be62014-06-06 21:40:42 +05304448 ofld_need = 3 * nchan;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004449 }
Anish Bhatt688848b2014-06-19 21:37:13 -07004450#ifdef CONFIG_CHELSIO_T4_DCB
4451 /* For Data Center Bridging we need 8 Ethernet TX Priority Queues for
4452 * each port.
4453 */
4454 need = 8 * adap->params.nports + EXTRA_VECS + ofld_need;
4455#else
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004456 need = adap->params.nports + EXTRA_VECS + ofld_need;
Anish Bhatt688848b2014-06-19 21:37:13 -07004457#endif
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304458 allocated = pci_enable_msix_range(adap->pdev, entries, need, want);
4459 if (allocated < 0) {
4460 dev_info(adap->pdev_dev, "not enough MSI-X vectors left,"
4461 " not using MSI-X\n");
4462 kfree(entries);
4463 return allocated;
4464 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004465
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304466 /* Distribute available vectors to the various queue groups.
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004467 * Every group gets its minimum requirement and NIC gets top
4468 * priority for leftovers.
4469 */
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304470 i = allocated - EXTRA_VECS - ofld_need;
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004471 if (i < s->max_ethqsets) {
4472 s->max_ethqsets = i;
4473 if (i < s->ethqsets)
4474 reduce_ethqs(adap, i);
4475 }
4476 if (is_offload(adap)) {
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304477 if (allocated < want) {
4478 s->rdmaqs = nchan;
4479 s->rdmaciqs = nchan;
4480 }
4481
4482 /* leftovers go to OFLD */
4483 i = allocated - EXTRA_VECS - s->max_ethqsets -
4484 s->rdmaqs - s->rdmaciqs;
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004485 s->ofldqsets = (i / nchan) * nchan; /* round down */
4486 }
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304487 for (i = 0; i < allocated; ++i)
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004488 adap->msix_info[i].vec = entries[i].vector;
Hariprasad Shenai43eb4e82015-10-21 14:39:53 +05304489 dev_info(adap->pdev_dev, "%d MSI-X vectors allocated, "
4490 "nic %d iscsi %d rdma cpl %d rdma ciq %d\n",
4491 allocated, s->max_ethqsets, s->ofldqsets, s->rdmaqs,
4492 s->rdmaciqs);
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004493
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304494 kfree(entries);
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004495 return 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004496}
4497
4498#undef EXTRA_VECS
4499
Bill Pemberton91744942012-12-03 09:23:02 -05004500static int init_rss(struct adapter *adap)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004501{
Hariprasad Shenaic035e182015-05-06 19:48:37 +05304502 unsigned int i;
4503 int err;
4504
4505 err = t4_init_rss_mode(adap, adap->mbox);
4506 if (err)
4507 return err;
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004508
4509 for_each_port(adap, i) {
4510 struct port_info *pi = adap2pinfo(adap, i);
4511
4512 pi->rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
4513 if (!pi->rss)
4514 return -ENOMEM;
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004515 }
4516 return 0;
4517}
4518
Bill Pemberton91744942012-12-03 09:23:02 -05004519static void print_port_info(const struct net_device *dev)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004520{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004521 char buf[80];
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004522 char *bufp = buf;
Dimitris Michailidisf1a051b2010-05-10 15:58:08 +00004523 const char *spd = "";
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004524 const struct port_info *pi = netdev_priv(dev);
4525 const struct adapter *adap = pi->adapter;
Dimitris Michailidisf1a051b2010-05-10 15:58:08 +00004526
4527 if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_2_5GB)
4528 spd = " 2.5 GT/s";
4529 else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_5_0GB)
4530 spd = " 5 GT/s";
Roland Dreierd2e752d2014-04-28 17:36:20 -07004531 else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_8_0GB)
4532 spd = " 8 GT/s";
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004533
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004534 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100M)
4535 bufp += sprintf(bufp, "100/");
4536 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_1G)
4537 bufp += sprintf(bufp, "1000/");
4538 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_10G)
4539 bufp += sprintf(bufp, "10G/");
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05304540 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_40G)
4541 bufp += sprintf(bufp, "40G/");
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004542 if (bufp != buf)
4543 --bufp;
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05304544 sprintf(bufp, "BASE-%s", t4_get_port_type_description(pi->port_type));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004545
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004546 netdev_info(dev, "Chelsio %s rev %d %s %sNIC PCIe x%d%s%s\n",
Santosh Rastapur0a57a532013-03-14 05:08:49 +00004547 adap->params.vpd.id,
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05304548 CHELSIO_CHIP_RELEASE(adap->params.chip), buf,
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004549 is_offload(adap) ? "R" : "", adap->params.pci.width, spd,
4550 (adap->flags & USING_MSIX) ? " MSI-X" :
4551 (adap->flags & USING_MSI) ? " MSI" : "");
Kumar Sanghvia94cd702014-02-18 17:56:09 +05304552 netdev_info(dev, "S/N: %s, P/N: %s\n",
4553 adap->params.vpd.sn, adap->params.vpd.pn);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004554}
4555
Bill Pemberton91744942012-12-03 09:23:02 -05004556static void enable_pcie_relaxed_ordering(struct pci_dev *dev)
Dimitris Michailidisef306b52010-12-14 21:36:44 +00004557{
Jiang Liue5c8ae52012-08-20 13:53:19 -06004558 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_RELAX_EN);
Dimitris Michailidisef306b52010-12-14 21:36:44 +00004559}
4560
Dimitris Michailidis06546392010-07-11 12:01:16 +00004561/*
4562 * Free the following resources:
4563 * - memory used for tables
4564 * - MSI/MSI-X
4565 * - net devices
4566 * - resources FW is holding for us
4567 */
4568static void free_some_resources(struct adapter *adapter)
4569{
4570 unsigned int i;
4571
4572 t4_free_mem(adapter->l2t);
4573 t4_free_mem(adapter->tids.tid_tab);
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05304574 kfree(adapter->sge.egr_map);
4575 kfree(adapter->sge.ingr_map);
4576 kfree(adapter->sge.starving_fl);
4577 kfree(adapter->sge.txq_maperr);
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05304578#ifdef CONFIG_DEBUG_FS
4579 kfree(adapter->sge.blocked_fl);
4580#endif
Dimitris Michailidis06546392010-07-11 12:01:16 +00004581 disable_msi(adapter);
4582
4583 for_each_port(adapter, i)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004584 if (adapter->port[i]) {
Hariprasad Shenai4f3a0fc2015-06-05 14:24:47 +05304585 struct port_info *pi = adap2pinfo(adapter, i);
4586
4587 if (pi->viid != 0)
4588 t4_free_vi(adapter, adapter->mbox, adapter->pf,
4589 0, pi->viid);
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004590 kfree(adap2pinfo(adapter, i)->rss);
Dimitris Michailidis06546392010-07-11 12:01:16 +00004591 free_netdev(adapter->port[i]);
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004592 }
Dimitris Michailidis06546392010-07-11 12:01:16 +00004593 if (adapter->flags & FW_OK)
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304594 t4_fw_bye(adapter, adapter->pf);
Dimitris Michailidis06546392010-07-11 12:01:16 +00004595}
4596
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00004597#define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN)
Dimitris Michailidis35d35682010-08-02 13:19:20 +00004598#define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004599 NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004600#define SEGMENT_SIZE 128
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004601
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304602static int get_chip_type(struct pci_dev *pdev, u32 pl_rev)
4603{
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304604 u16 device_id;
4605
4606 /* Retrieve adapter's device ID */
4607 pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id);
françois romieu46cdc9b2015-09-04 23:05:42 +02004608
4609 switch (device_id >> 12) {
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304610 case CHELSIO_T4:
françois romieu46cdc9b2015-09-04 23:05:42 +02004611 return CHELSIO_CHIP_CODE(CHELSIO_T4, pl_rev);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304612 case CHELSIO_T5:
françois romieu46cdc9b2015-09-04 23:05:42 +02004613 return CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304614 case CHELSIO_T6:
françois romieu46cdc9b2015-09-04 23:05:42 +02004615 return CHELSIO_CHIP_CODE(CHELSIO_T6, pl_rev);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304616 default:
4617 dev_err(&pdev->dev, "Device %d is not supported\n",
4618 device_id);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304619 }
françois romieu46cdc9b2015-09-04 23:05:42 +02004620 return -EINVAL;
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304621}
4622
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004623static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004624{
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004625 int func, i, err, s_qpp, qpp, num_seg;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004626 struct port_info *pi;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004627 bool highdma = false;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004628 struct adapter *adapter = NULL;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304629 void __iomem *regs;
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304630 u32 whoami, pl_rev;
4631 enum chip_type chip;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004632
4633 printk_once(KERN_INFO "%s - version %s\n", DRV_DESC, DRV_VERSION);
4634
4635 err = pci_request_regions(pdev, KBUILD_MODNAME);
4636 if (err) {
4637 /* Just info, some other driver may have claimed the device. */
4638 dev_info(&pdev->dev, "cannot obtain PCI resources\n");
4639 return err;
4640 }
4641
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004642 err = pci_enable_device(pdev);
4643 if (err) {
4644 dev_err(&pdev->dev, "cannot enable PCI device\n");
4645 goto out_release_regions;
4646 }
4647
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304648 regs = pci_ioremap_bar(pdev, 0);
4649 if (!regs) {
4650 dev_err(&pdev->dev, "cannot map device registers\n");
4651 err = -ENOMEM;
4652 goto out_disable_device;
4653 }
4654
Hariprasad Shenai8203b502014-10-09 05:48:47 +05304655 err = t4_wait_dev_ready(regs);
4656 if (err < 0)
4657 goto out_unmap_bar0;
4658
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304659 /* We control everything through one PF */
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304660 whoami = readl(regs + PL_WHOAMI_A);
4661 pl_rev = REV_G(readl(regs + PL_REV_A));
4662 chip = get_chip_type(pdev, pl_rev);
4663 func = CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5 ?
4664 SOURCEPF_G(whoami) : T6_SOURCEPF_G(whoami);
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304665 if (func != ent->driver_data) {
4666 iounmap(regs);
4667 pci_disable_device(pdev);
4668 pci_save_state(pdev); /* to restore SR-IOV later */
4669 goto sriov;
4670 }
4671
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004672 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004673 highdma = true;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004674 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4675 if (err) {
4676 dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
4677 "coherent allocations\n");
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304678 goto out_unmap_bar0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004679 }
4680 } else {
4681 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4682 if (err) {
4683 dev_err(&pdev->dev, "no usable DMA configuration\n");
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304684 goto out_unmap_bar0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004685 }
4686 }
4687
4688 pci_enable_pcie_error_reporting(pdev);
Dimitris Michailidisef306b52010-12-14 21:36:44 +00004689 enable_pcie_relaxed_ordering(pdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004690 pci_set_master(pdev);
4691 pci_save_state(pdev);
4692
4693 adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
4694 if (!adapter) {
4695 err = -ENOMEM;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304696 goto out_unmap_bar0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004697 }
4698
Anish Bhatt29aaee62014-08-20 13:44:06 -07004699 adapter->workq = create_singlethread_workqueue("cxgb4");
4700 if (!adapter->workq) {
4701 err = -ENOMEM;
4702 goto out_free_adapter;
4703 }
4704
Gavin Shan144be3d2014-01-23 12:27:34 +08004705 /* PCI device has been enabled */
4706 adapter->flags |= DEV_ENABLED;
4707
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304708 adapter->regs = regs;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004709 adapter->pdev = pdev;
4710 adapter->pdev_dev = &pdev->dev;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05304711 adapter->mbox = func;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304712 adapter->pf = func;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004713 adapter->msg_enable = dflt_msg_enable;
4714 memset(adapter->chan_map, 0xff, sizeof(adapter->chan_map));
4715
4716 spin_lock_init(&adapter->stats_lock);
4717 spin_lock_init(&adapter->tid_release_lock);
Anish Bhatte327c222014-10-29 17:54:03 -07004718 spin_lock_init(&adapter->win0_lock);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004719
4720 INIT_WORK(&adapter->tid_release_task, process_tid_release_list);
Vipul Pandya881806b2012-05-18 15:29:24 +05304721 INIT_WORK(&adapter->db_full_task, process_db_full);
4722 INIT_WORK(&adapter->db_drop_task, process_db_drop);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004723
4724 err = t4_prep_adapter(adapter);
4725 if (err)
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304726 goto out_free_adapter;
4727
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004728
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05304729 if (!is_t4(adapter->params.chip)) {
Hariprasad Shenaif612b812015-01-05 16:30:43 +05304730 s_qpp = (QUEUESPERPAGEPF0_S +
4731 (QUEUESPERPAGEPF1_S - QUEUESPERPAGEPF0_S) *
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304732 adapter->pf);
Hariprasad Shenaif612b812015-01-05 16:30:43 +05304733 qpp = 1 << QUEUESPERPAGEPF0_G(t4_read_reg(adapter,
4734 SGE_EGRESS_QUEUES_PER_PAGE_PF_A) >> s_qpp);
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004735 num_seg = PAGE_SIZE / SEGMENT_SIZE;
4736
4737 /* Each segment size is 128B. Write coalescing is enabled only
4738 * when SGE_EGRESS_QUEUES_PER_PAGE_PF reg value for the
4739 * queue is less no of segments that can be accommodated in
4740 * a page size.
4741 */
4742 if (qpp > num_seg) {
4743 dev_err(&pdev->dev,
4744 "Incorrect number of egress queues per page\n");
4745 err = -EINVAL;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304746 goto out_free_adapter;
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004747 }
4748 adapter->bar2 = ioremap_wc(pci_resource_start(pdev, 2),
4749 pci_resource_len(pdev, 2));
4750 if (!adapter->bar2) {
4751 dev_err(&pdev->dev, "cannot map device bar2 region\n");
4752 err = -ENOMEM;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304753 goto out_free_adapter;
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004754 }
4755 }
4756
Vipul Pandya636f9d32012-09-26 02:39:39 +00004757 setup_memwin(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004758 err = adap_init0(adapter);
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05304759#ifdef CONFIG_DEBUG_FS
4760 bitmap_zero(adapter->sge.blocked_fl, adapter->sge.egr_sz);
4761#endif
Vipul Pandya636f9d32012-09-26 02:39:39 +00004762 setup_memwin_rdma(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004763 if (err)
4764 goto out_unmap_bar;
4765
Hariprasad Shenai2a485cf2015-09-08 16:25:40 +05304766 /* configure SGE_STAT_CFG_A to read WC stats */
4767 if (!is_t4(adapter->params.chip))
4768 t4_write_reg(adapter, SGE_STAT_CFG_A,
4769 STATSOURCE_T5_V(7) | STATMODE_V(0));
4770
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004771 for_each_port(adapter, i) {
4772 struct net_device *netdev;
4773
4774 netdev = alloc_etherdev_mq(sizeof(struct port_info),
4775 MAX_ETH_QSETS);
4776 if (!netdev) {
4777 err = -ENOMEM;
4778 goto out_free_dev;
4779 }
4780
4781 SET_NETDEV_DEV(netdev, &pdev->dev);
4782
4783 adapter->port[i] = netdev;
4784 pi = netdev_priv(netdev);
4785 pi->adapter = adapter;
4786 pi->xact_addr_filt = -1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004787 pi->port_id = i;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004788 netdev->irq = pdev->irq;
4789
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00004790 netdev->hw_features = NETIF_F_SG | TSO_FLAGS |
4791 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4792 NETIF_F_RXCSUM | NETIF_F_RXHASH |
Patrick McHardyf6469682013-04-19 02:04:27 +00004793 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004794 if (highdma)
4795 netdev->hw_features |= NETIF_F_HIGHDMA;
4796 netdev->features |= netdev->hw_features;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004797 netdev->vlan_features = netdev->features & VLAN_FEAT;
4798
Jiri Pirko01789342011-08-16 06:29:00 +00004799 netdev->priv_flags |= IFF_UNICAST_FLT;
4800
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004801 netdev->netdev_ops = &cxgb4_netdev_ops;
Anish Bhatt688848b2014-06-19 21:37:13 -07004802#ifdef CONFIG_CHELSIO_T4_DCB
4803 netdev->dcbnl_ops = &cxgb4_dcb_ops;
4804 cxgb4_dcb_state_init(netdev);
4805#endif
Hariprasad Shenai812034f2015-04-06 20:23:23 +05304806 cxgb4_set_ethtool_ops(netdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004807 }
4808
4809 pci_set_drvdata(pdev, adapter);
4810
4811 if (adapter->flags & FW_OK) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004812 err = t4_port_init(adapter, func, func, 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004813 if (err)
4814 goto out_free_dev;
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +05304815 } else if (adapter->params.nports == 1) {
4816 /* If we don't have a connection to the firmware -- possibly
4817 * because of an error -- grab the raw VPD parameters so we
4818 * can set the proper MAC Address on the debug network
4819 * interface that we've created.
4820 */
4821 u8 hw_addr[ETH_ALEN];
4822 u8 *na = adapter->params.vpd.na;
4823
4824 err = t4_get_raw_vpd_params(adapter, &adapter->params.vpd);
4825 if (!err) {
4826 for (i = 0; i < ETH_ALEN; i++)
4827 hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
4828 hex2val(na[2 * i + 1]));
4829 t4_set_hw_addr(adapter, 0, hw_addr);
4830 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004831 }
4832
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +05304833 /* Configure queues and allocate tables now, they can be needed as
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004834 * soon as the first register_netdev completes.
4835 */
4836 cfg_queues(adapter);
4837
Hariprasad Shenai5be9ed82015-07-07 21:49:18 +05304838 adapter->l2t = t4_init_l2t(adapter->l2t_start, adapter->l2t_end);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004839 if (!adapter->l2t) {
4840 /* We tolerate a lack of L2T, giving up some functionality */
4841 dev_warn(&pdev->dev, "could not allocate L2T, continuing\n");
4842 adapter->params.offload = 0;
4843 }
4844
Anish Bhattb5a02f52015-01-14 15:17:34 -08004845#if IS_ENABLED(CONFIG_IPV6)
4846 adapter->clipt = t4_init_clip_tbl(adapter->clipt_start,
4847 adapter->clipt_end);
4848 if (!adapter->clipt) {
4849 /* We tolerate a lack of clip_table, giving up
4850 * some functionality
4851 */
4852 dev_warn(&pdev->dev,
4853 "could not allocate Clip table, continuing\n");
4854 adapter->params.offload = 0;
4855 }
4856#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004857 if (is_offload(adapter) && tid_init(&adapter->tids) < 0) {
4858 dev_warn(&pdev->dev, "could not allocate TID table, "
4859 "continuing\n");
4860 adapter->params.offload = 0;
4861 }
4862
Hariprasad Shenai9a1bb9f2015-08-12 16:55:05 +05304863 if (is_offload(adapter)) {
4864 if (t4_read_reg(adapter, LE_DB_CONFIG_A) & HASHEN_F) {
4865 u32 hash_base, hash_reg;
4866
4867 if (chip <= CHELSIO_T5) {
4868 hash_reg = LE_DB_TID_HASHBASE_A;
4869 hash_base = t4_read_reg(adapter, hash_reg);
4870 adapter->tids.hash_base = hash_base / 4;
4871 } else {
4872 hash_reg = T6_LE_DB_HASH_TID_BASE_A;
4873 hash_base = t4_read_reg(adapter, hash_reg);
4874 adapter->tids.hash_base = hash_base;
4875 }
4876 }
4877 }
4878
Dimitris Michailidisf7cabcd2010-07-11 12:01:15 +00004879 /* See what interrupts we'll be using */
4880 if (msi > 1 && enable_msix(adapter) == 0)
4881 adapter->flags |= USING_MSIX;
4882 else if (msi > 0 && pci_enable_msi(pdev) == 0)
4883 adapter->flags |= USING_MSI;
4884
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004885 err = init_rss(adapter);
4886 if (err)
4887 goto out_free_dev;
4888
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004889 /*
4890 * The card is now ready to go. If any errors occur during device
4891 * registration we do not fail the whole card but rather proceed only
4892 * with the ports we manage to register successfully. However we must
4893 * register at least one net device.
4894 */
4895 for_each_port(adapter, i) {
Dimitris Michailidisa57cabe2010-12-14 21:36:46 +00004896 pi = adap2pinfo(adapter, i);
4897 netif_set_real_num_tx_queues(adapter->port[i], pi->nqsets);
4898 netif_set_real_num_rx_queues(adapter->port[i], pi->nqsets);
4899
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004900 err = register_netdev(adapter->port[i]);
4901 if (err)
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00004902 break;
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00004903 adapter->chan_map[pi->tx_chan] = i;
4904 print_port_info(adapter->port[i]);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004905 }
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00004906 if (i == 0) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004907 dev_err(&pdev->dev, "could not register any net devices\n");
4908 goto out_free_dev;
4909 }
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00004910 if (err) {
4911 dev_warn(&pdev->dev, "only %d net devices registered\n", i);
4912 err = 0;
Joe Perches6403eab2011-06-03 11:51:20 +00004913 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004914
4915 if (cxgb4_debugfs_root) {
4916 adapter->debugfs_root = debugfs_create_dir(pci_name(pdev),
4917 cxgb4_debugfs_root);
4918 setup_debugfs(adapter);
4919 }
4920
David S. Miller88c51002011-10-07 13:38:43 -04004921 /* PCIe EEH recovery on powerpc platforms needs fundamental reset */
4922 pdev->needs_freset = 1;
4923
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004924 if (is_offload(adapter))
4925 attach_ulds(adapter);
4926
Hariprasad Shenai8e1e6052014-08-06 17:10:59 +05304927sriov:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004928#ifdef CONFIG_PCI_IOV
Santosh Rastapur7d6727c2013-03-14 05:08:56 +00004929 if (func < ARRAY_SIZE(num_vf) && num_vf[func] > 0)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004930 if (pci_enable_sriov(pdev, num_vf[func]) == 0)
4931 dev_info(&pdev->dev,
4932 "instantiated %u virtual functions\n",
4933 num_vf[func]);
4934#endif
4935 return 0;
4936
4937 out_free_dev:
Dimitris Michailidis06546392010-07-11 12:01:16 +00004938 free_some_resources(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004939 out_unmap_bar:
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05304940 if (!is_t4(adapter->params.chip))
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004941 iounmap(adapter->bar2);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004942 out_free_adapter:
Anish Bhatt29aaee62014-08-20 13:44:06 -07004943 if (adapter->workq)
4944 destroy_workqueue(adapter->workq);
4945
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004946 kfree(adapter);
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304947 out_unmap_bar0:
4948 iounmap(regs);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004949 out_disable_device:
4950 pci_disable_pcie_error_reporting(pdev);
4951 pci_disable_device(pdev);
4952 out_release_regions:
4953 pci_release_regions(pdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004954 return err;
4955}
4956
Bill Pemberton91744942012-12-03 09:23:02 -05004957static void remove_one(struct pci_dev *pdev)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004958{
4959 struct adapter *adapter = pci_get_drvdata(pdev);
4960
Vipul Pandya636f9d32012-09-26 02:39:39 +00004961#ifdef CONFIG_PCI_IOV
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004962 pci_disable_sriov(pdev);
4963
Vipul Pandya636f9d32012-09-26 02:39:39 +00004964#endif
4965
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004966 if (adapter) {
4967 int i;
4968
Anish Bhatt29aaee62014-08-20 13:44:06 -07004969 /* Tear down per-adapter Work Queue first since it can contain
4970 * references to our adapter data structure.
4971 */
4972 destroy_workqueue(adapter->workq);
4973
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004974 if (is_offload(adapter))
4975 detach_ulds(adapter);
4976
Hariprasad Shenaib37987e2015-03-26 10:04:26 +05304977 disable_interrupts(adapter);
4978
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004979 for_each_port(adapter, i)
Dimitris Michailidis8f3a7672010-12-14 21:36:52 +00004980 if (adapter->port[i]->reg_state == NETREG_REGISTERED)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004981 unregister_netdev(adapter->port[i]);
4982
Fabian Frederick9f16dc22014-06-27 22:51:52 +02004983 debugfs_remove_recursive(adapter->debugfs_root);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004984
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00004985 /* If we allocated filters, free up state associated with any
4986 * valid filters ...
4987 */
4988 if (adapter->tids.ftid_tab) {
4989 struct filter_entry *f = &adapter->tids.ftid_tab[0];
Vipul Pandyadca4fae2012-12-10 09:30:53 +00004990 for (i = 0; i < (adapter->tids.nftids +
4991 adapter->tids.nsftids); i++, f++)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00004992 if (f->valid)
4993 clear_filter(adapter, f);
4994 }
4995
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00004996 if (adapter->flags & FULL_INIT_DONE)
4997 cxgb_down(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004998
Dimitris Michailidis06546392010-07-11 12:01:16 +00004999 free_some_resources(adapter);
Anish Bhattb5a02f52015-01-14 15:17:34 -08005000#if IS_ENABLED(CONFIG_IPV6)
5001 t4_cleanup_clip_tbl(adapter);
5002#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005003 iounmap(adapter->regs);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05305004 if (!is_t4(adapter->params.chip))
Santosh Rastapur22adfe02013-03-14 05:08:51 +00005005 iounmap(adapter->bar2);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005006 pci_disable_pcie_error_reporting(pdev);
Gavin Shan144be3d2014-01-23 12:27:34 +08005007 if ((adapter->flags & DEV_ENABLED)) {
5008 pci_disable_device(pdev);
5009 adapter->flags &= ~DEV_ENABLED;
5010 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005011 pci_release_regions(pdev);
Li RongQingee9a33b2014-06-20 17:32:36 +08005012 synchronize_rcu();
Gavin Shan8b662fe2014-01-24 17:12:03 +08005013 kfree(adapter);
Dimitris Michailidisa069ec92010-09-30 09:17:12 +00005014 } else
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005015 pci_release_regions(pdev);
5016}
5017
5018static struct pci_driver cxgb4_driver = {
5019 .name = KBUILD_MODNAME,
5020 .id_table = cxgb4_pci_tbl,
5021 .probe = init_one,
Bill Pemberton91744942012-12-03 09:23:02 -05005022 .remove = remove_one,
Thadeu Lima de Souza Cascardo687d7052014-02-24 17:04:52 -03005023 .shutdown = remove_one,
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005024 .err_handler = &cxgb4_eeh,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005025};
5026
5027static int __init cxgb4_init_module(void)
5028{
5029 int ret;
5030
5031 /* Debugfs support is optional, just warn if this fails */
5032 cxgb4_debugfs_root = debugfs_create_dir(KBUILD_MODNAME, NULL);
5033 if (!cxgb4_debugfs_root)
Joe Perches428ac432013-01-06 13:34:49 +00005034 pr_warn("could not create debugfs entry, continuing\n");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005035
5036 ret = pci_register_driver(&cxgb4_driver);
Anish Bhatt29aaee62014-08-20 13:44:06 -07005037 if (ret < 0)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005038 debugfs_remove(cxgb4_debugfs_root);
Vipul Pandya01bcca62013-07-04 16:10:46 +05305039
Anish Bhatt1bb60372014-10-14 20:07:22 -07005040#if IS_ENABLED(CONFIG_IPV6)
Anish Bhattb5a02f52015-01-14 15:17:34 -08005041 if (!inet6addr_registered) {
5042 register_inet6addr_notifier(&cxgb4_inet6addr_notifier);
5043 inet6addr_registered = true;
5044 }
Anish Bhatt1bb60372014-10-14 20:07:22 -07005045#endif
Vipul Pandya01bcca62013-07-04 16:10:46 +05305046
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005047 return ret;
5048}
5049
5050static void __exit cxgb4_cleanup_module(void)
5051{
Anish Bhatt1bb60372014-10-14 20:07:22 -07005052#if IS_ENABLED(CONFIG_IPV6)
Hariprasad Shenai1793c792015-01-21 20:57:52 +05305053 if (inet6addr_registered) {
Anish Bhattb5a02f52015-01-14 15:17:34 -08005054 unregister_inet6addr_notifier(&cxgb4_inet6addr_notifier);
5055 inet6addr_registered = false;
5056 }
Anish Bhatt1bb60372014-10-14 20:07:22 -07005057#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005058 pci_unregister_driver(&cxgb4_driver);
5059 debugfs_remove(cxgb4_debugfs_root); /* NULL ok */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005060}
5061
5062module_init(cxgb4_init_module);
5063module_exit(cxgb4_cleanup_module);