Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* |
| 2 | * pata_via.c - VIA PATA for new ATA layer |
| 3 | * (C) 2005-2006 Red Hat Inc |
| 4 | * Alan Cox <alan@redhat.com> |
| 5 | * |
| 6 | * Documentation |
| 7 | * Most chipset documentation available under NDA only |
| 8 | * |
| 9 | * VIA version guide |
| 10 | * VIA VT82C561 - early design, uses ata_generic currently |
| 11 | * VIA VT82C576 - MWDMA, 33Mhz |
| 12 | * VIA VT82C586 - MWDMA, 33Mhz |
| 13 | * VIA VT82C586a - Added UDMA to 33Mhz |
| 14 | * VIA VT82C586b - UDMA33 |
| 15 | * VIA VT82C596a - Nonfunctional UDMA66 |
| 16 | * VIA VT82C596b - Working UDMA66 |
| 17 | * VIA VT82C686 - Nonfunctional UDMA66 |
| 18 | * VIA VT82C686a - Working UDMA66 |
| 19 | * VIA VT82C686b - Updated to UDMA100 |
| 20 | * VIA VT8231 - UDMA100 |
| 21 | * VIA VT8233 - UDMA100 |
| 22 | * VIA VT8233a - UDMA133 |
| 23 | * VIA VT8233c - UDMA100 |
| 24 | * VIA VT8235 - UDMA133 |
| 25 | * VIA VT8237 - UDMA133 |
Alan | 05c39e5 | 2007-01-31 17:14:38 +0000 | [diff] [blame] | 26 | * VIA VT8237S - UDMA133 |
Alan | 75f609d | 2006-12-04 16:38:25 +0000 | [diff] [blame] | 27 | * VIA VT8251 - UDMA133 |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 28 | * |
| 29 | * Most registers remain compatible across chips. Others start reserved |
| 30 | * and acquire sensible semantics if set to 1 (eg cable detect). A few |
| 31 | * exceptions exist, notably around the FIFO settings. |
| 32 | * |
| 33 | * One additional quirk of the VIA design is that like ALi they use few |
| 34 | * PCI IDs for a lot of chips. |
| 35 | * |
| 36 | * Based heavily on: |
| 37 | * |
| 38 | * Version 3.38 |
| 39 | * |
| 40 | * VIA IDE driver for Linux. Supported southbridges: |
| 41 | * |
| 42 | * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b, |
| 43 | * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a, |
| 44 | * vt8235, vt8237 |
| 45 | * |
| 46 | * Copyright (c) 2000-2002 Vojtech Pavlik |
| 47 | * |
| 48 | * Based on the work of: |
| 49 | * Michel Aubry |
| 50 | * Jeff Garzik |
| 51 | * Andre Hedrick |
| 52 | |
| 53 | */ |
| 54 | |
| 55 | #include <linux/kernel.h> |
| 56 | #include <linux/module.h> |
| 57 | #include <linux/pci.h> |
| 58 | #include <linux/init.h> |
| 59 | #include <linux/blkdev.h> |
| 60 | #include <linux/delay.h> |
| 61 | #include <scsi/scsi_host.h> |
| 62 | #include <linux/libata.h> |
Alan Cox | cf5792d | 2007-05-23 22:39:01 +0100 | [diff] [blame] | 63 | #include <linux/dmi.h> |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 64 | |
| 65 | #define DRV_NAME "pata_via" |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 66 | #define DRV_VERSION "0.3.1" |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 67 | |
| 68 | /* |
| 69 | * The following comes directly from Vojtech Pavlik's ide/pci/via82cxxx |
| 70 | * driver. |
| 71 | */ |
| 72 | |
| 73 | enum { |
| 74 | VIA_UDMA = 0x007, |
| 75 | VIA_UDMA_NONE = 0x000, |
| 76 | VIA_UDMA_33 = 0x001, |
| 77 | VIA_UDMA_66 = 0x002, |
| 78 | VIA_UDMA_100 = 0x003, |
| 79 | VIA_UDMA_133 = 0x004, |
| 80 | VIA_BAD_PREQ = 0x010, /* Crashes if PREQ# till DDACK# set */ |
| 81 | VIA_BAD_CLK66 = 0x020, /* 66 MHz clock doesn't work correctly */ |
| 82 | VIA_SET_FIFO = 0x040, /* Needs to have FIFO split set */ |
| 83 | VIA_NO_UNMASK = 0x080, /* Doesn't work with IRQ unmasking on */ |
| 84 | VIA_BAD_ID = 0x100, /* Has wrong vendor ID (0x1107) */ |
| 85 | VIA_BAD_AST = 0x200, /* Don't touch Address Setup Timing */ |
| 86 | VIA_NO_ENABLES = 0x400, /* Has no enablebits */ |
| 87 | }; |
| 88 | |
| 89 | /* |
| 90 | * VIA SouthBridge chips. |
| 91 | */ |
| 92 | |
| 93 | static const struct via_isa_bridge { |
| 94 | const char *name; |
| 95 | u16 id; |
| 96 | u8 rev_min; |
| 97 | u8 rev_max; |
| 98 | u16 flags; |
| 99 | } via_isa_bridges[] = { |
Josepch Chan | e0b874d | 2007-01-27 13:47:08 +0100 | [diff] [blame] | 100 | { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST }, |
Alan | 75f609d | 2006-12-04 16:38:25 +0000 | [diff] [blame] | 101 | { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 102 | { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST }, |
| 103 | { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST | VIA_NO_ENABLES}, |
| 104 | { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST }, |
| 105 | { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST }, |
| 106 | { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST }, |
| 107 | { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST }, |
| 108 | { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, VIA_UDMA_100 }, |
| 109 | { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, VIA_UDMA_100 }, |
| 110 | { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, VIA_UDMA_100 }, |
| 111 | { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, VIA_UDMA_100 }, |
| 112 | { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, VIA_UDMA_66 }, |
| 113 | { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 }, |
| 114 | { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, VIA_UDMA_66 }, |
| 115 | { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 }, |
| 116 | { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, VIA_UDMA_33 | VIA_SET_FIFO }, |
| 117 | { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, VIA_UDMA_33 | VIA_SET_FIFO | VIA_BAD_PREQ }, |
| 118 | { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, VIA_UDMA_33 | VIA_SET_FIFO }, |
| 119 | { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, VIA_UDMA_33 | VIA_SET_FIFO }, |
| 120 | { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, VIA_UDMA_NONE | VIA_SET_FIFO }, |
| 121 | { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK }, |
| 122 | { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID }, |
| 123 | { NULL } |
| 124 | }; |
| 125 | |
Alan Cox | cf5792d | 2007-05-23 22:39:01 +0100 | [diff] [blame] | 126 | |
| 127 | /* |
| 128 | * Cable special cases |
| 129 | */ |
| 130 | |
| 131 | static struct dmi_system_id cable_dmi_table[] = { |
| 132 | { |
| 133 | .ident = "Acer Ferrari 3400", |
| 134 | .matches = { |
| 135 | DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."), |
| 136 | DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"), |
| 137 | }, |
| 138 | }, |
| 139 | { } |
| 140 | }; |
| 141 | |
| 142 | static int via_cable_override(struct pci_dev *pdev) |
| 143 | { |
| 144 | /* Systems by DMI */ |
| 145 | if (dmi_check_system(cable_dmi_table)) |
| 146 | return 1; |
| 147 | return 0; |
| 148 | } |
| 149 | |
| 150 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 151 | /** |
| 152 | * via_cable_detect - cable detection |
| 153 | * @ap: ATA port |
| 154 | * |
| 155 | * Perform cable detection. Actually for the VIA case the BIOS |
| 156 | * already did this for us. We read the values provided by the |
| 157 | * BIOS. If you are using an 8235 in a non-PC configuration you |
| 158 | * may need to update this code. |
| 159 | * |
| 160 | * Hotplug also impacts on this. |
| 161 | */ |
| 162 | |
| 163 | static int via_cable_detect(struct ata_port *ap) { |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 164 | const struct via_isa_bridge *config = ap->host->private_data; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 165 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 166 | u32 ata66; |
| 167 | |
Alan Cox | cf5792d | 2007-05-23 22:39:01 +0100 | [diff] [blame] | 168 | if (via_cable_override(pdev)) |
| 169 | return ATA_CBL_PATA40_SHORT; |
| 170 | |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 171 | /* Early chips are 40 wire */ |
| 172 | if ((config->flags & VIA_UDMA) < VIA_UDMA_66) |
| 173 | return ATA_CBL_PATA40; |
| 174 | /* UDMA 66 chips have only drive side logic */ |
| 175 | else if((config->flags & VIA_UDMA) < VIA_UDMA_100) |
| 176 | return ATA_CBL_PATA_UNK; |
| 177 | /* UDMA 100 or later */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 178 | pci_read_config_dword(pdev, 0x50, &ata66); |
| 179 | /* Check both the drive cable reporting bits, we might not have |
| 180 | two drives */ |
| 181 | if (ata66 & (0x10100000 >> (16 * ap->port_no))) |
| 182 | return ATA_CBL_PATA80; |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 183 | return ATA_CBL_PATA40; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 184 | } |
| 185 | |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 186 | static int via_pre_reset(struct ata_port *ap, unsigned long deadline) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 187 | { |
| 188 | const struct via_isa_bridge *config = ap->host->private_data; |
| 189 | |
| 190 | if (!(config->flags & VIA_NO_ENABLES)) { |
| 191 | static const struct pci_bits via_enable_bits[] = { |
| 192 | { 0x40, 1, 0x02, 0x02 }, |
| 193 | { 0x40, 1, 0x01, 0x01 } |
| 194 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 195 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Alan Cox | c961922 | 2006-09-26 17:53:38 +0100 | [diff] [blame] | 196 | if (!pci_test_config_bits(pdev, &via_enable_bits[ap->port_no])) |
| 197 | return -ENOENT; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 198 | } |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 199 | |
| 200 | return ata_std_prereset(ap, deadline); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 201 | } |
| 202 | |
| 203 | |
| 204 | /** |
| 205 | * via_error_handler - reset for VIA chips |
| 206 | * @ap: ATA port |
| 207 | * |
| 208 | * Handle the reset callback for the later chips with cable detect |
| 209 | */ |
| 210 | |
| 211 | static void via_error_handler(struct ata_port *ap) |
| 212 | { |
| 213 | ata_bmdma_drive_eh(ap, via_pre_reset, ata_std_softreset, NULL, ata_std_postreset); |
| 214 | } |
| 215 | |
| 216 | /** |
| 217 | * via_do_set_mode - set initial PIO mode data |
| 218 | * @ap: ATA interface |
| 219 | * @adev: ATA device |
| 220 | * @mode: ATA mode being programmed |
| 221 | * @tdiv: Clocks per PCI clock |
| 222 | * @set_ast: Set to program address setup |
| 223 | * @udma_type: UDMA mode/format of registers |
| 224 | * |
| 225 | * Program the VIA registers for DMA and PIO modes. Uses the ata timing |
| 226 | * support in order to compute modes. |
| 227 | * |
| 228 | * FIXME: Hotplug will require we serialize multiple mode changes |
| 229 | * on the two channels. |
| 230 | */ |
| 231 | |
| 232 | static void via_do_set_mode(struct ata_port *ap, struct ata_device *adev, int mode, int tdiv, int set_ast, int udma_type) |
| 233 | { |
| 234 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 235 | struct ata_device *peer = ata_dev_pair(adev); |
| 236 | struct ata_timing t, p; |
| 237 | static int via_clock = 33333; /* Bus clock in kHZ - ought to be tunable one day */ |
| 238 | unsigned long T = 1000000000 / via_clock; |
| 239 | unsigned long UT = T/tdiv; |
| 240 | int ut; |
| 241 | int offset = 3 - (2*ap->port_no) - adev->devno; |
| 242 | |
| 243 | |
| 244 | /* Calculate the timing values we require */ |
| 245 | ata_timing_compute(adev, mode, &t, T, UT); |
| 246 | |
| 247 | /* We share 8bit timing so we must merge the constraints */ |
| 248 | if (peer) { |
| 249 | if (peer->pio_mode) { |
| 250 | ata_timing_compute(peer, peer->pio_mode, &p, T, UT); |
| 251 | ata_timing_merge(&p, &t, &t, ATA_TIMING_8BIT); |
| 252 | } |
| 253 | } |
| 254 | |
| 255 | /* Address setup is programmable but breaks on UDMA133 setups */ |
| 256 | if (set_ast) { |
| 257 | u8 setup; /* 2 bits per drive */ |
| 258 | int shift = 2 * offset; |
| 259 | |
| 260 | pci_read_config_byte(pdev, 0x4C, &setup); |
| 261 | setup &= ~(3 << shift); |
| 262 | setup |= FIT(t.setup, 1, 4) << shift; /* 1,4 or 1,4 - 1 FIXME */ |
| 263 | pci_write_config_byte(pdev, 0x4C, setup); |
| 264 | } |
| 265 | |
| 266 | /* Load the PIO mode bits */ |
| 267 | pci_write_config_byte(pdev, 0x4F - ap->port_no, |
| 268 | ((FIT(t.act8b, 1, 16) - 1) << 4) | (FIT(t.rec8b, 1, 16) - 1)); |
| 269 | pci_write_config_byte(pdev, 0x48 + offset, |
| 270 | ((FIT(t.active, 1, 16) - 1) << 4) | (FIT(t.recover, 1, 16) - 1)); |
| 271 | |
| 272 | /* Load the UDMA bits according to type */ |
| 273 | switch(udma_type) { |
| 274 | default: |
| 275 | /* BUG() ? */ |
| 276 | /* fall through */ |
| 277 | case 33: |
| 278 | ut = t.udma ? (0xe0 | (FIT(t.udma, 2, 5) - 2)) : 0x03; |
| 279 | break; |
| 280 | case 66: |
| 281 | ut = t.udma ? (0xe8 | (FIT(t.udma, 2, 9) - 2)) : 0x0f; |
| 282 | break; |
| 283 | case 100: |
| 284 | ut = t.udma ? (0xe0 | (FIT(t.udma, 2, 9) - 2)) : 0x07; |
| 285 | break; |
| 286 | case 133: |
| 287 | ut = t.udma ? (0xe0 | (FIT(t.udma, 2, 9) - 2)) : 0x07; |
| 288 | break; |
| 289 | } |
| 290 | /* Set UDMA unless device is not UDMA capable */ |
| 291 | if (udma_type) |
| 292 | pci_write_config_byte(pdev, 0x50 + offset, ut); |
| 293 | } |
| 294 | |
| 295 | static void via_set_piomode(struct ata_port *ap, struct ata_device *adev) |
| 296 | { |
| 297 | const struct via_isa_bridge *config = ap->host->private_data; |
| 298 | int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1; |
| 299 | int mode = config->flags & VIA_UDMA; |
| 300 | static u8 tclock[5] = { 1, 1, 2, 3, 4 }; |
| 301 | static u8 udma[5] = { 0, 33, 66, 100, 133 }; |
| 302 | |
| 303 | via_do_set_mode(ap, adev, adev->pio_mode, tclock[mode], set_ast, udma[mode]); |
| 304 | } |
| 305 | |
| 306 | static void via_set_dmamode(struct ata_port *ap, struct ata_device *adev) |
| 307 | { |
| 308 | const struct via_isa_bridge *config = ap->host->private_data; |
| 309 | int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1; |
| 310 | int mode = config->flags & VIA_UDMA; |
| 311 | static u8 tclock[5] = { 1, 1, 2, 3, 4 }; |
| 312 | static u8 udma[5] = { 0, 33, 66, 100, 133 }; |
| 313 | |
| 314 | via_do_set_mode(ap, adev, adev->dma_mode, tclock[mode], set_ast, udma[mode]); |
| 315 | } |
| 316 | |
| 317 | static struct scsi_host_template via_sht = { |
| 318 | .module = THIS_MODULE, |
| 319 | .name = DRV_NAME, |
| 320 | .ioctl = ata_scsi_ioctl, |
| 321 | .queuecommand = ata_scsi_queuecmd, |
| 322 | .can_queue = ATA_DEF_QUEUE, |
| 323 | .this_id = ATA_SHT_THIS_ID, |
| 324 | .sg_tablesize = LIBATA_MAX_PRD, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 325 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 326 | .emulated = ATA_SHT_EMULATED, |
| 327 | .use_clustering = ATA_SHT_USE_CLUSTERING, |
| 328 | .proc_name = DRV_NAME, |
| 329 | .dma_boundary = ATA_DMA_BOUNDARY, |
| 330 | .slave_configure = ata_scsi_slave_config, |
Tejun Heo | afdfe89 | 2006-11-29 11:26:47 +0900 | [diff] [blame] | 331 | .slave_destroy = ata_scsi_slave_destroy, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 332 | .bios_param = ata_std_bios_param, |
| 333 | }; |
| 334 | |
| 335 | static struct ata_port_operations via_port_ops = { |
| 336 | .port_disable = ata_port_disable, |
| 337 | .set_piomode = via_set_piomode, |
| 338 | .set_dmamode = via_set_dmamode, |
| 339 | .mode_filter = ata_pci_default_filter, |
| 340 | |
| 341 | .tf_load = ata_tf_load, |
| 342 | .tf_read = ata_tf_read, |
| 343 | .check_status = ata_check_status, |
| 344 | .exec_command = ata_exec_command, |
| 345 | .dev_select = ata_std_dev_select, |
| 346 | |
| 347 | .freeze = ata_bmdma_freeze, |
| 348 | .thaw = ata_bmdma_thaw, |
| 349 | .error_handler = via_error_handler, |
| 350 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 351 | .cable_detect = via_cable_detect, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 352 | |
| 353 | .bmdma_setup = ata_bmdma_setup, |
| 354 | .bmdma_start = ata_bmdma_start, |
| 355 | .bmdma_stop = ata_bmdma_stop, |
| 356 | .bmdma_status = ata_bmdma_status, |
| 357 | |
| 358 | .qc_prep = ata_qc_prep, |
| 359 | .qc_issue = ata_qc_issue_prot, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 360 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 361 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 362 | |
| 363 | .irq_handler = ata_interrupt, |
| 364 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 365 | .irq_on = ata_irq_on, |
| 366 | .irq_ack = ata_irq_ack, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 367 | |
| 368 | .port_start = ata_port_start, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 369 | }; |
| 370 | |
| 371 | static struct ata_port_operations via_port_ops_noirq = { |
| 372 | .port_disable = ata_port_disable, |
| 373 | .set_piomode = via_set_piomode, |
| 374 | .set_dmamode = via_set_dmamode, |
| 375 | .mode_filter = ata_pci_default_filter, |
| 376 | |
| 377 | .tf_load = ata_tf_load, |
| 378 | .tf_read = ata_tf_read, |
| 379 | .check_status = ata_check_status, |
| 380 | .exec_command = ata_exec_command, |
| 381 | .dev_select = ata_std_dev_select, |
| 382 | |
| 383 | .freeze = ata_bmdma_freeze, |
| 384 | .thaw = ata_bmdma_thaw, |
| 385 | .error_handler = via_error_handler, |
| 386 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 387 | .cable_detect = via_cable_detect, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 388 | |
| 389 | .bmdma_setup = ata_bmdma_setup, |
| 390 | .bmdma_start = ata_bmdma_start, |
| 391 | .bmdma_stop = ata_bmdma_stop, |
| 392 | .bmdma_status = ata_bmdma_status, |
| 393 | |
| 394 | .qc_prep = ata_qc_prep, |
| 395 | .qc_issue = ata_qc_issue_prot, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 396 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 397 | .data_xfer = ata_data_xfer_noirq, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 398 | |
| 399 | .irq_handler = ata_interrupt, |
| 400 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 401 | .irq_on = ata_irq_on, |
| 402 | .irq_ack = ata_irq_ack, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 403 | |
| 404 | .port_start = ata_port_start, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 405 | }; |
| 406 | |
| 407 | /** |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 408 | * via_config_fifo - set up the FIFO |
| 409 | * @pdev: PCI device |
| 410 | * @flags: configuration flags |
| 411 | * |
| 412 | * Set the FIFO properties for this device if neccessary. Used both on |
| 413 | * set up and on and the resume path |
| 414 | */ |
| 415 | |
| 416 | static void via_config_fifo(struct pci_dev *pdev, unsigned int flags) |
| 417 | { |
| 418 | u8 enable; |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 419 | |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 420 | /* 0x40 low bits indicate enabled channels */ |
| 421 | pci_read_config_byte(pdev, 0x40 , &enable); |
| 422 | enable &= 3; |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 423 | |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 424 | if (flags & VIA_SET_FIFO) { |
Andrew Morton | 7372086 | 2006-12-20 13:09:10 -0500 | [diff] [blame] | 425 | static const u8 fifo_setting[4] = {0x00, 0x60, 0x00, 0x20}; |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 426 | u8 fifo; |
| 427 | |
| 428 | pci_read_config_byte(pdev, 0x43, &fifo); |
| 429 | |
| 430 | /* Clear PREQ# until DDACK# for errata */ |
| 431 | if (flags & VIA_BAD_PREQ) |
| 432 | fifo &= 0x7F; |
| 433 | else |
| 434 | fifo &= 0x9f; |
| 435 | /* Turn on FIFO for enabled channels */ |
| 436 | fifo |= fifo_setting[enable]; |
| 437 | pci_write_config_byte(pdev, 0x43, fifo); |
| 438 | } |
| 439 | } |
| 440 | |
| 441 | /** |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 442 | * via_init_one - discovery callback |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 443 | * @pdev: PCI device |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 444 | * @id: PCI table info |
| 445 | * |
| 446 | * A VIA IDE interface has been discovered. Figure out what revision |
| 447 | * and perform configuration work before handing it to the ATA layer |
| 448 | */ |
| 449 | |
| 450 | static int via_init_one(struct pci_dev *pdev, const struct pci_device_id *id) |
| 451 | { |
| 452 | /* Early VIA without UDMA support */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 453 | static const struct ata_port_info via_mwdma_info = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 454 | .sht = &via_sht, |
Tejun Heo | 3d3cca3 | 2006-11-16 10:50:50 +0900 | [diff] [blame] | 455 | .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 456 | .pio_mask = 0x1f, |
| 457 | .mwdma_mask = 0x07, |
| 458 | .port_ops = &via_port_ops |
| 459 | }; |
| 460 | /* Ditto with IRQ masking required */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 461 | static const struct ata_port_info via_mwdma_info_borked = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 462 | .sht = &via_sht, |
Tejun Heo | 3d3cca3 | 2006-11-16 10:50:50 +0900 | [diff] [blame] | 463 | .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 464 | .pio_mask = 0x1f, |
| 465 | .mwdma_mask = 0x07, |
| 466 | .port_ops = &via_port_ops_noirq, |
| 467 | }; |
| 468 | /* VIA UDMA 33 devices (and borked 66) */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 469 | static const struct ata_port_info via_udma33_info = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 470 | .sht = &via_sht, |
Tejun Heo | 3d3cca3 | 2006-11-16 10:50:50 +0900 | [diff] [blame] | 471 | .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 472 | .pio_mask = 0x1f, |
| 473 | .mwdma_mask = 0x07, |
| 474 | .udma_mask = 0x7, |
| 475 | .port_ops = &via_port_ops |
| 476 | }; |
| 477 | /* VIA UDMA 66 devices */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 478 | static const struct ata_port_info via_udma66_info = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 479 | .sht = &via_sht, |
Tejun Heo | 3d3cca3 | 2006-11-16 10:50:50 +0900 | [diff] [blame] | 480 | .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 481 | .pio_mask = 0x1f, |
| 482 | .mwdma_mask = 0x07, |
| 483 | .udma_mask = 0x1f, |
| 484 | .port_ops = &via_port_ops |
| 485 | }; |
| 486 | /* VIA UDMA 100 devices */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 487 | static const struct ata_port_info via_udma100_info = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 488 | .sht = &via_sht, |
Tejun Heo | 3d3cca3 | 2006-11-16 10:50:50 +0900 | [diff] [blame] | 489 | .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 490 | .pio_mask = 0x1f, |
| 491 | .mwdma_mask = 0x07, |
| 492 | .udma_mask = 0x3f, |
| 493 | .port_ops = &via_port_ops |
| 494 | }; |
| 495 | /* UDMA133 with bad AST (All current 133) */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 496 | static const struct ata_port_info via_udma133_info = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 497 | .sht = &via_sht, |
Tejun Heo | 3d3cca3 | 2006-11-16 10:50:50 +0900 | [diff] [blame] | 498 | .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 499 | .pio_mask = 0x1f, |
| 500 | .mwdma_mask = 0x07, |
| 501 | .udma_mask = 0x7f, /* FIXME: should check north bridge */ |
| 502 | .port_ops = &via_port_ops |
| 503 | }; |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 504 | struct ata_port_info type; |
| 505 | const struct ata_port_info *ppi[] = { &type, NULL }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 506 | struct pci_dev *isa = NULL; |
| 507 | const struct via_isa_bridge *config; |
| 508 | static int printed_version; |
| 509 | u8 t; |
| 510 | u8 enable; |
| 511 | u32 timing; |
| 512 | |
| 513 | if (!printed_version++) |
| 514 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
| 515 | |
| 516 | /* To find out how the IDE will behave and what features we |
| 517 | actually have to look at the bridge not the IDE controller */ |
| 518 | for (config = via_isa_bridges; config->id; config++) |
| 519 | if ((isa = pci_get_device(PCI_VENDOR_ID_VIA + |
| 520 | !!(config->flags & VIA_BAD_ID), |
| 521 | config->id, NULL))) { |
| 522 | |
| 523 | pci_read_config_byte(isa, PCI_REVISION_ID, &t); |
| 524 | if (t >= config->rev_min && |
| 525 | t <= config->rev_max) |
| 526 | break; |
| 527 | pci_dev_put(isa); |
| 528 | } |
| 529 | |
| 530 | if (!config->id) { |
| 531 | printk(KERN_WARNING "via: Unknown VIA SouthBridge, disabling.\n"); |
| 532 | return -ENODEV; |
| 533 | } |
| 534 | pci_dev_put(isa); |
| 535 | |
| 536 | /* 0x40 low bits indicate enabled channels */ |
| 537 | pci_read_config_byte(pdev, 0x40 , &enable); |
| 538 | enable &= 3; |
| 539 | if (enable == 0) { |
| 540 | return -ENODEV; |
| 541 | } |
| 542 | |
| 543 | /* Initialise the FIFO for the enabled channels. */ |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 544 | via_config_fifo(pdev, config->flags); |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 545 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 546 | /* Clock set up */ |
| 547 | switch(config->flags & VIA_UDMA) { |
| 548 | case VIA_UDMA_NONE: |
| 549 | if (config->flags & VIA_NO_UNMASK) |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 550 | type = via_mwdma_info_borked; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 551 | else |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 552 | type = via_mwdma_info; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 553 | break; |
| 554 | case VIA_UDMA_33: |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 555 | type = via_udma33_info; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 556 | break; |
| 557 | case VIA_UDMA_66: |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 558 | type = via_udma66_info; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 559 | /* The 66 MHz devices require we enable the clock */ |
| 560 | pci_read_config_dword(pdev, 0x50, &timing); |
| 561 | timing |= 0x80008; |
| 562 | pci_write_config_dword(pdev, 0x50, timing); |
| 563 | break; |
| 564 | case VIA_UDMA_100: |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 565 | type = via_udma100_info; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 566 | break; |
| 567 | case VIA_UDMA_133: |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 568 | type = via_udma133_info; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 569 | break; |
| 570 | default: |
| 571 | WARN_ON(1); |
| 572 | return -ENODEV; |
| 573 | } |
| 574 | |
| 575 | if (config->flags & VIA_BAD_CLK66) { |
| 576 | /* Disable the 66MHz clock on problem devices */ |
| 577 | pci_read_config_dword(pdev, 0x50, &timing); |
| 578 | timing &= ~0x80008; |
| 579 | pci_write_config_dword(pdev, 0x50, timing); |
| 580 | } |
| 581 | |
| 582 | /* We have established the device type, now fire it up */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 583 | type.private_data = (void *)config; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 584 | |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 585 | return ata_pci_init_one(pdev, ppi); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 586 | } |
| 587 | |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 588 | #ifdef CONFIG_PM |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 589 | /** |
| 590 | * via_reinit_one - reinit after resume |
| 591 | * @pdev; PCI device |
| 592 | * |
| 593 | * Called when the VIA PATA device is resumed. We must then |
| 594 | * reconfigure the fifo and other setup we may have altered. In |
| 595 | * addition the kernel needs to have the resume methods on PCI |
| 596 | * quirk supported. |
| 597 | */ |
| 598 | |
| 599 | static int via_reinit_one(struct pci_dev *pdev) |
| 600 | { |
| 601 | u32 timing; |
| 602 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
| 603 | const struct via_isa_bridge *config = host->private_data; |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 604 | |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 605 | via_config_fifo(pdev, config->flags); |
| 606 | |
| 607 | if ((config->flags & VIA_UDMA) == VIA_UDMA_66) { |
| 608 | /* The 66 MHz devices require we enable the clock */ |
| 609 | pci_read_config_dword(pdev, 0x50, &timing); |
| 610 | timing |= 0x80008; |
| 611 | pci_write_config_dword(pdev, 0x50, timing); |
| 612 | } |
| 613 | if (config->flags & VIA_BAD_CLK66) { |
| 614 | /* Disable the 66MHz clock on problem devices */ |
| 615 | pci_read_config_dword(pdev, 0x50, &timing); |
| 616 | timing &= ~0x80008; |
| 617 | pci_write_config_dword(pdev, 0x50, timing); |
| 618 | } |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 619 | return ata_pci_device_resume(pdev); |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 620 | } |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 621 | #endif |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 622 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 623 | static const struct pci_device_id via[] = { |
Jeff Garzik | 52df0ee | 2007-05-25 05:02:06 -0400 | [diff] [blame^] | 624 | { PCI_VDEVICE(VIA, 0x0571), }, |
| 625 | { PCI_VDEVICE(VIA, 0x0581), }, |
| 626 | { PCI_VDEVICE(VIA, 0x1571), }, |
| 627 | { PCI_VDEVICE(VIA, 0x3164), }, |
| 628 | { PCI_VDEVICE(VIA, 0x5324), }, |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 629 | |
| 630 | { }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 631 | }; |
| 632 | |
| 633 | static struct pci_driver via_pci_driver = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 634 | .name = DRV_NAME, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 635 | .id_table = via, |
| 636 | .probe = via_init_one, |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 637 | .remove = ata_pci_remove_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 638 | #ifdef CONFIG_PM |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 639 | .suspend = ata_pci_device_suspend, |
| 640 | .resume = via_reinit_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 641 | #endif |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 642 | }; |
| 643 | |
| 644 | static int __init via_init(void) |
| 645 | { |
| 646 | return pci_register_driver(&via_pci_driver); |
| 647 | } |
| 648 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 649 | static void __exit via_exit(void) |
| 650 | { |
| 651 | pci_unregister_driver(&via_pci_driver); |
| 652 | } |
| 653 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 654 | MODULE_AUTHOR("Alan Cox"); |
| 655 | MODULE_DESCRIPTION("low-level driver for VIA PATA"); |
| 656 | MODULE_LICENSE("GPL"); |
| 657 | MODULE_DEVICE_TABLE(pci, via); |
| 658 | MODULE_VERSION(DRV_VERSION); |
| 659 | |
| 660 | module_init(via_init); |
| 661 | module_exit(via_exit); |