blob: 311b97c80c7bf8f472b62583c3ca51f713360b97 [file] [log] [blame]
Gregory CLEMENTadbc3692016-02-02 18:14:06 +01001/*
2 * Device Tree Include file for Marvell Armada 37xx family of SoCs.
3 *
4 * Copyright (C) 2016 Marvell
5 *
6 * Gregory CLEMENT <gregory.clement@free-electrons.com>
7 *
8 * This file is dual-licensed: you can use it either under the terms
9 * of the GPL or the X11 license, at your option. Note that this dual
10 * licensing only applies to this file, and not this project as a
11 * whole.
12 *
13 * a) This file is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of the
16 * License, or (at your option) any later version.
17 *
Alexandre Belloni58a748f2016-12-27 22:36:50 +010018 * This file is distributed in the hope that it will be useful,
Gregory CLEMENTadbc3692016-02-02 18:14:06 +010019 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
Alexandre Belloni58a748f2016-12-27 22:36:50 +010023 * Or, alternatively,
Gregory CLEMENTadbc3692016-02-02 18:14:06 +010024 *
25 * b) Permission is hereby granted, free of charge, to any person
26 * obtaining a copy of this software and associated documentation
27 * files (the "Software"), to deal in the Software without
Alexandre Belloni58a748f2016-12-27 22:36:50 +010028 * restriction, including without limitation the rights to use,
Gregory CLEMENTadbc3692016-02-02 18:14:06 +010029 * copy, modify, merge, publish, distribute, sublicense, and/or
30 * sell copies of the Software, and to permit persons to whom the
31 * Software is furnished to do so, subject to the following
32 * conditions:
33 *
34 * The above copyright notice and this permission notice shall be
35 * included in all copies or substantial portions of the Software.
36 *
Alexandre Belloni58a748f2016-12-27 22:36:50 +010037 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
Gregory CLEMENTadbc3692016-02-02 18:14:06 +010038 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
39 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
40 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
Alexandre Belloni58a748f2016-12-27 22:36:50 +010041 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
Gregory CLEMENTadbc3692016-02-02 18:14:06 +010042 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
43 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
44 * OTHER DEALINGS IN THE SOFTWARE.
45 */
46
47#include <dt-bindings/interrupt-controller/arm-gic.h>
48
49/ {
50 model = "Marvell Armada 37xx SoC";
51 compatible = "marvell,armada3700";
52 interrupt-parent = <&gic>;
53 #address-cells = <2>;
54 #size-cells = <2>;
55
56 aliases {
57 serial0 = &uart0;
58 };
59
60 cpus {
61 #address-cells = <1>;
62 #size-cells = <0>;
63 cpu@0 {
64 device_type = "cpu";
65 compatible = "arm,cortex-a53", "arm,armv8";
66 reg = <0>;
67 enable-method = "psci";
68 };
69 };
70
71 psci {
72 compatible = "arm,psci-0.2";
73 method = "smc";
74 };
75
76 timer {
77 compatible = "arm,armv8-timer";
78 interrupts = <GIC_PPI 13
79 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>,
80 <GIC_PPI 14
81 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>,
82 <GIC_PPI 11
83 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>,
84 <GIC_PPI 10
85 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
86 };
87
88 soc {
89 compatible = "simple-bus";
90 #address-cells = <2>;
91 #size-cells = <2>;
92 ranges;
93
Gregory CLEMENTee5d5612016-11-07 15:00:15 +010094 internal-regs@d0000000 {
Gregory CLEMENTadbc3692016-02-02 18:14:06 +010095 #address-cells = <1>;
96 #size-cells = <1>;
97 compatible = "simple-bus";
98 /* 32M internal register @ 0xd000_0000 */
99 ranges = <0x0 0x0 0xd0000000 0x2000000>;
100
Romain Periere09dfa82016-12-08 15:58:46 +0100101 spi0: spi@10600 {
102 compatible = "marvell,armada-3700-spi";
103 #address-cells = <1>;
104 #size-cells = <0>;
105 reg = <0x10600 0xA00>;
106 clocks = <&nb_periph_clk 7>;
107 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
108 num-cs = <4>;
109 status = "disabled";
110 };
111
Romain Perierc7d7ea62016-12-01 12:04:39 +0100112 i2c0: i2c@11000 {
113 compatible = "marvell,armada-3700-i2c";
114 reg = <0x11000 0x24>;
Gregory CLEMENT0ddd48d2017-02-22 18:31:44 +0100115 #address-cells = <1>;
116 #size-cells = <0>;
Romain Perierc7d7ea62016-12-01 12:04:39 +0100117 clocks = <&nb_periph_clk 10>;
118 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
119 mrvl,i2c-fast-mode;
120 status = "disabled";
121 };
122
123 i2c1: i2c@11080 {
124 compatible = "marvell,armada-3700-i2c";
125 reg = <0x11080 0x24>;
Gregory CLEMENT0ddd48d2017-02-22 18:31:44 +0100126 #address-cells = <1>;
127 #size-cells = <0>;
Romain Perierc7d7ea62016-12-01 12:04:39 +0100128 clocks = <&nb_periph_clk 9>;
129 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
130 mrvl,i2c-fast-mode;
131 status = "disabled";
132 };
133
Gregory CLEMENTadbc3692016-02-02 18:14:06 +0100134 uart0: serial@12000 {
135 compatible = "marvell,armada-3700-uart";
136 reg = <0x12000 0x400>;
137 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
138 status = "disabled";
139 };
140
Gregory CLEMENT29f0c9e2016-11-08 17:28:02 +0100141 nb_periph_clk: nb-periph-clk@13000 {
Gregory CLEMENT5f4beef2016-05-25 13:42:43 +0200142 compatible = "marvell,armada-3700-periph-clock-nb";
143 reg = <0x13000 0x100>;
144 clocks = <&tbg 0>, <&tbg 1>, <&tbg 2>,
145 <&tbg 3>, <&xtalclk>;
146 #clock-cells = <1>;
147 };
148
Gregory CLEMENT29f0c9e2016-11-08 17:28:02 +0100149 sb_periph_clk: sb-periph-clk@18000 {
Gregory CLEMENT5f4beef2016-05-25 13:42:43 +0200150 compatible = "marvell,armada-3700-periph-clock-sb";
151 reg = <0x18000 0x100>;
152 clocks = <&tbg 0>, <&tbg 1>, <&tbg 2>,
153 <&tbg 3>, <&xtalclk>;
154 #clock-cells = <1>;
155 };
156
Gregory CLEMENTe3e1a552016-05-17 11:28:04 +0200157 tbg: tbg@13200 {
158 compatible = "marvell,armada-3700-tbg-clock";
159 reg = <0x13200 0x100>;
160 clocks = <&xtalclk>;
161 #clock-cells = <1>;
162 };
163
Gregory CLEMENTddeba402016-05-25 13:25:52 +0200164 gpio1: gpio@13800 {
165 compatible = "marvell,mvebu-gpio-3700",
166 "syscon", "simple-mfd";
167 reg = <0x13800 0x500>;
168
169 xtalclk: xtal-clk {
170 compatible = "marvell,armada-3700-xtal-clock";
171 clock-output-names = "xtal";
172 #clock-cells = <0>;
173 };
174 };
175
Gregory CLEMENTea7ae882016-12-01 18:03:10 +0100176 eth0: ethernet@30000 {
177 compatible = "marvell,armada-3700-neta";
178 reg = <0x30000 0x4000>;
179 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
180 clocks = <&sb_periph_clk 8>;
181 status = "disabled";
182 };
183
184 mdio: mdio@32004 {
185 #address-cells = <1>;
186 #size-cells = <0>;
187 compatible = "marvell,orion-mdio";
188 reg = <0x32004 0x4>;
189 };
190
191 eth1: ethernet@40000 {
192 compatible = "marvell,armada-3700-neta";
193 reg = <0x40000 0x4000>;
194 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
195 clocks = <&sb_periph_clk 7>;
196 status = "disabled";
197 };
198
Andreas Färbercc2684c2016-03-23 23:24:19 +0100199 usb3: usb@58000 {
Gregory CLEMENT150fa112016-04-27 15:36:42 +0200200 compatible = "marvell,armada3700-xhci",
201 "generic-xhci";
Gregory CLEMENTadbc3692016-02-02 18:14:06 +0100202 reg = <0x58000 0x4000>;
Gregory CLEMENT86fcb2b2017-03-08 18:33:13 +0100203 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
Gregory CLEMENTe4afb482017-03-08 18:33:14 +0100204 clocks = <&sb_periph_clk 12>;
Gregory CLEMENTadbc3692016-02-02 18:14:06 +0100205 status = "disabled";
206 };
207
Gregory CLEMENT19b67d52016-04-29 09:49:09 +0200208 xor@60900 {
209 compatible = "marvell,armada-3700-xor";
210 reg = <0x60900 0x100
211 0x60b00 0x100>;
212
213 xor10 {
214 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
215 };
216 xor11 {
217 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
218 };
219 };
220
Gregory CLEMENT53e74772017-03-30 17:23:03 +0200221 sdhci0: sdhci@d8000 {
222 compatible = "marvell,armada-3700-sdhci",
223 "marvell,sdhci-xenon";
224 reg = <0xd8000 0x300
225 0x17808 0x4>;
226 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
227 clocks = <&nb_periph_clk 0>;
228 clock-names = "core";
229 status = "disabled";
230 };
231
Andreas Färber7b01cff2016-03-23 23:24:18 +0100232 sata: sata@e0000 {
Gregory CLEMENTadbc3692016-02-02 18:14:06 +0100233 compatible = "marvell,armada-3700-ahci";
234 reg = <0xe0000 0x2000>;
235 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
236 status = "disabled";
237 };
238
239 gic: interrupt-controller@1d00000 {
240 compatible = "arm,gic-v3";
241 #interrupt-cells = <3>;
242 interrupt-controller;
243 reg = <0x1d00000 0x10000>, /* GICD */
244 <0x1d40000 0x40000>; /* GICR */
245 };
246 };
Thomas Petazzoni76f63862016-06-30 11:32:32 +0200247
248 pcie0: pcie@d0070000 {
249 compatible = "marvell,armada-3700-pcie";
250 device_type = "pci";
251 status = "disabled";
252 reg = <0 0xd0070000 0 0x20000>;
253 #address-cells = <3>;
254 #size-cells = <2>;
255 bus-range = <0x00 0xff>;
256 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
257 #interrupt-cells = <1>;
258 msi-parent = <&pcie0>;
259 msi-controller;
260 ranges = <0x82000000 0 0xe8000000 0 0xe8000000 0 0x1000000 /* Port 0 MEM */
261 0x81000000 0 0xe9000000 0 0xe9000000 0 0x10000>; /* Port 0 IO*/
262 interrupt-map-mask = <0 0 0 7>;
263 interrupt-map = <0 0 0 1 &pcie_intc 0>,
264 <0 0 0 2 &pcie_intc 1>,
265 <0 0 0 3 &pcie_intc 2>,
266 <0 0 0 4 &pcie_intc 3>;
267 pcie_intc: interrupt-controller {
268 interrupt-controller;
269 #interrupt-cells = <1>;
270 };
271 };
Gregory CLEMENTadbc3692016-02-02 18:14:06 +0100272 };
273};