blob: 51af7091d84d7942d24bc22129fbf04769cebc2f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/boot/compressed/head.S
3 *
4 * Copyright (C) 1996-2002 Russell King
Hyok S. Choi10c2df62006-03-27 10:21:34 +01005 * Copyright (C) 2004 Hyok S. Choi (MPU support)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/linkage.h>
12
13/*
14 * Debugging stuff
15 *
16 * Note that these macros must not contain any code which is not
17 * 100% relocatable. Any attempt to do so will result in a crash.
18 * Please select one of the following when turning on debugging.
19 */
20#ifdef DEBUG
Russell King5cd0c342005-05-03 12:18:46 +010021
Russell King5cd0c342005-05-03 12:18:46 +010022#if defined(CONFIG_DEBUG_ICEDCC)
Tony Lindgren7d95ded2006-09-20 13:03:34 +010023
Stephen Boyddfad5492011-03-23 22:46:15 +010024#if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010025 .macro loadsp, rb, tmp
Tony Lindgren7d95ded2006-09-20 13:03:34 +010026 .endm
27 .macro writeb, ch, rb
28 mcr p14, 0, \ch, c0, c5, 0
29 .endm
Jean-Christop PLAGNIOL-VILLARDc633c3c2009-02-25 04:20:40 +010030#elif defined(CONFIG_CPU_XSCALE)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010031 .macro loadsp, rb, tmp
Jean-Christop PLAGNIOL-VILLARDc633c3c2009-02-25 04:20:40 +010032 .endm
33 .macro writeb, ch, rb
34 mcr p14, 0, \ch, c8, c0, 0
35 .endm
Tony Lindgren7d95ded2006-09-20 13:03:34 +010036#else
Tony Lindgren4e6d4882010-02-01 23:26:53 +010037 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 .endm
Russell King224b5be2005-11-16 14:59:51 +000039 .macro writeb, ch, rb
Uwe Kleine-König41a9e682007-12-13 09:31:34 +010040 mcr p14, 0, \ch, c1, c0, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 .endm
Tony Lindgren7d95ded2006-09-20 13:03:34 +010042#endif
43
Russell King5cd0c342005-05-03 12:18:46 +010044#else
Russell King224b5be2005-11-16 14:59:51 +000045
Russell Kinga09e64f2008-08-05 16:14:15 +010046#include <mach/debug-macro.S>
Russell King224b5be2005-11-16 14:59:51 +000047
Russell King5cd0c342005-05-03 12:18:46 +010048 .macro writeb, ch, rb
49 senduart \ch, \rb
50 .endm
51
Russell King224b5be2005-11-16 14:59:51 +000052#if defined(CONFIG_ARCH_SA1100)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010053 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 mov \rb, #0x80000000 @ physical base address
Russell King224b5be2005-11-16 14:59:51 +000055#ifdef CONFIG_DEBUG_LL_SER3
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 add \rb, \rb, #0x00050000 @ Ser3
Russell King224b5be2005-11-16 14:59:51 +000057#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 add \rb, \rb, #0x00010000 @ Ser1
Russell King224b5be2005-11-16 14:59:51 +000059#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#elif defined(CONFIG_ARCH_S3C2410)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010062 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 mov \rb, #0x50000000
Ben Dooksc7657842007-07-22 16:11:20 +010064 add \rb, \rb, #0x4000 * CONFIG_S3C_LOWLEVEL_UART_PORT
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#else
Tony Lindgren4e6d4882010-02-01 23:26:53 +010067 .macro loadsp, rb, tmp
68 addruart \rb, \tmp
Russell King224b5be2005-11-16 14:59:51 +000069 .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#endif
71#endif
Russell King5cd0c342005-05-03 12:18:46 +010072#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74 .macro kputc,val
75 mov r0, \val
76 bl putc
77 .endm
78
79 .macro kphex,val,len
80 mov r0, \val
81 mov r1, #\len
82 bl phex
83 .endm
84
85 .macro debug_reloc_start
86#ifdef DEBUG
87 kputc #'\n'
88 kphex r6, 8 /* processor id */
89 kputc #':'
90 kphex r7, 8 /* architecture id */
Hyok S. Choif12d0d72006-09-26 17:36:37 +090091#ifdef CONFIG_CPU_CP15
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 kputc #':'
93 mrc p15, 0, r0, c1, c0
94 kphex r0, 8 /* control reg */
Hyok S. Choif12d0d72006-09-26 17:36:37 +090095#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 kputc #'\n'
97 kphex r5, 8 /* decompressed kernel start */
98 kputc #'-'
Russell Kingf4619022006-01-12 17:17:57 +000099 kphex r9, 8 /* decompressed kernel end */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 kputc #'>'
101 kphex r4, 8 /* kernel execution address */
102 kputc #'\n'
103#endif
104 .endm
105
106 .macro debug_reloc_end
107#ifdef DEBUG
108 kphex r5, 8 /* end of kernel */
109 kputc #'\n'
110 mov r0, r4
111 bl memdump /* dump 256 bytes at start of kernel */
112#endif
113 .endm
114
115 .section ".start", #alloc, #execinstr
116/*
117 * sort out different calling conventions
118 */
119 .align
Dave Martin26e5ca92010-11-29 19:43:27 +0100120 .arm @ Always enter in ARM state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121start:
122 .type start,#function
Nicolas Pitreb11fe382011-02-12 22:25:27 +0100123 .rept 7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 mov r0, r0
125 .endr
Nicolas Pitreb11fe382011-02-12 22:25:27 +0100126 ARM( mov r0, r0 )
127 ARM( b 1f )
128 THUMB( adr r12, BSYM(1f) )
129 THUMB( bx r12 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 .word 0x016f2818 @ Magic numbers to help the loader
132 .word start @ absolute load/run zImage address
133 .word _edata @ zImage end address
Dave Martin26e5ca92010-11-29 19:43:27 +0100134 THUMB( .thumb )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351: mov r7, r1 @ save architecture ID
Russell Kingf4619022006-01-12 17:17:57 +0000136 mov r8, r2 @ save atags pointer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
138#ifndef __ARM_ARCH_2__
139 /*
140 * Booting from Angel - need to enter SVC mode and disable
141 * FIQs/IRQs (numeric definitions from angel arm.h source).
142 * We only do this if we were in user mode on entry.
143 */
144 mrs r2, cpsr @ get current mode
145 tst r2, #3 @ not user?
146 bne not_angel
147 mov r0, #0x17 @ angel_SWIreason_EnterSVC
Catalin Marinas0e056f22009-07-24 12:32:58 +0100148 ARM( swi 0x123456 ) @ angel_SWI_ARM
149 THUMB( svc 0xab ) @ angel_SWI_THUMB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150not_angel:
151 mrs r2, cpsr @ turn off interrupts to
152 orr r2, r2, #0xc0 @ prevent angel from running
153 msr cpsr_c, r2
154#else
155 teqp pc, #0x0c000003 @ turn off interrupts
156#endif
157
158 /*
159 * Note that some cache flushing and other stuff may
160 * be needed here - is there an Angel SWI call for this?
161 */
162
163 /*
164 * some architecture specific code can be inserted
Russell Kingf4619022006-01-12 17:17:57 +0000165 * by the linker here, but it should preserve r7, r8, and r9.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 */
167
168 .text
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100169
Eric Miaoe69edc792010-07-05 15:56:50 +0200170#ifdef CONFIG_AUTO_ZRELADDR
171 @ determine final kernel image address
Dave Martinbfa64c42010-11-29 19:43:26 +0100172 mov r4, pc
173 and r4, r4, #0xf8000000
Eric Miaoe69edc792010-07-05 15:56:50 +0200174 add r4, r4, #TEXT_OFFSET
175#else
Russell King9e84ed62010-09-09 22:39:41 +0100176 ldr r4, =zreladdr
Eric Miaoe69edc792010-07-05 15:56:50 +0200177#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100179 bl cache_on
180
181restart: adr r0, LC0
Nicolas Pitre34cc1a82011-04-19 15:42:43 -0400182 ldmia r0, {r1, r2, r3, r6, r10, r11, r12}
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400183 ldr sp, [r0, #28]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185 /*
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100186 * We might be running at a different address. We need
187 * to fix up various pointers.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 */
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100189 sub r0, r0, r1 @ calculate the delta offset
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100190 add r6, r6, r0 @ _edata
Nicolas Pitre34cc1a82011-04-19 15:42:43 -0400191 add r10, r10, r0 @ inflated kernel size location
192
193 /*
194 * The kernel build system appends the size of the
195 * decompressed kernel at the end of the compressed data
196 * in little-endian form.
197 */
198 ldrb r9, [r10, #0]
199 ldrb lr, [r10, #1]
200 orr r9, r9, lr, lsl #8
201 ldrb lr, [r10, #2]
202 ldrb r10, [r10, #3]
203 orr r9, r9, lr, lsl #16
204 orr r9, r9, r10, lsl #24
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100205
206#ifndef CONFIG_ZBOOT_ROM
207 /* malloc space is above the relocated stack (64k max) */
208 add sp, sp, r0
209 add r10, sp, #0x10000
210#else
211 /*
212 * With ZBOOT_ROM the bss/stack is non relocatable,
213 * but someone could still run this code from RAM,
214 * in which case our reference is _edata.
215 */
216 mov r10, r6
217#endif
218
219/*
220 * Check to see if we will overwrite ourselves.
221 * r4 = final kernel address
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100222 * r9 = size of decompressed image
223 * r10 = end of this image, including bss/stack/malloc space if non XIP
224 * We basically want:
Nicolas Pitreea9df3b2011-04-21 22:52:06 -0400225 * r4 - 16k page directory >= r10 -> OK
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400226 * r4 + image length <= current position (pc) -> OK
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100227 */
Nicolas Pitreea9df3b2011-04-21 22:52:06 -0400228 add r10, r10, #16384
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100229 cmp r4, r10
230 bhs wont_overwrite
231 add r10, r4, r9
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400232 ARM( cmp r10, pc )
233 THUMB( mov lr, pc )
234 THUMB( cmp r10, lr )
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100235 bls wont_overwrite
236
237/*
238 * Relocate ourselves past the end of the decompressed kernel.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100239 * r6 = _edata
240 * r10 = end of the decompressed kernel
241 * Because we always copy ahead, we need to do it from the end and go
242 * backward in case the source and destination overlap.
243 */
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400244 /*
245 * Bump to the next 256-byte boundary with the size of
246 * the relocation code added. This avoids overwriting
247 * ourself when the offset is small.
248 */
249 add r10, r10, #((reloc_code_end - restart + 256) & ~255)
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100250 bic r10, r10, #255
251
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400252 /* Get start of code we want to copy and align it down. */
253 adr r5, restart
254 bic r5, r5, #31
255
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100256 sub r9, r6, r5 @ size to copy
257 add r9, r9, #31 @ rounded up to a multiple
258 bic r9, r9, #31 @ ... of 32 bytes
259 add r6, r9, r5
260 add r9, r9, r10
261
2621: ldmdb r6!, {r0 - r3, r10 - r12, lr}
263 cmp r6, r5
264 stmdb r9!, {r0 - r3, r10 - r12, lr}
265 bhi 1b
266
267 /* Preserve offset to relocated code. */
268 sub r6, r9, r6
269
Tony Lindgren7c2527f2011-04-26 05:37:46 -0700270#ifndef CONFIG_ZBOOT_ROM
271 /* cache_clean_flush may use the stack, so relocate it */
272 add sp, sp, r6
273#endif
274
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100275 bl cache_clean_flush
276
277 adr r0, BSYM(restart)
278 add r0, r0, r6
279 mov pc, r0
280
281wont_overwrite:
282/*
283 * If delta is zero, we are running at the address we were linked at.
284 * r0 = delta
285 * r2 = BSS start
286 * r3 = BSS end
287 * r4 = kernel execution address
288 * r7 = architecture ID
289 * r8 = atags pointer
290 * r11 = GOT start
291 * r12 = GOT end
292 * sp = stack pointer
293 */
294 teq r0, #0
295 beq not_relocated
Russell King98e12b52010-02-25 23:56:38 +0000296 add r11, r11, r0
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100297 add r12, r12, r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299#ifndef CONFIG_ZBOOT_ROM
300 /*
301 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
302 * we need to fix up pointers into the BSS region.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100303 * Note that the stack pointer has already been fixed up.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 */
305 add r2, r2, r0
306 add r3, r3, r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
308 /*
309 * Relocate all entries in the GOT table.
310 */
Russell King98e12b52010-02-25 23:56:38 +00003111: ldr r1, [r11, #0] @ relocate entries in the GOT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 add r1, r1, r0 @ table. This fixes up the
Russell King98e12b52010-02-25 23:56:38 +0000313 str r1, [r11], #4 @ C references.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100314 cmp r11, r12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 blo 1b
316#else
317
318 /*
319 * Relocate entries in the GOT table. We only relocate
320 * the entries that are outside the (relocated) BSS region.
321 */
Russell King98e12b52010-02-25 23:56:38 +00003221: ldr r1, [r11, #0] @ relocate entries in the GOT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 cmp r1, r2 @ entry < bss_start ||
324 cmphs r3, r1 @ _end < entry
325 addlo r1, r1, r0 @ table. This fixes up the
Russell King98e12b52010-02-25 23:56:38 +0000326 str r1, [r11], #4 @ C references.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100327 cmp r11, r12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 blo 1b
329#endif
330
331not_relocated: mov r0, #0
3321: str r0, [r2], #4 @ clear bss
333 str r0, [r2], #4
334 str r0, [r2], #4
335 str r0, [r2], #4
336 cmp r2, r3
337 blo 1b
338
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100339/*
340 * The C runtime environment should now be setup sufficiently.
341 * Set up some pointers, and start decompressing.
342 * r4 = kernel execution address
343 * r7 = architecture ID
344 * r8 = atags pointer
345 */
346 mov r0, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 mov r1, sp @ malloc space above stack
348 add r2, sp, #0x10000 @ 64k max
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 mov r3, r7
350 bl decompress_kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 bl cache_clean_flush
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100352 bl cache_off
353 mov r0, #0 @ must be zero
354 mov r1, r7 @ restore architecture number
355 mov r2, r8 @ restore atags pointer
Dave Martin540b5732011-07-13 15:53:30 +0100356 ARM( mov pc, r4 ) @ call kernel
357 THUMB( bx r4 ) @ entry point is always ARM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Catalin Marinas88987ef2009-07-24 12:32:52 +0100359 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 .type LC0, #object
361LC0: .word LC0 @ r1
362 .word __bss_start @ r2
363 .word _end @ r3
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100364 .word _edata @ r6
Nicolas Pitre34cc1a82011-04-19 15:42:43 -0400365 .word input_data_end - 4 @ r10 (inflated size location)
Russell King98e12b52010-02-25 23:56:38 +0000366 .word _got_start @ r11
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 .word _got_end @ ip
Nicolas Pitre8d7e4cc2011-04-27 14:54:39 -0400368 .word .L_user_stack_end @ sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 .size LC0, . - LC0
370
371#ifdef CONFIG_ARCH_RPC
372 .globl params
Eric Miaodb7b2b42010-06-03 15:36:49 +0800373params: ldr r0, =0x10000100 @ params_phys for RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 mov pc, lr
375 .ltorg
376 .align
377#endif
378
379/*
380 * Turn on the cache. We need to setup some page tables so that we
381 * can have both the I and D caches on.
382 *
383 * We place the page tables 16k down from the kernel execution address,
384 * and we hope that nothing else is using it. If we're using it, we
385 * will go pop!
386 *
387 * On entry,
388 * r4 = kernel execution address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 * r7 = architecture number
Russell Kingf4619022006-01-12 17:17:57 +0000390 * r8 = atags pointer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 * On exit,
Uwe Kleine-König21b28412010-01-26 22:08:09 +0100392 * r0, r1, r2, r3, r9, r10, r12 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100394 * r4, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 */
396 .align 5
397cache_on: mov r3, #8 @ cache_on function
398 b call_cache_fn
399
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100400/*
401 * Initialize the highest priority protection region, PR7
402 * to cover all 32bit address and cacheable and bufferable.
403 */
404__armv4_mpu_cache_on:
405 mov r0, #0x3f @ 4G, the whole
406 mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
407 mcr p15, 0, r0, c6, c7, 1
408
409 mov r0, #0x80 @ PR7
410 mcr p15, 0, r0, c2, c0, 0 @ D-cache on
411 mcr p15, 0, r0, c2, c0, 1 @ I-cache on
412 mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
413
414 mov r0, #0xc000
415 mcr p15, 0, r0, c5, c0, 1 @ I-access permission
416 mcr p15, 0, r0, c5, c0, 0 @ D-access permission
417
418 mov r0, #0
419 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
420 mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
421 mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
422 mrc p15, 0, r0, c1, c0, 0 @ read control reg
423 @ ...I .... ..D. WC.M
424 orr r0, r0, #0x002d @ .... .... ..1. 11.1
425 orr r0, r0, #0x1000 @ ...1 .... .... ....
426
427 mcr p15, 0, r0, c1, c0, 0 @ write control reg
428
429 mov r0, #0
430 mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
431 mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
432 mov pc, lr
433
434__armv3_mpu_cache_on:
435 mov r0, #0x3f @ 4G, the whole
436 mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
437
438 mov r0, #0x80 @ PR7
439 mcr p15, 0, r0, c2, c0, 0 @ cache on
440 mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
441
442 mov r0, #0xc000
443 mcr p15, 0, r0, c5, c0, 0 @ access permission
444
445 mov r0, #0
446 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100447 /*
448 * ?? ARMv3 MMU does not allow reading the control register,
449 * does this really work on ARMv3 MPU?
450 */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100451 mrc p15, 0, r0, c1, c0, 0 @ read control reg
452 @ .... .... .... WC.M
453 orr r0, r0, #0x000d @ .... .... .... 11.1
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100454 /* ?? this overwrites the value constructed above? */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100455 mov r0, #0
456 mcr p15, 0, r0, c1, c0, 0 @ write control reg
457
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100458 /* ?? invalidate for the second time? */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100459 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
460 mov pc, lr
461
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462__setup_mmu: sub r3, r4, #16384 @ Page directory size
463 bic r3, r3, #0xff @ Align the pointer
464 bic r3, r3, #0x3f00
465/*
466 * Initialise the page tables, turning on the cacheable and bufferable
467 * bits for the RAM area only.
468 */
469 mov r0, r3
Russell Kingf4619022006-01-12 17:17:57 +0000470 mov r9, r0, lsr #18
471 mov r9, r9, lsl #18 @ start of RAM
472 add r10, r9, #0x10000000 @ a reasonable RAM size
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 mov r1, #0x12
474 orr r1, r1, #3 << 10
475 add r2, r3, #16384
Nicolas Pitre265d5e42006-01-18 22:38:51 +00004761: cmp r1, r9 @ if virt > start of RAM
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100477#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
478 orrhs r1, r1, #0x08 @ set cacheable
479#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 orrhs r1, r1, #0x0c @ set cacheable, bufferable
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100481#endif
Russell Kingf4619022006-01-12 17:17:57 +0000482 cmp r1, r10 @ if virt > end of RAM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 bichs r1, r1, #0x0c @ clear cacheable, bufferable
484 str r1, [r0], #4 @ 1:1 mapping
485 add r1, r1, #1048576
486 teq r0, r2
487 bne 1b
488/*
489 * If ever we are running from Flash, then we surely want the cache
490 * to be enabled also for our execution instance... We map 2MB of it
491 * so there is no map overlap problem for up to 1 MB compressed kernel.
492 * If the execution is in RAM then we would only be duplicating the above.
493 */
494 mov r1, #0x1e
495 orr r1, r1, #3 << 10
Dave Martinbfa64c42010-11-29 19:43:26 +0100496 mov r2, pc
497 mov r2, r2, lsr #20
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 orr r1, r1, r2, lsl #20
499 add r0, r3, r2, lsl #2
500 str r1, [r0], #4
501 add r1, r1, #1048576
502 str r1, [r0]
503 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100504ENDPROC(__setup_mmu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100506__arm926ejs_mmu_cache_on:
507#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
508 mov r0, #4 @ put dcache in WT mode
509 mcr p15, 7, r0, c15, c0, 0
510#endif
511
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000512__armv4_mmu_cache_on:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 mov r12, lr
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100514#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 bl __setup_mmu
516 mov r0, #0
517 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
518 mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
519 mrc p15, 0, r0, c1, c0, 0 @ read control reg
520 orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
521 orr r0, r0, #0x0030
Catalin Marinas26584852009-05-30 14:00:18 +0100522#ifdef CONFIG_CPU_ENDIAN_BE8
523 orr r0, r0, #1 << 25 @ big-endian page tables
524#endif
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000525 bl __common_mmu_cache_on
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 mov r0, #0
527 mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100528#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 mov pc, r12
530
Catalin Marinas7d09e852007-06-01 17:14:53 +0100531__armv7_mmu_cache_on:
532 mov r12, lr
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100533#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +0100534 mrc p15, 0, r11, c0, c1, 4 @ read ID_MMFR0
535 tst r11, #0xf @ VMSA
536 blne __setup_mmu
537 mov r0, #0
538 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
539 tst r11, #0xf @ VMSA
540 mcrne p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100541#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100542 mrc p15, 0, r0, c1, c0, 0 @ read control reg
543 orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
544 orr r0, r0, #0x003c @ write buffer
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100545#ifdef CONFIG_MMU
Catalin Marinas26584852009-05-30 14:00:18 +0100546#ifdef CONFIG_CPU_ENDIAN_BE8
547 orr r0, r0, #1 << 25 @ big-endian page tables
548#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100549 orrne r0, r0, #1 @ MMU enabled
550 movne r1, #-1
551 mcrne p15, 0, r3, c2, c0, 0 @ load page table pointer
552 mcrne p15, 0, r1, c3, c0, 0 @ load domain access control
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100553#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100554 mcr p15, 0, r0, c1, c0, 0 @ load control register
555 mrc p15, 0, r0, c1, c0, 0 @ and read it back
556 mov r0, #0
557 mcr p15, 0, r0, c7, c5, 4 @ ISB
558 mov pc, r12
559
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200560__fa526_cache_on:
561 mov r12, lr
562 bl __setup_mmu
563 mov r0, #0
564 mcr p15, 0, r0, c7, c7, 0 @ Invalidate whole cache
565 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
566 mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
567 mrc p15, 0, r0, c1, c0, 0 @ read control reg
568 orr r0, r0, #0x1000 @ I-cache enable
569 bl __common_mmu_cache_on
570 mov r0, #0
571 mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
572 mov pc, r12
573
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000574__arm6_mmu_cache_on:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 mov r12, lr
576 bl __setup_mmu
577 mov r0, #0
578 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
579 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
580 mov r0, #0x30
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000581 bl __common_mmu_cache_on
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 mov r0, #0
583 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
584 mov pc, r12
585
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000586__common_mmu_cache_on:
Catalin Marinas0e056f22009-07-24 12:32:58 +0100587#ifndef CONFIG_THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588#ifndef DEBUG
589 orr r0, r0, #0x000d @ Write buffer, mmu
590#endif
591 mov r1, #-1
592 mcr p15, 0, r3, c2, c0, 0 @ load page table pointer
593 mcr p15, 0, r1, c3, c0, 0 @ load domain access control
Nicolas Pitre2dc76672006-07-01 21:29:32 +0100594 b 1f
595 .align 5 @ cache line aligned
5961: mcr p15, 0, r0, c1, c0, 0 @ load control register
597 mrc p15, 0, r0, c1, c0, 0 @ and read it back to
598 sub pc, lr, r0, lsr #32 @ properly flush pipeline
Catalin Marinas0e056f22009-07-24 12:32:58 +0100599#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
601/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 * Here follow the relocatable cache support functions for the
603 * various processors. This is a generic hook for locating an
604 * entry and jumping to an instruction at the specified offset
605 * from the start of the block. Please note this is all position
606 * independent code.
607 *
608 * r1 = corrupted
609 * r2 = corrupted
610 * r3 = block offset
Russell King98e12b52010-02-25 23:56:38 +0000611 * r9 = corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 * r12 = corrupted
613 */
614
615call_cache_fn: adr r12, proc_types
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900616#ifdef CONFIG_CPU_CP15
Russell King98e12b52010-02-25 23:56:38 +0000617 mrc p15, 0, r9, c0, c0 @ get processor ID
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900618#else
Russell King98e12b52010-02-25 23:56:38 +0000619 ldr r9, =CONFIG_PROCESSOR_ID
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900620#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07006211: ldr r1, [r12, #0] @ get value
622 ldr r2, [r12, #4] @ get mask
Russell King98e12b52010-02-25 23:56:38 +0000623 eor r1, r1, r9 @ (real ^ match)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 tst r1, r2 @ & mask
Catalin Marinas0e056f22009-07-24 12:32:58 +0100625 ARM( addeq pc, r12, r3 ) @ call cache function
626 THUMB( addeq r12, r3 )
627 THUMB( moveq pc, r12 ) @ call cache function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 add r12, r12, #4*5
629 b 1b
630
631/*
632 * Table for cache operations. This is basically:
633 * - CPU ID match
634 * - CPU ID mask
635 * - 'cache on' method instruction
636 * - 'cache off' method instruction
637 * - 'cache flush' method instruction
638 *
639 * We match an entry using: ((real_id ^ match) & mask) == 0
640 *
641 * Writethrough caches generally only need 'on' and 'off'
642 * methods. Writeback caches _must_ have the flush method
643 * defined.
644 */
Catalin Marinas88987ef2009-07-24 12:32:52 +0100645 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 .type proc_types,#object
647proc_types:
648 .word 0x41560600 @ ARM6/610
649 .word 0xffffffe0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100650 W(b) __arm6_mmu_cache_off @ works, but slow
651 W(b) __arm6_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100653 THUMB( nop )
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000654@ b __arm6_mmu_cache_on @ untested
655@ b __arm6_mmu_cache_off
656@ b __armv3_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
658 .word 0x00000000 @ old ARM ID
659 .word 0x0000f000
660 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100661 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100663 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100665 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
667 .word 0x41007000 @ ARM7/710
668 .word 0xfff8fe00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100669 W(b) __arm7_mmu_cache_off
670 W(b) __arm7_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100672 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
674 .word 0x41807200 @ ARM720T (writethrough)
675 .word 0xffffff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100676 W(b) __armv4_mmu_cache_on
677 W(b) __armv4_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100679 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100681 .word 0x41007400 @ ARM74x
682 .word 0xff00ff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100683 W(b) __armv3_mpu_cache_on
684 W(b) __armv3_mpu_cache_off
685 W(b) __armv3_mpu_cache_flush
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100686
687 .word 0x41009400 @ ARM94x
688 .word 0xff00ff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100689 W(b) __armv4_mpu_cache_on
690 W(b) __armv4_mpu_cache_off
691 W(b) __armv4_mpu_cache_flush
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100692
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100693 .word 0x41069260 @ ARM926EJ-S (v5TEJ)
694 .word 0xff0ffff0
695 b __arm926ejs_mmu_cache_on
696 b __armv4_mmu_cache_off
697 b __armv5tej_mmu_cache_flush
698
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 .word 0x00007000 @ ARM7 IDs
700 .word 0x0000f000
701 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100702 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100704 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100706 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
708 @ Everything from here on will be the new ID system.
709
710 .word 0x4401a100 @ sa110 / sa1100
711 .word 0xffffffe0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100712 W(b) __armv4_mmu_cache_on
713 W(b) __armv4_mmu_cache_off
714 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
716 .word 0x6901b110 @ sa1110
717 .word 0xfffffff0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100718 W(b) __armv4_mmu_cache_on
719 W(b) __armv4_mmu_cache_off
720 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Haojian Zhuang4157d312010-03-12 05:47:55 -0500722 .word 0x56056900
723 .word 0xffffff00 @ PXA9xx
Catalin Marinas0e056f22009-07-24 12:32:58 +0100724 W(b) __armv4_mmu_cache_on
725 W(b) __armv4_mmu_cache_off
726 W(b) __armv4_mmu_cache_flush
Eric Miao59c7bcd2008-11-29 21:42:39 +0800727
Eric Miao49cbe782009-01-20 14:15:18 +0800728 .word 0x56158000 @ PXA168
729 .word 0xfffff000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100730 W(b) __armv4_mmu_cache_on
731 W(b) __armv4_mmu_cache_off
732 W(b) __armv5tej_mmu_cache_flush
Eric Miao49cbe782009-01-20 14:15:18 +0800733
Nicolas Pitre2e2023f2008-06-03 23:06:21 +0200734 .word 0x56050000 @ Feroceon
735 .word 0xff0f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100736 W(b) __armv4_mmu_cache_on
737 W(b) __armv4_mmu_cache_off
738 W(b) __armv5tej_mmu_cache_flush
Nicolas Pitre3ebb5a22007-10-31 15:31:48 -0400739
Joonyoung Shim55879312009-06-16 20:05:57 +0900740#ifdef CONFIG_CPU_FEROCEON_OLD_ID
741 /* this conflicts with the standard ARMv5TE entry */
742 .long 0x41009260 @ Old Feroceon
743 .long 0xff00fff0
744 b __armv4_mmu_cache_on
745 b __armv4_mmu_cache_off
746 b __armv5tej_mmu_cache_flush
747#endif
748
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200749 .word 0x66015261 @ FA526
750 .word 0xff01fff1
Catalin Marinas0e056f22009-07-24 12:32:58 +0100751 W(b) __fa526_cache_on
752 W(b) __armv4_mmu_cache_off
753 W(b) __fa526_cache_flush
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 @ These match on the architecture ID
756
757 .word 0x00020000 @ ARMv4T
758 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100759 W(b) __armv4_mmu_cache_on
760 W(b) __armv4_mmu_cache_off
761 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
763 .word 0x00050000 @ ARMv5TE
764 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100765 W(b) __armv4_mmu_cache_on
766 W(b) __armv4_mmu_cache_off
767 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 .word 0x00060000 @ ARMv5TEJ
770 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100771 W(b) __armv4_mmu_cache_on
772 W(b) __armv4_mmu_cache_off
Sascha Hauer75216852010-03-15 15:14:50 +0100773 W(b) __armv5tej_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
Catalin Marinas45a7b9c2006-06-18 16:21:50 +0100775 .word 0x0007b000 @ ARMv6
Catalin Marinas7d09e852007-06-01 17:14:53 +0100776 .word 0x000ff000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100777 W(b) __armv4_mmu_cache_on
778 W(b) __armv4_mmu_cache_off
779 W(b) __armv6_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Catalin Marinas7d09e852007-06-01 17:14:53 +0100781 .word 0x000f0000 @ new CPU Id
782 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100783 W(b) __armv7_mmu_cache_on
784 W(b) __armv7_mmu_cache_off
785 W(b) __armv7_mmu_cache_flush
Catalin Marinas7d09e852007-06-01 17:14:53 +0100786
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 .word 0 @ unrecognised type
788 .word 0
789 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100790 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100792 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100794 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
796 .size proc_types, . - proc_types
797
798/*
799 * Turn off the Cache and MMU. ARMv3 does not support
800 * reading the control register, but ARMv4 does.
801 *
Uwe Kleine-König21b28412010-01-26 22:08:09 +0100802 * On exit,
803 * r0, r1, r2, r3, r9, r12 corrupted
804 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100805 * r4, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 */
807 .align 5
808cache_off: mov r3, #12 @ cache_off function
809 b call_cache_fn
810
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100811__armv4_mpu_cache_off:
812 mrc p15, 0, r0, c1, c0
813 bic r0, r0, #0x000d
814 mcr p15, 0, r0, c1, c0 @ turn MPU and cache off
815 mov r0, #0
816 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
817 mcr p15, 0, r0, c7, c6, 0 @ flush D-Cache
818 mcr p15, 0, r0, c7, c5, 0 @ flush I-Cache
819 mov pc, lr
820
821__armv3_mpu_cache_off:
822 mrc p15, 0, r0, c1, c0
823 bic r0, r0, #0x000d
824 mcr p15, 0, r0, c1, c0, 0 @ turn MPU and cache off
825 mov r0, #0
826 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
827 mov pc, lr
828
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000829__armv4_mmu_cache_off:
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100830#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 mrc p15, 0, r0, c1, c0
832 bic r0, r0, #0x000d
833 mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
834 mov r0, #0
835 mcr p15, 0, r0, c7, c7 @ invalidate whole cache v4
836 mcr p15, 0, r0, c8, c7 @ invalidate whole TLB v4
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100837#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 mov pc, lr
839
Catalin Marinas7d09e852007-06-01 17:14:53 +0100840__armv7_mmu_cache_off:
841 mrc p15, 0, r0, c1, c0
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100842#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +0100843 bic r0, r0, #0x000d
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100844#else
845 bic r0, r0, #0x000c
846#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100847 mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
848 mov r12, lr
849 bl __armv7_mmu_cache_flush
850 mov r0, #0
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100851#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +0100852 mcr p15, 0, r0, c8, c7, 0 @ invalidate whole TLB
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100853#endif
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000854 mcr p15, 0, r0, c7, c5, 6 @ invalidate BTC
855 mcr p15, 0, r0, c7, c10, 4 @ DSB
856 mcr p15, 0, r0, c7, c5, 4 @ ISB
Catalin Marinas7d09e852007-06-01 17:14:53 +0100857 mov pc, r12
858
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000859__arm6_mmu_cache_off:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 mov r0, #0x00000030 @ ARM6 control reg.
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000861 b __armv3_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000863__arm7_mmu_cache_off:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 mov r0, #0x00000070 @ ARM7 control reg.
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000865 b __armv3_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000867__armv3_mmu_cache_off:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 mcr p15, 0, r0, c1, c0, 0 @ turn MMU and cache off
869 mov r0, #0
870 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
871 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
872 mov pc, lr
873
874/*
875 * Clean and flush the cache to maintain consistency.
876 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 * On exit,
Uwe Kleine-König21b28412010-01-26 22:08:09 +0100878 * r1, r2, r3, r9, r10, r11, r12 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100880 * r4, r6, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 */
882 .align 5
883cache_clean_flush:
884 mov r3, #16
885 b call_cache_fn
886
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100887__armv4_mpu_cache_flush:
888 mov r2, #1
889 mov r3, #0
890 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
891 mov r1, #7 << 5 @ 8 segments
8921: orr r3, r1, #63 << 26 @ 64 entries
8932: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
894 subs r3, r3, #1 << 26
895 bcs 2b @ entries 63 to 0
896 subs r1, r1, #1 << 5
897 bcs 1b @ segments 7 to 0
898
899 teq r2, #0
900 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
901 mcr p15, 0, ip, c7, c10, 4 @ drain WB
902 mov pc, lr
903
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200904__fa526_cache_flush:
905 mov r1, #0
906 mcr p15, 0, r1, c7, c14, 0 @ clean and invalidate D cache
907 mcr p15, 0, r1, c7, c5, 0 @ flush I cache
908 mcr p15, 0, r1, c7, c10, 4 @ drain WB
909 mov pc, lr
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100910
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000911__armv6_mmu_cache_flush:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 mov r1, #0
913 mcr p15, 0, r1, c7, c14, 0 @ clean+invalidate D
914 mcr p15, 0, r1, c7, c5, 0 @ invalidate I+BTB
915 mcr p15, 0, r1, c7, c15, 0 @ clean+invalidate unified
916 mcr p15, 0, r1, c7, c10, 4 @ drain WB
917 mov pc, lr
918
Catalin Marinas7d09e852007-06-01 17:14:53 +0100919__armv7_mmu_cache_flush:
920 mrc p15, 0, r10, c0, c1, 5 @ read ID_MMFR1
921 tst r10, #0xf << 16 @ hierarchical cache (ARMv7)
Catalin Marinas7d09e852007-06-01 17:14:53 +0100922 mov r10, #0
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000923 beq hierarchical
Catalin Marinas7d09e852007-06-01 17:14:53 +0100924 mcr p15, 0, r10, c7, c14, 0 @ clean+invalidate D
925 b iflush
926hierarchical:
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000927 mcr p15, 0, r10, c7, c10, 5 @ DMB
Catalin Marinas0e056f22009-07-24 12:32:58 +0100928 stmfd sp!, {r0-r7, r9-r11}
Catalin Marinas7d09e852007-06-01 17:14:53 +0100929 mrc p15, 1, r0, c0, c0, 1 @ read clidr
930 ands r3, r0, #0x7000000 @ extract loc from clidr
931 mov r3, r3, lsr #23 @ left align loc bit field
932 beq finished @ if loc is 0, then no need to clean
933 mov r10, #0 @ start clean at cache level 0
934loop1:
935 add r2, r10, r10, lsr #1 @ work out 3x current cache level
936 mov r1, r0, lsr r2 @ extract cache type bits from clidr
937 and r1, r1, #7 @ mask of the bits for current cache only
938 cmp r1, #2 @ see what cache we have at this level
939 blt skip @ skip if no cache, or just i-cache
940 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
941 mcr p15, 0, r10, c7, c5, 4 @ isb to sych the new cssr&csidr
942 mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
943 and r2, r1, #7 @ extract the length of the cache lines
944 add r2, r2, #4 @ add 4 (line length offset)
945 ldr r4, =0x3ff
946 ands r4, r4, r1, lsr #3 @ find maximum number on the way size
Catalin Marinas000b5022008-10-03 11:09:10 +0100947 clz r5, r4 @ find bit position of way size increment
Catalin Marinas7d09e852007-06-01 17:14:53 +0100948 ldr r7, =0x7fff
949 ands r7, r7, r1, lsr #13 @ extract max number of the index size
950loop2:
951 mov r9, r4 @ create working copy of max way size
952loop3:
Catalin Marinas0e056f22009-07-24 12:32:58 +0100953 ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
954 ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
955 THUMB( lsl r6, r9, r5 )
956 THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
957 THUMB( lsl r6, r7, r2 )
958 THUMB( orr r11, r11, r6 ) @ factor index number into r11
Catalin Marinas7d09e852007-06-01 17:14:53 +0100959 mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
960 subs r9, r9, #1 @ decrement the way
961 bge loop3
962 subs r7, r7, #1 @ decrement the index
963 bge loop2
964skip:
965 add r10, r10, #2 @ increment cache number
966 cmp r3, r10
967 bgt loop1
968finished:
Catalin Marinas0e056f22009-07-24 12:32:58 +0100969 ldmfd sp!, {r0-r7, r9-r11}
Catalin Marinas7d09e852007-06-01 17:14:53 +0100970 mov r10, #0 @ swith back to cache level 0
971 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
Catalin Marinas7d09e852007-06-01 17:14:53 +0100972iflush:
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000973 mcr p15, 0, r10, c7, c10, 4 @ DSB
Catalin Marinas7d09e852007-06-01 17:14:53 +0100974 mcr p15, 0, r10, c7, c5, 0 @ invalidate I+BTB
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000975 mcr p15, 0, r10, c7, c10, 4 @ DSB
976 mcr p15, 0, r10, c7, c5, 4 @ ISB
Catalin Marinas7d09e852007-06-01 17:14:53 +0100977 mov pc, lr
978
Nicolas Pitre15754bf2007-10-31 15:15:29 -0400979__armv5tej_mmu_cache_flush:
9801: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate D cache
981 bne 1b
982 mcr p15, 0, r0, c7, c5, 0 @ flush I cache
983 mcr p15, 0, r0, c7, c10, 4 @ drain WB
984 mov pc, lr
985
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000986__armv4_mmu_cache_flush:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 mov r2, #64*1024 @ default: 32K dcache size (*2)
988 mov r11, #32 @ default: 32 byte line size
989 mrc p15, 0, r3, c0, c0, 1 @ read cache type
Russell King98e12b52010-02-25 23:56:38 +0000990 teq r3, r9 @ cache ID register present?
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 beq no_cache_id
992 mov r1, r3, lsr #18
993 and r1, r1, #7
994 mov r2, #1024
995 mov r2, r2, lsl r1 @ base dcache size *2
996 tst r3, #1 << 14 @ test M bit
997 addne r2, r2, r2, lsr #1 @ +1/2 size if M == 1
998 mov r3, r3, lsr #12
999 and r3, r3, #3
1000 mov r11, #8
1001 mov r11, r11, lsl r3 @ cache line size in bytes
1002no_cache_id:
Catalin Marinas0e056f22009-07-24 12:32:58 +01001003 mov r1, pc
1004 bic r1, r1, #63 @ align to longest cache line
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 add r2, r1, r2
Catalin Marinas0e056f22009-07-24 12:32:58 +010010061:
1007 ARM( ldr r3, [r1], r11 ) @ s/w flush D cache
1008 THUMB( ldr r3, [r1] ) @ s/w flush D cache
1009 THUMB( add r1, r1, r11 )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 teq r1, r2
1011 bne 1b
1012
1013 mcr p15, 0, r1, c7, c5, 0 @ flush I cache
1014 mcr p15, 0, r1, c7, c6, 0 @ flush D cache
1015 mcr p15, 0, r1, c7, c10, 4 @ drain WB
1016 mov pc, lr
1017
Hyok S. Choic76b6b42006-03-24 09:53:18 +00001018__armv3_mmu_cache_flush:
Hyok S. Choi10c2df62006-03-27 10:21:34 +01001019__armv3_mpu_cache_flush:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 mov r1, #0
Uwe Kleine-König63fa7182010-01-26 22:18:09 +01001021 mcr p15, 0, r1, c7, c0, 0 @ invalidate whole cache v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 mov pc, lr
1023
1024/*
1025 * Various debugging routines for printing hex characters and
1026 * memory, which again must be relocatable.
1027 */
1028#ifdef DEBUG
Catalin Marinas88987ef2009-07-24 12:32:52 +01001029 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 .type phexbuf,#object
1031phexbuf: .space 12
1032 .size phexbuf, . - phexbuf
1033
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001034@ phex corrupts {r0, r1, r2, r3}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035phex: adr r3, phexbuf
1036 mov r2, #0
1037 strb r2, [r3, r1]
10381: subs r1, r1, #1
1039 movmi r0, r3
1040 bmi puts
1041 and r2, r0, #15
1042 mov r0, r0, lsr #4
1043 cmp r2, #10
1044 addge r2, r2, #7
1045 add r2, r2, #'0'
1046 strb r2, [r3, r1]
1047 b 1b
1048
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001049@ puts corrupts {r0, r1, r2, r3}
Tony Lindgren4e6d4882010-02-01 23:26:53 +01001050puts: loadsp r3, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -070010511: ldrb r2, [r0], #1
1052 teq r2, #0
1053 moveq pc, lr
Russell King5cd0c342005-05-03 12:18:46 +010010542: writeb r2, r3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 mov r1, #0x00020000
10563: subs r1, r1, #1
1057 bne 3b
1058 teq r2, #'\n'
1059 moveq r2, #'\r'
1060 beq 2b
1061 teq r0, #0
1062 bne 1b
1063 mov pc, lr
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001064@ putc corrupts {r0, r1, r2, r3}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065putc:
1066 mov r2, r0
1067 mov r0, #0
Tony Lindgren4e6d4882010-02-01 23:26:53 +01001068 loadsp r3, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 b 2b
1070
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001071@ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072memdump: mov r12, r0
1073 mov r10, lr
1074 mov r11, #0
10752: mov r0, r11, lsl #2
1076 add r0, r0, r12
1077 mov r1, #8
1078 bl phex
1079 mov r0, #':'
1080 bl putc
10811: mov r0, #' '
1082 bl putc
1083 ldr r0, [r12, r11, lsl #2]
1084 mov r1, #8
1085 bl phex
1086 and r0, r11, #7
1087 teq r0, #3
1088 moveq r0, #' '
1089 bleq putc
1090 and r0, r11, #7
1091 add r11, r11, #1
1092 teq r0, #7
1093 bne 1b
1094 mov r0, #'\n'
1095 bl putc
1096 cmp r11, #64
1097 blt 2b
1098 mov pc, r10
1099#endif
1100
Catalin Marinas92c83ff12007-06-22 14:27:50 +01001101 .ltorg
Nicolas Pitreadcc2592011-04-27 16:15:11 -04001102reloc_code_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103
1104 .align
Russell Kingb0c4d4e2010-11-22 12:00:59 +00001105 .section ".stack", "aw", %nobits
Nicolas Pitre8d7e4cc2011-04-27 14:54:39 -04001106.L_user_stack: .space 4096
1107.L_user_stack_end: