blob: f5b3da2f92d7fb593143d5774e6bb67ba6982d0f [file] [log] [blame]
Mark Yao2048e322014-08-22 18:36:26 +08001/*
2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3 * Author:Mark Yao <mark.yao@rock-chips.com>
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <drm/drm.h>
16#include <drm/drmP.h>
Mark Yao63ebb9f2015-11-30 18:22:42 +080017#include <drm/drm_atomic.h>
Mark Yao2048e322014-08-22 18:36:26 +080018#include <drm/drm_crtc.h>
19#include <drm/drm_crtc_helper.h>
20#include <drm/drm_plane_helper.h>
21
22#include <linux/kernel.h>
Paul Gortmaker00fe6142015-05-01 20:02:30 -040023#include <linux/module.h>
Mark Yao2048e322014-08-22 18:36:26 +080024#include <linux/platform_device.h>
25#include <linux/clk.h>
26#include <linux/of.h>
27#include <linux/of_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/component.h>
30
31#include <linux/reset.h>
32#include <linux/delay.h>
33
34#include "rockchip_drm_drv.h"
35#include "rockchip_drm_gem.h"
36#include "rockchip_drm_fb.h"
37#include "rockchip_drm_vop.h"
38
Mark Yao2048e322014-08-22 18:36:26 +080039#define __REG_SET_RELAXED(x, off, mask, shift, v) \
40 vop_mask_write_relaxed(x, off, (mask) << shift, (v) << shift)
41#define __REG_SET_NORMAL(x, off, mask, shift, v) \
42 vop_mask_write(x, off, (mask) << shift, (v) << shift)
43
44#define REG_SET(x, base, reg, v, mode) \
45 __REG_SET_##mode(x, base + reg.offset, reg.mask, reg.shift, v)
Mark Yaodbb3d942015-12-15 08:36:55 +080046#define REG_SET_MASK(x, base, reg, v, mode) \
47 __REG_SET_##mode(x, base + reg.offset, reg.mask, reg.shift, v)
Mark Yao2048e322014-08-22 18:36:26 +080048
49#define VOP_WIN_SET(x, win, name, v) \
50 REG_SET(x, win->base, win->phy->name, v, RELAXED)
Mark Yao4c156c22015-06-26 17:14:46 +080051#define VOP_SCL_SET(x, win, name, v) \
52 REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
Mark Yao1194fff2015-12-15 09:08:43 +080053#define VOP_SCL_SET_EXT(x, win, name, v) \
54 REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
Mark Yao2048e322014-08-22 18:36:26 +080055#define VOP_CTRL_SET(x, name, v) \
56 REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
57
Mark Yaodbb3d942015-12-15 08:36:55 +080058#define VOP_INTR_GET(vop, name) \
59 vop_read_reg(vop, 0, &vop->data->ctrl->name)
60
61#define VOP_INTR_SET(vop, name, v) \
62 REG_SET(vop, 0, vop->data->intr->name, v, NORMAL)
63#define VOP_INTR_SET_TYPE(vop, name, type, v) \
64 do { \
65 int i, reg = 0; \
66 for (i = 0; i < vop->data->intr->nintrs; i++) { \
67 if (vop->data->intr->intrs[i] & type) \
68 reg |= (v) << i; \
69 } \
70 VOP_INTR_SET(vop, name, reg); \
71 } while (0)
72#define VOP_INTR_GET_TYPE(vop, name, type) \
73 vop_get_intr_type(vop, &vop->data->intr->name, type)
74
Mark Yao2048e322014-08-22 18:36:26 +080075#define VOP_WIN_GET(x, win, name) \
76 vop_read_reg(x, win->base, &win->phy->name)
77
78#define VOP_WIN_GET_YRGBADDR(vop, win) \
79 vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
80
81#define to_vop(x) container_of(x, struct vop, crtc)
82#define to_vop_win(x) container_of(x, struct vop_win, base)
Mark Yao63ebb9f2015-11-30 18:22:42 +080083#define to_vop_plane_state(x) container_of(x, struct vop_plane_state, base)
Mark Yao2048e322014-08-22 18:36:26 +080084
Mark Yao63ebb9f2015-11-30 18:22:42 +080085struct vop_plane_state {
86 struct drm_plane_state base;
87 int format;
88 struct drm_rect src;
89 struct drm_rect dest;
Mark Yao2048e322014-08-22 18:36:26 +080090 dma_addr_t yrgb_mst;
Mark Yao63ebb9f2015-11-30 18:22:42 +080091 bool enable;
Mark Yao2048e322014-08-22 18:36:26 +080092};
93
94struct vop_win {
95 struct drm_plane base;
96 const struct vop_win_data *data;
97 struct vop *vop;
98
Mark Yao63ebb9f2015-11-30 18:22:42 +080099 struct vop_plane_state state;
Mark Yao2048e322014-08-22 18:36:26 +0800100};
101
102struct vop {
103 struct drm_crtc crtc;
104 struct device *dev;
105 struct drm_device *drm_dev;
Mark Yao31e980c2015-01-22 14:37:56 +0800106 bool is_enabled;
Mark Yao2048e322014-08-22 18:36:26 +0800107
Mark Yao2048e322014-08-22 18:36:26 +0800108 /* mutex vsync_ work */
109 struct mutex vsync_mutex;
110 bool vsync_work_pending;
Mark Yao10672192015-02-04 13:10:31 +0800111 struct completion dsp_hold_completion;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800112 struct completion wait_update_complete;
113 struct drm_pending_vblank_event *event;
Mark Yao2048e322014-08-22 18:36:26 +0800114
115 const struct vop_data *data;
116
117 uint32_t *regsbak;
118 void __iomem *regs;
119
120 /* physical map length of vop register */
121 uint32_t len;
122
123 /* one time only one process allowed to config the register */
124 spinlock_t reg_lock;
125 /* lock vop irq reg */
126 spinlock_t irq_lock;
127
128 unsigned int irq;
129
130 /* vop AHP clk */
131 struct clk *hclk;
132 /* vop dclk */
133 struct clk *dclk;
134 /* vop share memory frequency */
135 struct clk *aclk;
136
137 /* vop dclk reset */
138 struct reset_control *dclk_rst;
139
Mark Yao2048e322014-08-22 18:36:26 +0800140 struct vop_win win[];
141};
142
Mark Yao2048e322014-08-22 18:36:26 +0800143static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
144{
145 writel(v, vop->regs + offset);
146 vop->regsbak[offset >> 2] = v;
147}
148
149static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
150{
151 return readl(vop->regs + offset);
152}
153
154static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
155 const struct vop_reg *reg)
156{
157 return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
158}
159
Mark Yao2048e322014-08-22 18:36:26 +0800160static inline void vop_mask_write(struct vop *vop, uint32_t offset,
161 uint32_t mask, uint32_t v)
162{
163 if (mask) {
164 uint32_t cached_val = vop->regsbak[offset >> 2];
165
166 cached_val = (cached_val & ~mask) | v;
167 writel(cached_val, vop->regs + offset);
168 vop->regsbak[offset >> 2] = cached_val;
169 }
170}
171
172static inline void vop_mask_write_relaxed(struct vop *vop, uint32_t offset,
173 uint32_t mask, uint32_t v)
174{
175 if (mask) {
176 uint32_t cached_val = vop->regsbak[offset >> 2];
177
178 cached_val = (cached_val & ~mask) | v;
179 writel_relaxed(cached_val, vop->regs + offset);
180 vop->regsbak[offset >> 2] = cached_val;
181 }
182}
183
Mark Yaodbb3d942015-12-15 08:36:55 +0800184static inline uint32_t vop_get_intr_type(struct vop *vop,
185 const struct vop_reg *reg, int type)
186{
187 uint32_t i, ret = 0;
188 uint32_t regs = vop_read_reg(vop, 0, reg);
189
190 for (i = 0; i < vop->data->intr->nintrs; i++) {
191 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
192 ret |= vop->data->intr->intrs[i];
193 }
194
195 return ret;
196}
197
Mark Yao0cf33fe2015-12-14 18:14:36 +0800198static inline void vop_cfg_done(struct vop *vop)
199{
200 VOP_CTRL_SET(vop, cfg_done, 1);
201}
202
Tomasz Figa85a359f2015-05-11 19:55:39 +0900203static bool has_rb_swapped(uint32_t format)
204{
205 switch (format) {
206 case DRM_FORMAT_XBGR8888:
207 case DRM_FORMAT_ABGR8888:
208 case DRM_FORMAT_BGR888:
209 case DRM_FORMAT_BGR565:
210 return true;
211 default:
212 return false;
213 }
214}
215
Mark Yao2048e322014-08-22 18:36:26 +0800216static enum vop_data_format vop_convert_format(uint32_t format)
217{
218 switch (format) {
219 case DRM_FORMAT_XRGB8888:
220 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900221 case DRM_FORMAT_XBGR8888:
222 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800223 return VOP_FMT_ARGB8888;
224 case DRM_FORMAT_RGB888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900225 case DRM_FORMAT_BGR888:
Mark Yao2048e322014-08-22 18:36:26 +0800226 return VOP_FMT_RGB888;
227 case DRM_FORMAT_RGB565:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900228 case DRM_FORMAT_BGR565:
Mark Yao2048e322014-08-22 18:36:26 +0800229 return VOP_FMT_RGB565;
230 case DRM_FORMAT_NV12:
231 return VOP_FMT_YUV420SP;
232 case DRM_FORMAT_NV16:
233 return VOP_FMT_YUV422SP;
234 case DRM_FORMAT_NV24:
235 return VOP_FMT_YUV444SP;
236 default:
237 DRM_ERROR("unsupport format[%08x]\n", format);
238 return -EINVAL;
239 }
240}
241
Mark Yao84c7f8c2015-07-20 16:16:49 +0800242static bool is_yuv_support(uint32_t format)
243{
244 switch (format) {
245 case DRM_FORMAT_NV12:
246 case DRM_FORMAT_NV16:
247 case DRM_FORMAT_NV24:
248 return true;
249 default:
250 return false;
251 }
252}
253
Mark Yao2048e322014-08-22 18:36:26 +0800254static bool is_alpha_support(uint32_t format)
255{
256 switch (format) {
257 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900258 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800259 return true;
260 default:
261 return false;
262 }
263}
264
Mark Yao4c156c22015-06-26 17:14:46 +0800265static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
266 uint32_t dst, bool is_horizontal,
267 int vsu_mode, int *vskiplines)
268{
269 uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
270
271 if (is_horizontal) {
272 if (mode == SCALE_UP)
273 val = GET_SCL_FT_BIC(src, dst);
274 else if (mode == SCALE_DOWN)
275 val = GET_SCL_FT_BILI_DN(src, dst);
276 } else {
277 if (mode == SCALE_UP) {
278 if (vsu_mode == SCALE_UP_BIL)
279 val = GET_SCL_FT_BILI_UP(src, dst);
280 else
281 val = GET_SCL_FT_BIC(src, dst);
282 } else if (mode == SCALE_DOWN) {
283 if (vskiplines) {
284 *vskiplines = scl_get_vskiplines(src, dst);
285 val = scl_get_bili_dn_vskip(src, dst,
286 *vskiplines);
287 } else {
288 val = GET_SCL_FT_BILI_DN(src, dst);
289 }
290 }
291 }
292
293 return val;
294}
295
296static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
297 uint32_t src_w, uint32_t src_h, uint32_t dst_w,
298 uint32_t dst_h, uint32_t pixel_format)
299{
300 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
301 uint16_t cbcr_hor_scl_mode = SCALE_NONE;
302 uint16_t cbcr_ver_scl_mode = SCALE_NONE;
303 int hsub = drm_format_horz_chroma_subsampling(pixel_format);
304 int vsub = drm_format_vert_chroma_subsampling(pixel_format);
305 bool is_yuv = is_yuv_support(pixel_format);
306 uint16_t cbcr_src_w = src_w / hsub;
307 uint16_t cbcr_src_h = src_h / vsub;
308 uint16_t vsu_mode;
309 uint16_t lb_mode;
310 uint32_t val;
311 int vskiplines;
312
313 if (dst_w > 3840) {
314 DRM_ERROR("Maximum destination width (3840) exceeded\n");
315 return;
316 }
317
Mark Yao1194fff2015-12-15 09:08:43 +0800318 if (!win->phy->scl->ext) {
319 VOP_SCL_SET(vop, win, scale_yrgb_x,
320 scl_cal_scale2(src_w, dst_w));
321 VOP_SCL_SET(vop, win, scale_yrgb_y,
322 scl_cal_scale2(src_h, dst_h));
323 if (is_yuv) {
324 VOP_SCL_SET(vop, win, scale_cbcr_x,
325 scl_cal_scale2(src_w, dst_w));
326 VOP_SCL_SET(vop, win, scale_cbcr_y,
327 scl_cal_scale2(src_h, dst_h));
328 }
329 return;
330 }
331
Mark Yao4c156c22015-06-26 17:14:46 +0800332 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
333 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
334
335 if (is_yuv) {
336 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
337 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
338 if (cbcr_hor_scl_mode == SCALE_DOWN)
339 lb_mode = scl_vop_cal_lb_mode(dst_w, true);
340 else
341 lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
342 } else {
343 if (yrgb_hor_scl_mode == SCALE_DOWN)
344 lb_mode = scl_vop_cal_lb_mode(dst_w, false);
345 else
346 lb_mode = scl_vop_cal_lb_mode(src_w, false);
347 }
348
Mark Yao1194fff2015-12-15 09:08:43 +0800349 VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800350 if (lb_mode == LB_RGB_3840X2) {
351 if (yrgb_ver_scl_mode != SCALE_NONE) {
352 DRM_ERROR("ERROR : not allow yrgb ver scale\n");
353 return;
354 }
355 if (cbcr_ver_scl_mode != SCALE_NONE) {
356 DRM_ERROR("ERROR : not allow cbcr ver scale\n");
357 return;
358 }
359 vsu_mode = SCALE_UP_BIL;
360 } else if (lb_mode == LB_RGB_2560X4) {
361 vsu_mode = SCALE_UP_BIL;
362 } else {
363 vsu_mode = SCALE_UP_BIC;
364 }
365
366 val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
367 true, 0, NULL);
368 VOP_SCL_SET(vop, win, scale_yrgb_x, val);
369 val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
370 false, vsu_mode, &vskiplines);
371 VOP_SCL_SET(vop, win, scale_yrgb_y, val);
372
Mark Yao1194fff2015-12-15 09:08:43 +0800373 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
374 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
Mark Yao4c156c22015-06-26 17:14:46 +0800375
Mark Yao1194fff2015-12-15 09:08:43 +0800376 VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
377 VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
378 VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
379 VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
380 VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800381 if (is_yuv) {
382 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
383 dst_w, true, 0, NULL);
384 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
385 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
386 dst_h, false, vsu_mode, &vskiplines);
387 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
388
Mark Yao1194fff2015-12-15 09:08:43 +0800389 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
390 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
391 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
392 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
393 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
394 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
395 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800396 }
397}
398
Mark Yao10672192015-02-04 13:10:31 +0800399static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
400{
401 unsigned long flags;
402
403 if (WARN_ON(!vop->is_enabled))
404 return;
405
406 spin_lock_irqsave(&vop->irq_lock, flags);
407
Mark Yaodbb3d942015-12-15 08:36:55 +0800408 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
Mark Yao10672192015-02-04 13:10:31 +0800409
410 spin_unlock_irqrestore(&vop->irq_lock, flags);
411}
412
413static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
414{
415 unsigned long flags;
416
417 if (WARN_ON(!vop->is_enabled))
418 return;
419
420 spin_lock_irqsave(&vop->irq_lock, flags);
421
Mark Yaodbb3d942015-12-15 08:36:55 +0800422 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
Mark Yao10672192015-02-04 13:10:31 +0800423
424 spin_unlock_irqrestore(&vop->irq_lock, flags);
425}
426
Mark Yao63ebb9f2015-11-30 18:22:42 +0800427static void vop_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800428{
429 struct vop *vop = to_vop(crtc);
430 int ret;
431
Mark Yao31e980c2015-01-22 14:37:56 +0800432 if (vop->is_enabled)
433 return;
434
Mark Yao5d82d1a2015-04-01 13:48:53 +0800435 ret = pm_runtime_get_sync(vop->dev);
436 if (ret < 0) {
437 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
438 return;
439 }
440
Mark Yao2048e322014-08-22 18:36:26 +0800441 ret = clk_enable(vop->hclk);
442 if (ret < 0) {
443 dev_err(vop->dev, "failed to enable hclk - %d\n", ret);
444 return;
445 }
446
447 ret = clk_enable(vop->dclk);
448 if (ret < 0) {
449 dev_err(vop->dev, "failed to enable dclk - %d\n", ret);
450 goto err_disable_hclk;
451 }
452
453 ret = clk_enable(vop->aclk);
454 if (ret < 0) {
455 dev_err(vop->dev, "failed to enable aclk - %d\n", ret);
456 goto err_disable_dclk;
457 }
458
459 /*
460 * Slave iommu shares power, irq and clock with vop. It was associated
461 * automatically with this master device via common driver code.
462 * Now that we have enabled the clock we attach it to the shared drm
463 * mapping.
464 */
465 ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
466 if (ret) {
467 dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
468 goto err_disable_aclk;
469 }
470
Mark Yao77faa162015-07-20 16:25:20 +0800471 memcpy(vop->regs, vop->regsbak, vop->len);
Mark Yao52ab7892015-01-22 18:29:57 +0800472 /*
473 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
474 */
475 vop->is_enabled = true;
476
Mark Yao2048e322014-08-22 18:36:26 +0800477 spin_lock(&vop->reg_lock);
478
479 VOP_CTRL_SET(vop, standby, 0);
480
481 spin_unlock(&vop->reg_lock);
482
483 enable_irq(vop->irq);
484
Mark Yaob5f7b752015-11-23 15:21:08 +0800485 drm_crtc_vblank_on(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800486
487 return;
488
489err_disable_aclk:
490 clk_disable(vop->aclk);
491err_disable_dclk:
492 clk_disable(vop->dclk);
493err_disable_hclk:
494 clk_disable(vop->hclk);
495}
496
Mark Yao0ad36752015-11-09 11:33:16 +0800497static void vop_crtc_disable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800498{
499 struct vop *vop = to_vop(crtc);
500
Mark Yao31e980c2015-01-22 14:37:56 +0800501 if (!vop->is_enabled)
502 return;
503
Mark Yaob5f7b752015-11-23 15:21:08 +0800504 drm_crtc_vblank_off(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800505
Mark Yao2048e322014-08-22 18:36:26 +0800506 /*
Mark Yao10672192015-02-04 13:10:31 +0800507 * Vop standby will take effect at end of current frame,
508 * if dsp hold valid irq happen, it means standby complete.
509 *
510 * we must wait standby complete when we want to disable aclk,
511 * if not, memory bus maybe dead.
Mark Yao2048e322014-08-22 18:36:26 +0800512 */
Mark Yao10672192015-02-04 13:10:31 +0800513 reinit_completion(&vop->dsp_hold_completion);
514 vop_dsp_hold_valid_irq_enable(vop);
515
Mark Yao2048e322014-08-22 18:36:26 +0800516 spin_lock(&vop->reg_lock);
517
518 VOP_CTRL_SET(vop, standby, 1);
519
520 spin_unlock(&vop->reg_lock);
Mark Yao52ab7892015-01-22 18:29:57 +0800521
Mark Yao10672192015-02-04 13:10:31 +0800522 wait_for_completion(&vop->dsp_hold_completion);
Mark Yao2048e322014-08-22 18:36:26 +0800523
Mark Yao10672192015-02-04 13:10:31 +0800524 vop_dsp_hold_valid_irq_disable(vop);
525
526 disable_irq(vop->irq);
527
528 vop->is_enabled = false;
529
530 /*
531 * vop standby complete, so iommu detach is safe.
532 */
Mark Yao2048e322014-08-22 18:36:26 +0800533 rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
534
Mark Yao10672192015-02-04 13:10:31 +0800535 clk_disable(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +0800536 clk_disable(vop->aclk);
537 clk_disable(vop->hclk);
Mark Yao5d82d1a2015-04-01 13:48:53 +0800538 pm_runtime_put(vop->dev);
Mark Yao2048e322014-08-22 18:36:26 +0800539}
540
Mark Yao63ebb9f2015-11-30 18:22:42 +0800541static void vop_plane_destroy(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800542{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800543 drm_plane_cleanup(plane);
Mark Yao2048e322014-08-22 18:36:26 +0800544}
545
Mark Yao63ebb9f2015-11-30 18:22:42 +0800546static int vop_plane_atomic_check(struct drm_plane *plane,
547 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800548{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800549 struct drm_crtc *crtc = state->crtc;
550 struct drm_framebuffer *fb = state->fb;
Mark Yao2048e322014-08-22 18:36:26 +0800551 struct vop_win *vop_win = to_vop_win(plane);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800552 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800553 const struct vop_win_data *win = vop_win->data;
Mark Yao2048e322014-08-22 18:36:26 +0800554 bool visible;
555 int ret;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800556 struct drm_rect *dest = &vop_plane_state->dest;
557 struct drm_rect *src = &vop_plane_state->src;
558 struct drm_rect clip;
Mark Yao4c156c22015-06-26 17:14:46 +0800559 int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
560 DRM_PLANE_HELPER_NO_SCALING;
561 int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
562 DRM_PLANE_HELPER_NO_SCALING;
Mark Yao2048e322014-08-22 18:36:26 +0800563
Mark Yao63ebb9f2015-11-30 18:22:42 +0800564 crtc = crtc ? crtc : plane->state->crtc;
565 /*
566 * Both crtc or plane->state->crtc can be null.
567 */
568 if (!crtc || !fb)
569 goto out_disable;
570 src->x1 = state->src_x;
571 src->y1 = state->src_y;
572 src->x2 = state->src_x + state->src_w;
573 src->y2 = state->src_y + state->src_h;
574 dest->x1 = state->crtc_x;
575 dest->y1 = state->crtc_y;
576 dest->x2 = state->crtc_x + state->crtc_w;
577 dest->y2 = state->crtc_y + state->crtc_h;
578
579 clip.x1 = 0;
580 clip.y1 = 0;
581 clip.x2 = crtc->mode.hdisplay;
582 clip.y2 = crtc->mode.vdisplay;
583
584 ret = drm_plane_helper_check_update(plane, crtc, state->fb,
585 src, dest, &clip,
Mark Yao4c156c22015-06-26 17:14:46 +0800586 min_scale,
587 max_scale,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800588 true, true, &visible);
Mark Yao2048e322014-08-22 18:36:26 +0800589 if (ret)
590 return ret;
591
592 if (!visible)
Mark Yao63ebb9f2015-11-30 18:22:42 +0800593 goto out_disable;
Mark Yao2048e322014-08-22 18:36:26 +0800594
Mark Yao63ebb9f2015-11-30 18:22:42 +0800595 vop_plane_state->format = vop_convert_format(fb->pixel_format);
596 if (vop_plane_state->format < 0)
597 return vop_plane_state->format;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800598
Mark Yao63ebb9f2015-11-30 18:22:42 +0800599 /*
600 * Src.x1 can be odd when do clip, but yuv plane start point
601 * need align with 2 pixel.
602 */
603 if (is_yuv_support(fb->pixel_format) && ((src->x1 >> 16) % 2))
604 return -EINVAL;
605
606 vop_plane_state->enable = true;
607
608 return 0;
609
610out_disable:
611 vop_plane_state->enable = false;
612 return 0;
613}
614
615static void vop_plane_atomic_disable(struct drm_plane *plane,
616 struct drm_plane_state *old_state)
617{
618 struct vop_plane_state *vop_plane_state = to_vop_plane_state(old_state);
619 struct vop_win *vop_win = to_vop_win(plane);
620 const struct vop_win_data *win = vop_win->data;
621 struct vop *vop = to_vop(old_state->crtc);
622
623 if (!old_state->crtc)
624 return;
625
626 spin_lock(&vop->reg_lock);
627
628 VOP_WIN_SET(vop, win, enable, 0);
629
630 spin_unlock(&vop->reg_lock);
631
632 vop_plane_state->enable = false;
633}
634
635static void vop_plane_atomic_update(struct drm_plane *plane,
636 struct drm_plane_state *old_state)
637{
638 struct drm_plane_state *state = plane->state;
639 struct drm_crtc *crtc = state->crtc;
640 struct vop_win *vop_win = to_vop_win(plane);
641 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
642 const struct vop_win_data *win = vop_win->data;
643 struct vop *vop = to_vop(state->crtc);
644 struct drm_framebuffer *fb = state->fb;
645 unsigned int actual_w, actual_h;
646 unsigned int dsp_stx, dsp_sty;
647 uint32_t act_info, dsp_info, dsp_st;
648 struct drm_rect *src = &vop_plane_state->src;
649 struct drm_rect *dest = &vop_plane_state->dest;
650 struct drm_gem_object *obj, *uv_obj;
651 struct rockchip_gem_object *rk_obj, *rk_uv_obj;
652 unsigned long offset;
653 dma_addr_t dma_addr;
654 uint32_t val;
655 bool rb_swap;
656
657 /*
658 * can't update plane when vop is disabled.
659 */
660 if (!crtc)
661 return;
662
663 if (WARN_ON(!vop->is_enabled))
664 return;
665
666 if (!vop_plane_state->enable) {
667 vop_plane_atomic_disable(plane, old_state);
668 return;
669 }
Mark Yao2048e322014-08-22 18:36:26 +0800670
671 obj = rockchip_fb_get_gem_obj(fb, 0);
Mark Yao2048e322014-08-22 18:36:26 +0800672 rk_obj = to_rockchip_obj(obj);
673
Mark Yao63ebb9f2015-11-30 18:22:42 +0800674 actual_w = drm_rect_width(src) >> 16;
675 actual_h = drm_rect_height(src) >> 16;
676 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800677
Mark Yao63ebb9f2015-11-30 18:22:42 +0800678 dsp_info = (drm_rect_height(dest) - 1) << 16;
679 dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
Mark Yao2048e322014-08-22 18:36:26 +0800680
Mark Yao63ebb9f2015-11-30 18:22:42 +0800681 dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
682 dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
683 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
Mark Yao2048e322014-08-22 18:36:26 +0800684
Mark Yao63ebb9f2015-11-30 18:22:42 +0800685 offset = (src->x1 >> 16) * drm_format_plane_cpp(fb->pixel_format, 0);
686 offset += (src->y1 >> 16) * fb->pitches[0];
687 vop_plane_state->yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
Mark Yao2048e322014-08-22 18:36:26 +0800688
Mark Yao63ebb9f2015-11-30 18:22:42 +0800689 spin_lock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800690
Mark Yao63ebb9f2015-11-30 18:22:42 +0800691 VOP_WIN_SET(vop, win, format, vop_plane_state->format);
692 VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
693 VOP_WIN_SET(vop, win, yrgb_mst, vop_plane_state->yrgb_mst);
694 if (is_yuv_support(fb->pixel_format)) {
Mark Yao84c7f8c2015-07-20 16:16:49 +0800695 int hsub = drm_format_horz_chroma_subsampling(fb->pixel_format);
696 int vsub = drm_format_vert_chroma_subsampling(fb->pixel_format);
697 int bpp = drm_format_plane_cpp(fb->pixel_format, 1);
698
699 uv_obj = rockchip_fb_get_gem_obj(fb, 1);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800700 rk_uv_obj = to_rockchip_obj(uv_obj);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800701
Mark Yao63ebb9f2015-11-30 18:22:42 +0800702 offset = (src->x1 >> 16) * bpp / hsub;
703 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800704
Mark Yao63ebb9f2015-11-30 18:22:42 +0800705 dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
706 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
707 VOP_WIN_SET(vop, win, uv_mst, dma_addr);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800708 }
Mark Yao4c156c22015-06-26 17:14:46 +0800709
710 if (win->phy->scl)
711 scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800712 drm_rect_width(dest), drm_rect_height(dest),
Mark Yao4c156c22015-06-26 17:14:46 +0800713 fb->pixel_format);
714
Mark Yao63ebb9f2015-11-30 18:22:42 +0800715 VOP_WIN_SET(vop, win, act_info, act_info);
716 VOP_WIN_SET(vop, win, dsp_info, dsp_info);
717 VOP_WIN_SET(vop, win, dsp_st, dsp_st);
Mark Yao4c156c22015-06-26 17:14:46 +0800718
Mark Yao63ebb9f2015-11-30 18:22:42 +0800719 rb_swap = has_rb_swapped(fb->pixel_format);
Tomasz Figa85a359f2015-05-11 19:55:39 +0900720 VOP_WIN_SET(vop, win, rb_swap, rb_swap);
Mark Yao2048e322014-08-22 18:36:26 +0800721
Mark Yao63ebb9f2015-11-30 18:22:42 +0800722 if (is_alpha_support(fb->pixel_format)) {
Mark Yao2048e322014-08-22 18:36:26 +0800723 VOP_WIN_SET(vop, win, dst_alpha_ctl,
724 DST_FACTOR_M0(ALPHA_SRC_INVERSE));
725 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
726 SRC_ALPHA_M0(ALPHA_STRAIGHT) |
727 SRC_BLEND_M0(ALPHA_PER_PIX) |
728 SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
729 SRC_FACTOR_M0(ALPHA_ONE);
730 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
731 } else {
732 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
733 }
734
735 VOP_WIN_SET(vop, win, enable, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800736 spin_unlock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800737}
738
Mark Yao63ebb9f2015-11-30 18:22:42 +0800739static const struct drm_plane_helper_funcs plane_helper_funcs = {
740 .atomic_check = vop_plane_atomic_check,
741 .atomic_update = vop_plane_atomic_update,
742 .atomic_disable = vop_plane_atomic_disable,
743};
744
745void vop_atomic_plane_reset(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800746{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800747 struct vop_plane_state *vop_plane_state =
748 to_vop_plane_state(plane->state);
749
750 if (plane->state && plane->state->fb)
751 drm_framebuffer_unreference(plane->state->fb);
752
753 kfree(vop_plane_state);
754 vop_plane_state = kzalloc(sizeof(*vop_plane_state), GFP_KERNEL);
755 if (!vop_plane_state)
756 return;
757
758 plane->state = &vop_plane_state->base;
759 plane->state->plane = plane;
Mark Yao2048e322014-08-22 18:36:26 +0800760}
761
Mark Yao63ebb9f2015-11-30 18:22:42 +0800762struct drm_plane_state *
763vop_atomic_plane_duplicate_state(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800764{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800765 struct vop_plane_state *old_vop_plane_state;
766 struct vop_plane_state *vop_plane_state;
Mark Yao2048e322014-08-22 18:36:26 +0800767
Mark Yao63ebb9f2015-11-30 18:22:42 +0800768 if (WARN_ON(!plane->state))
769 return NULL;
Mark Yao2048e322014-08-22 18:36:26 +0800770
Mark Yao63ebb9f2015-11-30 18:22:42 +0800771 old_vop_plane_state = to_vop_plane_state(plane->state);
772 vop_plane_state = kmemdup(old_vop_plane_state,
773 sizeof(*vop_plane_state), GFP_KERNEL);
774 if (!vop_plane_state)
775 return NULL;
776
777 __drm_atomic_helper_plane_duplicate_state(plane,
778 &vop_plane_state->base);
779
780 return &vop_plane_state->base;
Mark Yao2048e322014-08-22 18:36:26 +0800781}
782
Mark Yao63ebb9f2015-11-30 18:22:42 +0800783static void vop_atomic_plane_destroy_state(struct drm_plane *plane,
784 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800785{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800786 struct vop_plane_state *vop_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800787
Mark Yao63ebb9f2015-11-30 18:22:42 +0800788 __drm_atomic_helper_plane_destroy_state(plane, state);
Mark Yao2048e322014-08-22 18:36:26 +0800789
Mark Yao63ebb9f2015-11-30 18:22:42 +0800790 kfree(vop_state);
Mark Yao2048e322014-08-22 18:36:26 +0800791}
792
793static const struct drm_plane_funcs vop_plane_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800794 .update_plane = drm_atomic_helper_update_plane,
795 .disable_plane = drm_atomic_helper_disable_plane,
Mark Yao2048e322014-08-22 18:36:26 +0800796 .destroy = vop_plane_destroy,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800797 .reset = vop_atomic_plane_reset,
798 .atomic_duplicate_state = vop_atomic_plane_duplicate_state,
799 .atomic_destroy_state = vop_atomic_plane_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +0800800};
801
802int rockchip_drm_crtc_mode_config(struct drm_crtc *crtc,
803 int connector_type,
804 int out_mode)
805{
806 struct vop *vop = to_vop(crtc);
807
Mark Yaod0e20d02015-12-16 18:11:24 +0800808 if (WARN_ON(!vop->is_enabled))
809 return -EINVAL;
810
811 switch (connector_type) {
812 case DRM_MODE_CONNECTOR_LVDS:
813 VOP_CTRL_SET(vop, rgb_en, 1);
814 break;
815 case DRM_MODE_CONNECTOR_eDP:
816 VOP_CTRL_SET(vop, edp_en, 1);
817 break;
818 case DRM_MODE_CONNECTOR_HDMIA:
819 VOP_CTRL_SET(vop, hdmi_en, 1);
820 break;
821 default:
822 DRM_ERROR("unsupport connector_type[%d]\n", connector_type);
823 return -EINVAL;
824 };
825 VOP_CTRL_SET(vop, out_mode, out_mode);
Mark Yao2048e322014-08-22 18:36:26 +0800826
827 return 0;
828}
Philipp Zabelf66a1622015-01-07 16:16:18 +0100829EXPORT_SYMBOL_GPL(rockchip_drm_crtc_mode_config);
Mark Yao2048e322014-08-22 18:36:26 +0800830
831static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
832{
833 struct vop *vop = to_vop(crtc);
834 unsigned long flags;
835
Mark Yao63ebb9f2015-11-30 18:22:42 +0800836 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800837 return -EPERM;
838
839 spin_lock_irqsave(&vop->irq_lock, flags);
840
Mark Yaodbb3d942015-12-15 08:36:55 +0800841 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800842
843 spin_unlock_irqrestore(&vop->irq_lock, flags);
844
845 return 0;
846}
847
848static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
849{
850 struct vop *vop = to_vop(crtc);
851 unsigned long flags;
852
Mark Yao63ebb9f2015-11-30 18:22:42 +0800853 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800854 return;
Mark Yao31e980c2015-01-22 14:37:56 +0800855
Mark Yao2048e322014-08-22 18:36:26 +0800856 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +0800857
858 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
859
Mark Yao2048e322014-08-22 18:36:26 +0800860 spin_unlock_irqrestore(&vop->irq_lock, flags);
861}
862
Mark Yao63ebb9f2015-11-30 18:22:42 +0800863static void vop_crtc_wait_for_update(struct drm_crtc *crtc)
864{
865 struct vop *vop = to_vop(crtc);
866
867 reinit_completion(&vop->wait_update_complete);
868 WARN_ON(!wait_for_completion_timeout(&vop->wait_update_complete, 100));
869}
870
Mark Yao2048e322014-08-22 18:36:26 +0800871static const struct rockchip_crtc_funcs private_crtc_funcs = {
872 .enable_vblank = vop_crtc_enable_vblank,
873 .disable_vblank = vop_crtc_disable_vblank,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800874 .wait_for_update = vop_crtc_wait_for_update,
Mark Yao2048e322014-08-22 18:36:26 +0800875};
876
Mark Yao2048e322014-08-22 18:36:26 +0800877static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
878 const struct drm_display_mode *mode,
879 struct drm_display_mode *adjusted_mode)
880{
881 if (adjusted_mode->htotal == 0 || adjusted_mode->vtotal == 0)
882 return false;
883
884 return true;
885}
886
Mark Yao63ebb9f2015-11-30 18:22:42 +0800887static void vop_crtc_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800888{
889 struct vop *vop = to_vop(crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800890 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
Mark Yao2048e322014-08-22 18:36:26 +0800891 u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
892 u16 hdisplay = adjusted_mode->hdisplay;
893 u16 htotal = adjusted_mode->htotal;
894 u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
895 u16 hact_end = hact_st + hdisplay;
896 u16 vdisplay = adjusted_mode->vdisplay;
897 u16 vtotal = adjusted_mode->vtotal;
898 u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
899 u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
900 u16 vact_end = vact_st + vdisplay;
Mark Yao2048e322014-08-22 18:36:26 +0800901 uint32_t val;
902
Mark Yao63ebb9f2015-11-30 18:22:42 +0800903 vop_enable(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800904 /*
Mark Yaoce3887e2015-12-16 18:08:17 +0800905 * If dclk rate is zero, mean that scanout is stop,
906 * we don't need wait any more.
Mark Yao2048e322014-08-22 18:36:26 +0800907 */
Mark Yaoce3887e2015-12-16 18:08:17 +0800908 if (clk_get_rate(vop->dclk)) {
909 /*
910 * Rk3288 vop timing register is immediately, when configure
911 * display timing on display time, may cause tearing.
912 *
913 * Vop standby will take effect at end of current frame,
914 * if dsp hold valid irq happen, it means standby complete.
915 *
916 * mode set:
917 * standby and wait complete --> |----
918 * | display time
919 * |----
920 * |---> dsp hold irq
921 * configure display timing --> |
922 * standby exit |
923 * | new frame start.
924 */
925
926 reinit_completion(&vop->dsp_hold_completion);
927 vop_dsp_hold_valid_irq_enable(vop);
928
929 spin_lock(&vop->reg_lock);
930
931 VOP_CTRL_SET(vop, standby, 1);
932
933 spin_unlock(&vop->reg_lock);
934
935 wait_for_completion(&vop->dsp_hold_completion);
936
937 vop_dsp_hold_valid_irq_disable(vop);
938 }
Mark Yao2048e322014-08-22 18:36:26 +0800939
Mark Yao2048e322014-08-22 18:36:26 +0800940 val = 0x8;
Mark Yao44ddb7e2015-01-22 11:15:02 +0800941 val |= (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
942 val |= (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
Mark Yao2048e322014-08-22 18:36:26 +0800943 VOP_CTRL_SET(vop, pin_pol, val);
944
945 VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
946 val = hact_st << 16;
947 val |= hact_end;
948 VOP_CTRL_SET(vop, hact_st_end, val);
949 VOP_CTRL_SET(vop, hpost_st_end, val);
950
951 VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
952 val = vact_st << 16;
953 val |= vact_end;
954 VOP_CTRL_SET(vop, vact_st_end, val);
955 VOP_CTRL_SET(vop, vpost_st_end, val);
956
Mark Yao2048e322014-08-22 18:36:26 +0800957 clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
Mark Yaoce3887e2015-12-16 18:08:17 +0800958
959 VOP_CTRL_SET(vop, standby, 0);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800960}
Mark Yao2048e322014-08-22 18:36:26 +0800961
Mark Yao63ebb9f2015-11-30 18:22:42 +0800962static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
963 struct drm_crtc_state *old_crtc_state)
964{
965 struct vop *vop = to_vop(crtc);
966
967 if (WARN_ON(!vop->is_enabled))
968 return;
969
970 spin_lock(&vop->reg_lock);
971
972 vop_cfg_done(vop);
973
974 spin_unlock(&vop->reg_lock);
975}
976
977static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
978 struct drm_crtc_state *old_crtc_state)
979{
980 struct vop *vop = to_vop(crtc);
981
982 if (crtc->state->event) {
983 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
984
985 vop->event = crtc->state->event;
986 crtc->state->event = NULL;
987 }
Mark Yao2048e322014-08-22 18:36:26 +0800988}
989
Mark Yao2048e322014-08-22 18:36:26 +0800990static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
Mark Yao0ad36752015-11-09 11:33:16 +0800991 .enable = vop_crtc_enable,
992 .disable = vop_crtc_disable,
Mark Yao2048e322014-08-22 18:36:26 +0800993 .mode_fixup = vop_crtc_mode_fixup,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800994 .atomic_flush = vop_crtc_atomic_flush,
995 .atomic_begin = vop_crtc_atomic_begin,
Mark Yao2048e322014-08-22 18:36:26 +0800996};
997
Mark Yao2048e322014-08-22 18:36:26 +0800998static void vop_crtc_destroy(struct drm_crtc *crtc)
999{
1000 drm_crtc_cleanup(crtc);
1001}
1002
1003static const struct drm_crtc_funcs vop_crtc_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001004 .set_config = drm_atomic_helper_set_config,
1005 .page_flip = drm_atomic_helper_page_flip,
Mark Yao2048e322014-08-22 18:36:26 +08001006 .destroy = vop_crtc_destroy,
Mark Yao63ebb9f2015-11-30 18:22:42 +08001007 .reset = drm_atomic_helper_crtc_reset,
1008 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
1009 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +08001010};
1011
Mark Yao63ebb9f2015-11-30 18:22:42 +08001012static bool vop_win_pending_is_complete(struct vop_win *vop_win)
Mark Yao2048e322014-08-22 18:36:26 +08001013{
Mark Yao63ebb9f2015-11-30 18:22:42 +08001014 struct drm_plane *plane = &vop_win->base;
1015 struct vop_plane_state *state = to_vop_plane_state(plane->state);
1016 dma_addr_t yrgb_mst;
Mark Yao2048e322014-08-22 18:36:26 +08001017
Mark Yao63ebb9f2015-11-30 18:22:42 +08001018 if (!state->enable)
1019 return VOP_WIN_GET(vop_win->vop, vop_win->data, enable) == 0;
Mark Yao2048e322014-08-22 18:36:26 +08001020
Mark Yao63ebb9f2015-11-30 18:22:42 +08001021 yrgb_mst = VOP_WIN_GET_YRGBADDR(vop_win->vop, vop_win->data);
Mark Yao2048e322014-08-22 18:36:26 +08001022
Mark Yao63ebb9f2015-11-30 18:22:42 +08001023 return yrgb_mst == state->yrgb_mst;
1024}
Mark Yao2048e322014-08-22 18:36:26 +08001025
Mark Yao63ebb9f2015-11-30 18:22:42 +08001026static void vop_handle_vblank(struct vop *vop)
1027{
1028 struct drm_device *drm = vop->drm_dev;
1029 struct drm_crtc *crtc = &vop->crtc;
1030 unsigned long flags;
1031 int i;
Mark Yao2048e322014-08-22 18:36:26 +08001032
Mark Yao63ebb9f2015-11-30 18:22:42 +08001033 for (i = 0; i < vop->data->win_size; i++) {
1034 if (!vop_win_pending_is_complete(&vop->win[i]))
1035 return;
Mark Yao2048e322014-08-22 18:36:26 +08001036 }
1037
Mark Yao63ebb9f2015-11-30 18:22:42 +08001038 if (vop->event) {
1039 spin_lock_irqsave(&drm->event_lock, flags);
Mark Yao2048e322014-08-22 18:36:26 +08001040
Mark Yao63ebb9f2015-11-30 18:22:42 +08001041 drm_crtc_send_vblank_event(crtc, vop->event);
1042 drm_crtc_vblank_put(crtc);
1043 vop->event = NULL;
Mark Yao2048e322014-08-22 18:36:26 +08001044
Mark Yao63ebb9f2015-11-30 18:22:42 +08001045 spin_unlock_irqrestore(&drm->event_lock, flags);
Mark Yao2048e322014-08-22 18:36:26 +08001046 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001047 if (!completion_done(&vop->wait_update_complete))
1048 complete(&vop->wait_update_complete);
Mark Yao2048e322014-08-22 18:36:26 +08001049}
1050
1051static irqreturn_t vop_isr(int irq, void *data)
1052{
1053 struct vop *vop = data;
Mark Yaob5f7b752015-11-23 15:21:08 +08001054 struct drm_crtc *crtc = &vop->crtc;
Mark Yaodbb3d942015-12-15 08:36:55 +08001055 uint32_t active_irqs;
Mark Yao2048e322014-08-22 18:36:26 +08001056 unsigned long flags;
Mark Yao10672192015-02-04 13:10:31 +08001057 int ret = IRQ_NONE;
Mark Yao2048e322014-08-22 18:36:26 +08001058
1059 /*
Mark Yaodbb3d942015-12-15 08:36:55 +08001060 * interrupt register has interrupt status, enable and clear bits, we
Mark Yao2048e322014-08-22 18:36:26 +08001061 * must hold irq_lock to avoid a race with enable/disable_vblank().
1062 */
1063 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +08001064
1065 active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
Mark Yao2048e322014-08-22 18:36:26 +08001066 /* Clear all active interrupt sources */
1067 if (active_irqs)
Mark Yaodbb3d942015-12-15 08:36:55 +08001068 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1069
Mark Yao2048e322014-08-22 18:36:26 +08001070 spin_unlock_irqrestore(&vop->irq_lock, flags);
1071
1072 /* This is expected for vop iommu irqs, since the irq is shared */
1073 if (!active_irqs)
1074 return IRQ_NONE;
1075
Mark Yao10672192015-02-04 13:10:31 +08001076 if (active_irqs & DSP_HOLD_VALID_INTR) {
1077 complete(&vop->dsp_hold_completion);
1078 active_irqs &= ~DSP_HOLD_VALID_INTR;
1079 ret = IRQ_HANDLED;
Mark Yao2048e322014-08-22 18:36:26 +08001080 }
1081
Mark Yao10672192015-02-04 13:10:31 +08001082 if (active_irqs & FS_INTR) {
Mark Yaob5f7b752015-11-23 15:21:08 +08001083 drm_crtc_handle_vblank(crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001084 vop_handle_vblank(vop);
Mark Yao10672192015-02-04 13:10:31 +08001085 active_irqs &= ~FS_INTR;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001086 ret = IRQ_HANDLED;
Mark Yao10672192015-02-04 13:10:31 +08001087 }
Mark Yao2048e322014-08-22 18:36:26 +08001088
Mark Yao10672192015-02-04 13:10:31 +08001089 /* Unhandled irqs are spurious. */
1090 if (active_irqs)
1091 DRM_ERROR("Unknown VOP IRQs: %#02x\n", active_irqs);
1092
1093 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001094}
1095
1096static int vop_create_crtc(struct vop *vop)
1097{
1098 const struct vop_data *vop_data = vop->data;
1099 struct device *dev = vop->dev;
1100 struct drm_device *drm_dev = vop->drm_dev;
1101 struct drm_plane *primary = NULL, *cursor = NULL, *plane;
1102 struct drm_crtc *crtc = &vop->crtc;
1103 struct device_node *port;
1104 int ret;
1105 int i;
1106
1107 /*
1108 * Create drm_plane for primary and cursor planes first, since we need
1109 * to pass them to drm_crtc_init_with_planes, which sets the
1110 * "possible_crtcs" to the newly initialized crtc.
1111 */
1112 for (i = 0; i < vop_data->win_size; i++) {
1113 struct vop_win *vop_win = &vop->win[i];
1114 const struct vop_win_data *win_data = vop_win->data;
1115
1116 if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
1117 win_data->type != DRM_PLANE_TYPE_CURSOR)
1118 continue;
1119
1120 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1121 0, &vop_plane_funcs,
1122 win_data->phy->data_formats,
1123 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001124 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001125 if (ret) {
1126 DRM_ERROR("failed to initialize plane\n");
1127 goto err_cleanup_planes;
1128 }
1129
1130 plane = &vop_win->base;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001131 drm_plane_helper_add(plane, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001132 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
1133 primary = plane;
1134 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
1135 cursor = plane;
1136 }
1137
1138 ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001139 &vop_crtc_funcs, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001140 if (ret)
1141 return ret;
1142
1143 drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1144
1145 /*
1146 * Create drm_planes for overlay windows with possible_crtcs restricted
1147 * to the newly created crtc.
1148 */
1149 for (i = 0; i < vop_data->win_size; i++) {
1150 struct vop_win *vop_win = &vop->win[i];
1151 const struct vop_win_data *win_data = vop_win->data;
1152 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
1153
1154 if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
1155 continue;
1156
1157 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1158 possible_crtcs,
1159 &vop_plane_funcs,
1160 win_data->phy->data_formats,
1161 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001162 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001163 if (ret) {
1164 DRM_ERROR("failed to initialize overlay plane\n");
1165 goto err_cleanup_crtc;
1166 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001167 drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001168 }
1169
1170 port = of_get_child_by_name(dev->of_node, "port");
1171 if (!port) {
1172 DRM_ERROR("no port node found in %s\n",
1173 dev->of_node->full_name);
1174 goto err_cleanup_crtc;
1175 }
1176
Mark Yao10672192015-02-04 13:10:31 +08001177 init_completion(&vop->dsp_hold_completion);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001178 init_completion(&vop->wait_update_complete);
Mark Yao2048e322014-08-22 18:36:26 +08001179 crtc->port = port;
Mark Yaob5f7b752015-11-23 15:21:08 +08001180 rockchip_register_crtc_funcs(crtc, &private_crtc_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001181
1182 return 0;
1183
1184err_cleanup_crtc:
1185 drm_crtc_cleanup(crtc);
1186err_cleanup_planes:
1187 list_for_each_entry(plane, &drm_dev->mode_config.plane_list, head)
1188 drm_plane_cleanup(plane);
1189 return ret;
1190}
1191
1192static void vop_destroy_crtc(struct vop *vop)
1193{
1194 struct drm_crtc *crtc = &vop->crtc;
1195
Mark Yaob5f7b752015-11-23 15:21:08 +08001196 rockchip_unregister_crtc_funcs(crtc);
Mark Yao2048e322014-08-22 18:36:26 +08001197 of_node_put(crtc->port);
1198 drm_crtc_cleanup(crtc);
1199}
1200
1201static int vop_initial(struct vop *vop)
1202{
1203 const struct vop_data *vop_data = vop->data;
1204 const struct vop_reg_data *init_table = vop_data->init_table;
1205 struct reset_control *ahb_rst;
1206 int i, ret;
1207
1208 vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
1209 if (IS_ERR(vop->hclk)) {
1210 dev_err(vop->dev, "failed to get hclk source\n");
1211 return PTR_ERR(vop->hclk);
1212 }
1213 vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
1214 if (IS_ERR(vop->aclk)) {
1215 dev_err(vop->dev, "failed to get aclk source\n");
1216 return PTR_ERR(vop->aclk);
1217 }
1218 vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
1219 if (IS_ERR(vop->dclk)) {
1220 dev_err(vop->dev, "failed to get dclk source\n");
1221 return PTR_ERR(vop->dclk);
1222 }
1223
Mark Yao2048e322014-08-22 18:36:26 +08001224 ret = clk_prepare(vop->dclk);
1225 if (ret < 0) {
1226 dev_err(vop->dev, "failed to prepare dclk\n");
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001227 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001228 }
1229
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001230 /* Enable both the hclk and aclk to setup the vop */
1231 ret = clk_prepare_enable(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001232 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001233 dev_err(vop->dev, "failed to prepare/enable hclk\n");
Mark Yao2048e322014-08-22 18:36:26 +08001234 goto err_unprepare_dclk;
1235 }
1236
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001237 ret = clk_prepare_enable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001238 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001239 dev_err(vop->dev, "failed to prepare/enable aclk\n");
1240 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +08001241 }
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001242
Mark Yao2048e322014-08-22 18:36:26 +08001243 /*
1244 * do hclk_reset, reset all vop registers.
1245 */
1246 ahb_rst = devm_reset_control_get(vop->dev, "ahb");
1247 if (IS_ERR(ahb_rst)) {
1248 dev_err(vop->dev, "failed to get ahb reset\n");
1249 ret = PTR_ERR(ahb_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001250 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001251 }
1252 reset_control_assert(ahb_rst);
1253 usleep_range(10, 20);
1254 reset_control_deassert(ahb_rst);
1255
1256 memcpy(vop->regsbak, vop->regs, vop->len);
1257
1258 for (i = 0; i < vop_data->table_size; i++)
1259 vop_writel(vop, init_table[i].offset, init_table[i].value);
1260
1261 for (i = 0; i < vop_data->win_size; i++) {
1262 const struct vop_win_data *win = &vop_data->win[i];
1263
1264 VOP_WIN_SET(vop, win, enable, 0);
1265 }
1266
1267 vop_cfg_done(vop);
1268
1269 /*
1270 * do dclk_reset, let all config take affect.
1271 */
1272 vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
1273 if (IS_ERR(vop->dclk_rst)) {
1274 dev_err(vop->dev, "failed to get dclk reset\n");
1275 ret = PTR_ERR(vop->dclk_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001276 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001277 }
1278 reset_control_assert(vop->dclk_rst);
1279 usleep_range(10, 20);
1280 reset_control_deassert(vop->dclk_rst);
1281
1282 clk_disable(vop->hclk);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001283 clk_disable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001284
Mark Yao31e980c2015-01-22 14:37:56 +08001285 vop->is_enabled = false;
Mark Yao2048e322014-08-22 18:36:26 +08001286
1287 return 0;
1288
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001289err_disable_aclk:
1290 clk_disable_unprepare(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001291err_disable_hclk:
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001292 clk_disable_unprepare(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001293err_unprepare_dclk:
1294 clk_unprepare(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +08001295 return ret;
1296}
1297
1298/*
1299 * Initialize the vop->win array elements.
1300 */
1301static void vop_win_init(struct vop *vop)
1302{
1303 const struct vop_data *vop_data = vop->data;
1304 unsigned int i;
1305
1306 for (i = 0; i < vop_data->win_size; i++) {
1307 struct vop_win *vop_win = &vop->win[i];
1308 const struct vop_win_data *win_data = &vop_data->win[i];
1309
1310 vop_win->data = win_data;
1311 vop_win->vop = vop;
Mark Yao2048e322014-08-22 18:36:26 +08001312 }
1313}
1314
1315static int vop_bind(struct device *dev, struct device *master, void *data)
1316{
1317 struct platform_device *pdev = to_platform_device(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001318 const struct vop_data *vop_data;
1319 struct drm_device *drm_dev = data;
1320 struct vop *vop;
1321 struct resource *res;
1322 size_t alloc_size;
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001323 int ret, irq;
Mark Yao2048e322014-08-22 18:36:26 +08001324
Mark Yaoa67719d2015-12-15 08:58:26 +08001325 vop_data = of_device_get_match_data(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001326 if (!vop_data)
1327 return -ENODEV;
1328
1329 /* Allocate vop struct and its vop_win array */
1330 alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
1331 vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
1332 if (!vop)
1333 return -ENOMEM;
1334
1335 vop->dev = dev;
1336 vop->data = vop_data;
1337 vop->drm_dev = drm_dev;
1338 dev_set_drvdata(dev, vop);
1339
1340 vop_win_init(vop);
1341
1342 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1343 vop->len = resource_size(res);
1344 vop->regs = devm_ioremap_resource(dev, res);
1345 if (IS_ERR(vop->regs))
1346 return PTR_ERR(vop->regs);
1347
1348 vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
1349 if (!vop->regsbak)
1350 return -ENOMEM;
1351
1352 ret = vop_initial(vop);
1353 if (ret < 0) {
1354 dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
1355 return ret;
1356 }
1357
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001358 irq = platform_get_irq(pdev, 0);
1359 if (irq < 0) {
Mark Yao2048e322014-08-22 18:36:26 +08001360 dev_err(dev, "cannot find irq for vop\n");
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001361 return irq;
Mark Yao2048e322014-08-22 18:36:26 +08001362 }
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001363 vop->irq = (unsigned int)irq;
Mark Yao2048e322014-08-22 18:36:26 +08001364
1365 spin_lock_init(&vop->reg_lock);
1366 spin_lock_init(&vop->irq_lock);
1367
1368 mutex_init(&vop->vsync_mutex);
1369
Mark Yao63ebb9f2015-11-30 18:22:42 +08001370 ret = devm_request_irq(dev, vop->irq, vop_isr,
1371 IRQF_SHARED, dev_name(dev), vop);
Mark Yao2048e322014-08-22 18:36:26 +08001372 if (ret)
1373 return ret;
1374
1375 /* IRQ is initially disabled; it gets enabled in power_on */
1376 disable_irq(vop->irq);
1377
1378 ret = vop_create_crtc(vop);
1379 if (ret)
1380 return ret;
1381
1382 pm_runtime_enable(&pdev->dev);
1383 return 0;
1384}
1385
1386static void vop_unbind(struct device *dev, struct device *master, void *data)
1387{
1388 struct vop *vop = dev_get_drvdata(dev);
1389
1390 pm_runtime_disable(dev);
1391 vop_destroy_crtc(vop);
1392}
1393
Mark Yaoa67719d2015-12-15 08:58:26 +08001394const struct component_ops vop_component_ops = {
Mark Yao2048e322014-08-22 18:36:26 +08001395 .bind = vop_bind,
1396 .unbind = vop_unbind,
1397};
Stephen Rothwell54255e82015-12-31 13:40:11 +11001398EXPORT_SYMBOL_GPL(vop_component_ops);