blob: 3934dad709c6c1d4390addef0a30effa475c3c89 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt73usb
23 Abstract: rt73usb device specific routines.
24 Supported chipsets: rt2571W & rt2671.
25 */
26
Ivo van Doorna7f3a062008-03-09 22:44:54 +010027#include <linux/crc-itu-t.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070028#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070034#include <linux/usb.h>
35
36#include "rt2x00.h"
37#include "rt2x00usb.h"
38#include "rt73usb.h"
39
40/*
Ivo van Doorn008c4482008-08-06 17:27:31 +020041 * Allow hardware encryption to be disabled.
42 */
Mark Einon821cde632010-11-06 15:47:46 +010043static int modparam_nohwcrypt;
Ivo van Doorn008c4482008-08-06 17:27:31 +020044module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
45MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
46
47/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -070048 * Register access.
49 * All access to the CSR registers will go through the methods
Ivo van Doorn0f829b12008-11-10 19:42:18 +010050 * rt2x00usb_register_read and rt2x00usb_register_write.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070051 * BBP and RF register require indirect register access,
52 * and use the CSR registers BBPCSR and RFCSR to achieve this.
53 * These indirect registers work with busy bits,
54 * and we will try maximal REGISTER_BUSY_COUNT times to access
55 * the register while taking a REGISTER_BUSY_DELAY us delay
56 * between each attampt. When the busy bit is still set at that time,
57 * the access attempt is considered to have failed,
58 * and we will print an error.
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010059 * The _lock versions must be used if you already hold the csr_mutex
Ivo van Doorn95ea3622007-09-25 17:57:13 -070060 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010061#define WAIT_FOR_BBP(__dev, __reg) \
Ivo van Doorn0f829b12008-11-10 19:42:18 +010062 rt2x00usb_regbusy_read((__dev), PHY_CSR3, PHY_CSR3_BUSY, (__reg))
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010063#define WAIT_FOR_RF(__dev, __reg) \
Ivo van Doorn0f829b12008-11-10 19:42:18 +010064 rt2x00usb_regbusy_read((__dev), PHY_CSR4, PHY_CSR4_BUSY, (__reg))
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010065
Adam Baker0e14f6d2007-10-27 13:41:25 +020066static void rt73usb_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070067 const unsigned int word, const u8 value)
68{
69 u32 reg;
70
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010071 mutex_lock(&rt2x00dev->csr_mutex);
Adam Baker3d823462007-10-27 13:43:29 +020072
Ivo van Doorn95ea3622007-09-25 17:57:13 -070073 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010074 * Wait until the BBP becomes available, afterwards we
75 * can safely write the new data into the register.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070076 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010077 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
78 reg = 0;
79 rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
80 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
81 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
82 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070083
Ivo van Doorn0f829b12008-11-10 19:42:18 +010084 rt2x00usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010085 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -070086
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010087 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070088}
89
Adam Baker0e14f6d2007-10-27 13:41:25 +020090static void rt73usb_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070091 const unsigned int word, u8 *value)
92{
93 u32 reg;
94
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010095 mutex_lock(&rt2x00dev->csr_mutex);
Adam Baker3d823462007-10-27 13:43:29 +020096
Ivo van Doorn95ea3622007-09-25 17:57:13 -070097 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010098 * Wait until the BBP becomes available, afterwards we
99 * can safely write the read request into the register.
100 * After the data has been written, we wait until hardware
101 * returns the correct value, if at any time the register
102 * doesn't become available in time, reg will be 0xffffffff
103 * which means we return 0xff to the caller.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700104 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100105 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
106 reg = 0;
107 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
108 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
109 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700110
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100111 rt2x00usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700112
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100113 WAIT_FOR_BBP(rt2x00dev, &reg);
114 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700115
116 *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100117
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100118 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700119}
120
Adam Baker0e14f6d2007-10-27 13:41:25 +0200121static void rt73usb_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700122 const unsigned int word, const u32 value)
123{
124 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700125
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100126 mutex_lock(&rt2x00dev->csr_mutex);
Adam Baker3d823462007-10-27 13:43:29 +0200127
Ivo van Doorn4f5af6eb2007-10-06 14:16:30 +0200128 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100129 * Wait until the RF becomes available, afterwards we
130 * can safely write the new data into the register.
Ivo van Doorn4f5af6eb2007-10-06 14:16:30 +0200131 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100132 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
133 reg = 0;
134 rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
135 /*
136 * RF5225 and RF2527 contain 21 bits per RF register value,
137 * all others contain 20 bits.
138 */
139 rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100140 20 + (rt2x00_rf(rt2x00dev, RF5225) ||
141 rt2x00_rf(rt2x00dev, RF2527)));
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100142 rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
143 rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700144
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100145 rt2x00usb_register_write_lock(rt2x00dev, PHY_CSR4, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100146 rt2x00_rf_write(rt2x00dev, word, value);
147 }
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100148
149 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700150}
151
152#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700153static const struct rt2x00debug rt73usb_rt2x00debug = {
154 .owner = THIS_MODULE,
155 .csr = {
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100156 .read = rt2x00usb_register_read,
157 .write = rt2x00usb_register_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100158 .flags = RT2X00DEBUGFS_OFFSET,
159 .word_base = CSR_REG_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700160 .word_size = sizeof(u32),
161 .word_count = CSR_REG_SIZE / sizeof(u32),
162 },
163 .eeprom = {
164 .read = rt2x00_eeprom_read,
165 .write = rt2x00_eeprom_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100166 .word_base = EEPROM_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700167 .word_size = sizeof(u16),
168 .word_count = EEPROM_SIZE / sizeof(u16),
169 },
170 .bbp = {
171 .read = rt73usb_bbp_read,
172 .write = rt73usb_bbp_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100173 .word_base = BBP_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700174 .word_size = sizeof(u8),
175 .word_count = BBP_SIZE / sizeof(u8),
176 },
177 .rf = {
178 .read = rt2x00_rf_read,
179 .write = rt73usb_rf_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100180 .word_base = RF_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700181 .word_size = sizeof(u32),
182 .word_count = RF_SIZE / sizeof(u32),
183 },
184};
185#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
186
Ivo van Doorn7396faf2008-12-20 10:55:57 +0100187static int rt73usb_rfkill_poll(struct rt2x00_dev *rt2x00dev)
188{
189 u32 reg;
190
191 rt2x00usb_register_read(rt2x00dev, MAC_CSR13, &reg);
192 return rt2x00_get_field32(reg, MAC_CSR13_BIT7);
193}
Ivo van Doorn7396faf2008-12-20 10:55:57 +0100194
Ivo van Doorn771fd562008-09-08 19:07:15 +0200195#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200196static void rt73usb_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100197 enum led_brightness brightness)
198{
199 struct rt2x00_led *led =
200 container_of(led_cdev, struct rt2x00_led, led_dev);
201 unsigned int enabled = brightness != LED_OFF;
202 unsigned int a_mode =
203 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
204 unsigned int bg_mode =
205 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
206
207 if (led->type == LED_TYPE_RADIO) {
208 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
209 MCU_LEDCS_RADIO_STATUS, enabled);
210
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100211 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
212 0, led->rt2x00dev->led_mcu_reg,
213 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100214 } else if (led->type == LED_TYPE_ASSOC) {
215 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
216 MCU_LEDCS_LINK_BG_STATUS, bg_mode);
217 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
218 MCU_LEDCS_LINK_A_STATUS, a_mode);
219
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100220 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
221 0, led->rt2x00dev->led_mcu_reg,
222 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100223 } else if (led->type == LED_TYPE_QUALITY) {
224 /*
225 * The brightness is divided into 6 levels (0 - 5),
226 * this means we need to convert the brightness
227 * argument into the matching level within that range.
228 */
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100229 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
230 brightness / (LED_FULL / 6),
231 led->rt2x00dev->led_mcu_reg,
232 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100233 }
234}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200235
236static int rt73usb_blink_set(struct led_classdev *led_cdev,
237 unsigned long *delay_on,
238 unsigned long *delay_off)
239{
240 struct rt2x00_led *led =
241 container_of(led_cdev, struct rt2x00_led, led_dev);
242 u32 reg;
243
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100244 rt2x00usb_register_read(led->rt2x00dev, MAC_CSR14, &reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200245 rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, *delay_on);
246 rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, *delay_off);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100247 rt2x00usb_register_write(led->rt2x00dev, MAC_CSR14, reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200248
249 return 0;
250}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200251
252static void rt73usb_init_led(struct rt2x00_dev *rt2x00dev,
253 struct rt2x00_led *led,
254 enum led_type type)
255{
256 led->rt2x00dev = rt2x00dev;
257 led->type = type;
258 led->led_dev.brightness_set = rt73usb_brightness_set;
259 led->led_dev.blink_set = rt73usb_blink_set;
260 led->flags = LED_INITIALIZED;
261}
Ivo van Doorn771fd562008-09-08 19:07:15 +0200262#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorna9450b72008-02-03 15:53:40 +0100263
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700264/*
265 * Configuration handlers.
266 */
Ivo van Doorn906c1102008-08-04 16:38:24 +0200267static int rt73usb_config_shared_key(struct rt2x00_dev *rt2x00dev,
268 struct rt2x00lib_crypto *crypto,
269 struct ieee80211_key_conf *key)
270{
271 struct hw_key_entry key_entry;
272 struct rt2x00_field32 field;
Ivo van Doorn906c1102008-08-04 16:38:24 +0200273 u32 mask;
274 u32 reg;
275
276 if (crypto->cmd == SET_KEY) {
277 /*
278 * rt2x00lib can't determine the correct free
279 * key_idx for shared keys. We have 1 register
280 * with key valid bits. The goal is simple, read
281 * the register, if that is full we have no slots
282 * left.
283 * Note that each BSS is allowed to have up to 4
284 * shared keys, so put a mask over the allowed
285 * entries.
286 */
287 mask = (0xf << crypto->bssidx);
288
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100289 rt2x00usb_register_read(rt2x00dev, SEC_CSR0, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200290 reg &= mask;
291
292 if (reg && reg == mask)
293 return -ENOSPC;
294
Ivo van Doornacaf908d2008-09-22 19:40:04 +0200295 key->hw_key_idx += reg ? ffz(reg) : 0;
Ivo van Doorn906c1102008-08-04 16:38:24 +0200296
297 /*
298 * Upload key to hardware
299 */
300 memcpy(key_entry.key, crypto->key,
301 sizeof(key_entry.key));
302 memcpy(key_entry.tx_mic, crypto->tx_mic,
303 sizeof(key_entry.tx_mic));
304 memcpy(key_entry.rx_mic, crypto->rx_mic,
305 sizeof(key_entry.rx_mic));
306
307 reg = SHARED_KEY_ENTRY(key->hw_key_idx);
Gertjan van Wingerde96b61ba2010-06-03 10:51:51 +0200308 rt2x00usb_register_multiwrite(rt2x00dev, reg,
309 &key_entry, sizeof(key_entry));
Ivo van Doorn906c1102008-08-04 16:38:24 +0200310
311 /*
312 * The cipher types are stored over 2 registers.
313 * bssidx 0 and 1 keys are stored in SEC_CSR1 and
314 * bssidx 1 and 2 keys are stored in SEC_CSR5.
315 * Using the correct defines correctly will cause overhead,
316 * so just calculate the correct offset.
317 */
318 if (key->hw_key_idx < 8) {
319 field.bit_offset = (3 * key->hw_key_idx);
320 field.bit_mask = 0x7 << field.bit_offset;
321
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100322 rt2x00usb_register_read(rt2x00dev, SEC_CSR1, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200323 rt2x00_set_field32(&reg, field, crypto->cipher);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100324 rt2x00usb_register_write(rt2x00dev, SEC_CSR1, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200325 } else {
326 field.bit_offset = (3 * (key->hw_key_idx - 8));
327 field.bit_mask = 0x7 << field.bit_offset;
328
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100329 rt2x00usb_register_read(rt2x00dev, SEC_CSR5, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200330 rt2x00_set_field32(&reg, field, crypto->cipher);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100331 rt2x00usb_register_write(rt2x00dev, SEC_CSR5, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200332 }
333
334 /*
335 * The driver does not support the IV/EIV generation
336 * in hardware. However it doesn't support the IV/EIV
337 * inside the ieee80211 frame either, but requires it
Daniel Mack3ad2f3f2010-02-03 08:01:28 +0800338 * to be provided separately for the descriptor.
Ivo van Doorn906c1102008-08-04 16:38:24 +0200339 * rt2x00lib will cut the IV/EIV data out of all frames
340 * given to us by mac80211, but we must tell mac80211
341 * to generate the IV/EIV data.
342 */
343 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
344 }
345
346 /*
347 * SEC_CSR0 contains only single-bit fields to indicate
348 * a particular key is valid. Because using the FIELD32()
349 * defines directly will cause a lot of overhead we use
350 * a calculation to determine the correct bit directly.
351 */
352 mask = 1 << key->hw_key_idx;
353
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100354 rt2x00usb_register_read(rt2x00dev, SEC_CSR0, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200355 if (crypto->cmd == SET_KEY)
356 reg |= mask;
357 else if (crypto->cmd == DISABLE_KEY)
358 reg &= ~mask;
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100359 rt2x00usb_register_write(rt2x00dev, SEC_CSR0, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200360
361 return 0;
362}
363
364static int rt73usb_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
365 struct rt2x00lib_crypto *crypto,
366 struct ieee80211_key_conf *key)
367{
368 struct hw_pairwise_ta_entry addr_entry;
369 struct hw_key_entry key_entry;
Ivo van Doorn906c1102008-08-04 16:38:24 +0200370 u32 mask;
371 u32 reg;
372
373 if (crypto->cmd == SET_KEY) {
374 /*
375 * rt2x00lib can't determine the correct free
376 * key_idx for pairwise keys. We have 2 registers
377 * with key valid bits. The goal is simple, read
378 * the first register, if that is full move to
379 * the next register.
380 * When both registers are full, we drop the key,
381 * otherwise we use the first invalid entry.
382 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100383 rt2x00usb_register_read(rt2x00dev, SEC_CSR2, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200384 if (reg && reg == ~0) {
385 key->hw_key_idx = 32;
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100386 rt2x00usb_register_read(rt2x00dev, SEC_CSR3, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200387 if (reg && reg == ~0)
388 return -ENOSPC;
389 }
390
Ivo van Doornacaf908d2008-09-22 19:40:04 +0200391 key->hw_key_idx += reg ? ffz(reg) : 0;
Ivo van Doorn906c1102008-08-04 16:38:24 +0200392
393 /*
394 * Upload key to hardware
395 */
396 memcpy(key_entry.key, crypto->key,
397 sizeof(key_entry.key));
398 memcpy(key_entry.tx_mic, crypto->tx_mic,
399 sizeof(key_entry.tx_mic));
400 memcpy(key_entry.rx_mic, crypto->rx_mic,
401 sizeof(key_entry.rx_mic));
402
403 reg = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
Gertjan van Wingerde96b61ba2010-06-03 10:51:51 +0200404 rt2x00usb_register_multiwrite(rt2x00dev, reg,
405 &key_entry, sizeof(key_entry));
Ivo van Doorn906c1102008-08-04 16:38:24 +0200406
407 /*
408 * Send the address and cipher type to the hardware register.
Ivo van Doorn906c1102008-08-04 16:38:24 +0200409 */
410 memset(&addr_entry, 0, sizeof(addr_entry));
411 memcpy(&addr_entry, crypto->address, ETH_ALEN);
412 addr_entry.cipher = crypto->cipher;
413
414 reg = PAIRWISE_TA_ENTRY(key->hw_key_idx);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100415 rt2x00usb_register_multiwrite(rt2x00dev, reg,
Ivo van Doorn906c1102008-08-04 16:38:24 +0200416 &addr_entry, sizeof(addr_entry));
417
418 /*
419 * Enable pairwise lookup table for given BSS idx,
420 * without this received frames will not be decrypted
421 * by the hardware.
422 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100423 rt2x00usb_register_read(rt2x00dev, SEC_CSR4, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200424 reg |= (1 << crypto->bssidx);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100425 rt2x00usb_register_write(rt2x00dev, SEC_CSR4, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200426
427 /*
428 * The driver does not support the IV/EIV generation
429 * in hardware. However it doesn't support the IV/EIV
430 * inside the ieee80211 frame either, but requires it
Daniel Mack3ad2f3f2010-02-03 08:01:28 +0800431 * to be provided separately for the descriptor.
Ivo van Doorn906c1102008-08-04 16:38:24 +0200432 * rt2x00lib will cut the IV/EIV data out of all frames
433 * given to us by mac80211, but we must tell mac80211
434 * to generate the IV/EIV data.
435 */
436 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
437 }
438
439 /*
440 * SEC_CSR2 and SEC_CSR3 contain only single-bit fields to indicate
441 * a particular key is valid. Because using the FIELD32()
442 * defines directly will cause a lot of overhead we use
443 * a calculation to determine the correct bit directly.
444 */
445 if (key->hw_key_idx < 32) {
446 mask = 1 << key->hw_key_idx;
447
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100448 rt2x00usb_register_read(rt2x00dev, SEC_CSR2, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200449 if (crypto->cmd == SET_KEY)
450 reg |= mask;
451 else if (crypto->cmd == DISABLE_KEY)
452 reg &= ~mask;
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100453 rt2x00usb_register_write(rt2x00dev, SEC_CSR2, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200454 } else {
455 mask = 1 << (key->hw_key_idx - 32);
456
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100457 rt2x00usb_register_read(rt2x00dev, SEC_CSR3, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200458 if (crypto->cmd == SET_KEY)
459 reg |= mask;
460 else if (crypto->cmd == DISABLE_KEY)
461 reg &= ~mask;
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100462 rt2x00usb_register_write(rt2x00dev, SEC_CSR3, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200463 }
464
465 return 0;
466}
467
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100468static void rt73usb_config_filter(struct rt2x00_dev *rt2x00dev,
469 const unsigned int filter_flags)
470{
471 u32 reg;
472
473 /*
474 * Start configuration steps.
475 * Note that the version error will always be dropped
476 * and broadcast frames will always be accepted since
477 * there is no filter for it at this time.
478 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100479 rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100480 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
481 !(filter_flags & FIF_FCSFAIL));
482 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
483 !(filter_flags & FIF_PLCPFAIL));
484 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
Igor Perminov1afcfd542009-08-08 23:55:55 +0200485 !(filter_flags & (FIF_CONTROL | FIF_PSPOLL)));
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100486 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
487 !(filter_flags & FIF_PROMISC_IN_BSS));
488 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200489 !(filter_flags & FIF_PROMISC_IN_BSS) &&
490 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100491 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
492 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
493 !(filter_flags & FIF_ALLMULTI));
494 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
495 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS,
496 !(filter_flags & FIF_CONTROL));
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100497 rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100498}
499
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100500static void rt73usb_config_intf(struct rt2x00_dev *rt2x00dev,
501 struct rt2x00_intf *intf,
502 struct rt2x00intf_conf *conf,
503 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700504{
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100505 unsigned int beacon_base;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700506 u32 reg;
507
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100508 if (flags & CONFIG_UPDATE_TYPE) {
509 /*
510 * Clear current synchronisation setup.
511 * For the Beacon base registers we only need to clear
512 * the first byte since that byte contains the VALID and OWNER
513 * bits which (when set to 0) will invalidate the entire beacon.
514 */
515 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100516 rt2x00usb_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700517
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100518 /*
519 * Enable synchronisation.
520 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100521 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
Ivo van Doornfd3c91c2008-03-09 22:47:43 +0100522 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100523 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
Ivo van Doornfd3c91c2008-03-09 22:47:43 +0100524 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100525 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200526 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700527
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100528 if (flags & CONFIG_UPDATE_MAC) {
529 reg = le32_to_cpu(conf->mac[1]);
530 rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
531 conf->mac[1] = cpu_to_le32(reg);
532
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100533 rt2x00usb_register_multiwrite(rt2x00dev, MAC_CSR2,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100534 conf->mac, sizeof(conf->mac));
535 }
536
537 if (flags & CONFIG_UPDATE_BSSID) {
538 reg = le32_to_cpu(conf->bssid[1]);
539 rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
540 conf->bssid[1] = cpu_to_le32(reg);
541
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100542 rt2x00usb_register_multiwrite(rt2x00dev, MAC_CSR4,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100543 conf->bssid, sizeof(conf->bssid));
544 }
545}
546
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100547static void rt73usb_config_erp(struct rt2x00_dev *rt2x00dev,
Helmut Schaa02044642010-09-08 20:56:32 +0200548 struct rt2x00lib_erp *erp,
549 u32 changed)
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100550{
551 u32 reg;
552
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100553 rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn47896662009-09-06 15:14:23 +0200554 rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, 0x32);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200555 rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100556 rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700557
Helmut Schaa02044642010-09-08 20:56:32 +0200558 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
559 rt2x00usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
560 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
561 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
562 !!erp->short_preamble);
563 rt2x00usb_register_write(rt2x00dev, TXRX_CSR4, reg);
564 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700565
Helmut Schaa02044642010-09-08 20:56:32 +0200566 if (changed & BSS_CHANGED_BASIC_RATES)
567 rt2x00usb_register_write(rt2x00dev, TXRX_CSR5,
568 erp->basic_rates);
Ivo van Doornba2ab472008-08-06 16:22:17 +0200569
Helmut Schaa02044642010-09-08 20:56:32 +0200570 if (changed & BSS_CHANGED_BEACON_INT) {
571 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
572 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
573 erp->beacon_int * 16);
574 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
575 }
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200576
Helmut Schaa02044642010-09-08 20:56:32 +0200577 if (changed & BSS_CHANGED_ERP_SLOT) {
578 rt2x00usb_register_read(rt2x00dev, MAC_CSR9, &reg);
579 rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, erp->slot_time);
580 rt2x00usb_register_write(rt2x00dev, MAC_CSR9, reg);
Ivo van Doornba2ab472008-08-06 16:22:17 +0200581
Helmut Schaa02044642010-09-08 20:56:32 +0200582 rt2x00usb_register_read(rt2x00dev, MAC_CSR8, &reg);
583 rt2x00_set_field32(&reg, MAC_CSR8_SIFS, erp->sifs);
584 rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
585 rt2x00_set_field32(&reg, MAC_CSR8_EIFS, erp->eifs);
586 rt2x00usb_register_write(rt2x00dev, MAC_CSR8, reg);
587 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700588}
589
590static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200591 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700592{
593 u8 r3;
594 u8 r4;
595 u8 r77;
Mattias Nissler2676c942007-10-27 13:42:37 +0200596 u8 temp;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700597
598 rt73usb_bbp_read(rt2x00dev, 3, &r3);
599 rt73usb_bbp_read(rt2x00dev, 4, &r4);
600 rt73usb_bbp_read(rt2x00dev, 77, &r77);
601
602 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
603
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200604 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200605 * Configure the RX antenna.
606 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200607 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700608 case ANTENNA_HW_DIVERSITY:
Mattias Nissler2676c942007-10-27 13:42:37 +0200609 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
610 temp = !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags)
Johannes Berg8318d782008-01-24 19:38:38 +0100611 && (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ);
Mattias Nissler2676c942007-10-27 13:42:37 +0200612 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, temp);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700613 break;
614 case ANTENNA_A:
Mattias Nissler2676c942007-10-27 13:42:37 +0200615 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700616 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Johannes Berg8318d782008-01-24 19:38:38 +0100617 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
Mattias Nissler2676c942007-10-27 13:42:37 +0200618 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
619 else
620 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700621 break;
622 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100623 default:
Mattias Nissler2676c942007-10-27 13:42:37 +0200624 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700625 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Johannes Berg8318d782008-01-24 19:38:38 +0100626 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
Mattias Nissler2676c942007-10-27 13:42:37 +0200627 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
628 else
629 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700630 break;
631 }
632
633 rt73usb_bbp_write(rt2x00dev, 77, r77);
634 rt73usb_bbp_write(rt2x00dev, 3, r3);
635 rt73usb_bbp_write(rt2x00dev, 4, r4);
636}
637
638static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200639 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700640{
641 u8 r3;
642 u8 r4;
643 u8 r77;
644
645 rt73usb_bbp_read(rt2x00dev, 3, &r3);
646 rt73usb_bbp_read(rt2x00dev, 4, &r4);
647 rt73usb_bbp_read(rt2x00dev, 77, &r77);
648
649 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
650 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
651 !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
652
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200653 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200654 * Configure the RX antenna.
655 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200656 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700657 case ANTENNA_HW_DIVERSITY:
Mattias Nissler2676c942007-10-27 13:42:37 +0200658 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700659 break;
660 case ANTENNA_A:
Mattias Nissler2676c942007-10-27 13:42:37 +0200661 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
662 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700663 break;
664 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100665 default:
Mattias Nissler2676c942007-10-27 13:42:37 +0200666 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
667 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700668 break;
669 }
670
671 rt73usb_bbp_write(rt2x00dev, 77, r77);
672 rt73usb_bbp_write(rt2x00dev, 3, r3);
673 rt73usb_bbp_write(rt2x00dev, 4, r4);
674}
675
676struct antenna_sel {
677 u8 word;
678 /*
679 * value[0] -> non-LNA
680 * value[1] -> LNA
681 */
682 u8 value[2];
683};
684
685static const struct antenna_sel antenna_sel_a[] = {
686 { 96, { 0x58, 0x78 } },
687 { 104, { 0x38, 0x48 } },
688 { 75, { 0xfe, 0x80 } },
689 { 86, { 0xfe, 0x80 } },
690 { 88, { 0xfe, 0x80 } },
691 { 35, { 0x60, 0x60 } },
692 { 97, { 0x58, 0x58 } },
693 { 98, { 0x58, 0x58 } },
694};
695
696static const struct antenna_sel antenna_sel_bg[] = {
697 { 96, { 0x48, 0x68 } },
698 { 104, { 0x2c, 0x3c } },
699 { 75, { 0xfe, 0x80 } },
700 { 86, { 0xfe, 0x80 } },
701 { 88, { 0xfe, 0x80 } },
702 { 35, { 0x50, 0x50 } },
703 { 97, { 0x48, 0x48 } },
704 { 98, { 0x48, 0x48 } },
705};
706
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100707static void rt73usb_config_ant(struct rt2x00_dev *rt2x00dev,
708 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700709{
710 const struct antenna_sel *sel;
711 unsigned int lna;
712 unsigned int i;
713 u32 reg;
714
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100715 /*
716 * We should never come here because rt2x00lib is supposed
717 * to catch this and send us the correct antenna explicitely.
718 */
719 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
720 ant->tx == ANTENNA_SW_DIVERSITY);
721
Johannes Berg8318d782008-01-24 19:38:38 +0100722 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700723 sel = antenna_sel_a;
724 lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700725 } else {
726 sel = antenna_sel_bg;
727 lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700728 }
729
Mattias Nissler2676c942007-10-27 13:42:37 +0200730 for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
731 rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
732
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100733 rt2x00usb_register_read(rt2x00dev, PHY_CSR0, &reg);
Mattias Nissler2676c942007-10-27 13:42:37 +0200734
Ivo van Doornddc827f2007-10-13 16:26:42 +0200735 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
Johannes Berg8318d782008-01-24 19:38:38 +0100736 (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ));
Ivo van Doornddc827f2007-10-13 16:26:42 +0200737 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
Johannes Berg8318d782008-01-24 19:38:38 +0100738 (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ));
Ivo van Doornddc827f2007-10-13 16:26:42 +0200739
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100740 rt2x00usb_register_write(rt2x00dev, PHY_CSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700741
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100742 if (rt2x00_rf(rt2x00dev, RF5226) || rt2x00_rf(rt2x00dev, RF5225))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200743 rt73usb_config_antenna_5x(rt2x00dev, ant);
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100744 else if (rt2x00_rf(rt2x00dev, RF2528) || rt2x00_rf(rt2x00dev, RF2527))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200745 rt73usb_config_antenna_2x(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700746}
747
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100748static void rt73usb_config_lna_gain(struct rt2x00_dev *rt2x00dev,
749 struct rt2x00lib_conf *libconf)
750{
751 u16 eeprom;
752 short lna_gain = 0;
753
754 if (libconf->conf->channel->band == IEEE80211_BAND_2GHZ) {
755 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
756 lna_gain += 14;
757
758 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
759 lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
760 } else {
761 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
762 lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
763 }
764
765 rt2x00dev->lna_gain = lna_gain;
766}
767
768static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
769 struct rf_channel *rf, const int txpower)
770{
771 u8 r3;
772 u8 r94;
773 u8 smart;
774
775 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
776 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
777
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100778 smart = !(rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF2527));
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100779
780 rt73usb_bbp_read(rt2x00dev, 3, &r3);
781 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
782 rt73usb_bbp_write(rt2x00dev, 3, r3);
783
784 r94 = 6;
785 if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
786 r94 += txpower - MAX_TXPOWER;
787 else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
788 r94 += txpower;
789 rt73usb_bbp_write(rt2x00dev, 94, r94);
790
791 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
792 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
793 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
794 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
795
796 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
797 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
798 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
799 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
800
801 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
802 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
803 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
804 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
805
806 udelay(10);
807}
808
809static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
810 const int txpower)
811{
812 struct rf_channel rf;
813
814 rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
815 rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
816 rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
817 rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
818
819 rt73usb_config_channel(rt2x00dev, &rf, txpower);
820}
821
822static void rt73usb_config_retry_limit(struct rt2x00_dev *rt2x00dev,
823 struct rt2x00lib_conf *libconf)
824{
825 u32 reg;
826
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100827 rt2x00usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
Ivo van Doorne1b4d7b2010-06-14 22:12:54 +0200828 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_DOWN, 1);
829 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_STEP, 0);
830 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_FALLBACK_CCK, 0);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100831 rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT,
832 libconf->conf->long_frame_max_tx_count);
833 rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT,
834 libconf->conf->short_frame_max_tx_count);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100835 rt2x00usb_register_write(rt2x00dev, TXRX_CSR4, reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100836}
837
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100838static void rt73usb_config_ps(struct rt2x00_dev *rt2x00dev,
839 struct rt2x00lib_conf *libconf)
840{
841 enum dev_state state =
842 (libconf->conf->flags & IEEE80211_CONF_PS) ?
843 STATE_SLEEP : STATE_AWAKE;
844 u32 reg;
845
846 if (state == STATE_SLEEP) {
847 rt2x00usb_register_read(rt2x00dev, MAC_CSR11, &reg);
848 rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN,
Ivo van Doorn6b347bf2009-05-23 21:09:28 +0200849 rt2x00dev->beacon_int - 10);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100850 rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP,
851 libconf->conf->listen_interval - 1);
852 rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 5);
853
854 /* We must first disable autowake before it can be enabled */
855 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
856 rt2x00usb_register_write(rt2x00dev, MAC_CSR11, reg);
857
858 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 1);
859 rt2x00usb_register_write(rt2x00dev, MAC_CSR11, reg);
860
861 rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
862 USB_MODE_SLEEP, REGISTER_TIMEOUT);
863 } else {
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100864 rt2x00usb_register_read(rt2x00dev, MAC_CSR11, &reg);
865 rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN, 0);
866 rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP, 0);
867 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
868 rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 0);
869 rt2x00usb_register_write(rt2x00dev, MAC_CSR11, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200870
871 rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
872 USB_MODE_WAKEUP, REGISTER_TIMEOUT);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100873 }
874}
875
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700876static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100877 struct rt2x00lib_conf *libconf,
878 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700879{
Ivo van Doornba2ab472008-08-06 16:22:17 +0200880 /* Always recalculate LNA gain before changing configuration */
881 rt73usb_config_lna_gain(rt2x00dev, libconf);
882
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100883 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200884 rt73usb_config_channel(rt2x00dev, &libconf->rf,
885 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100886 if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
887 !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200888 rt73usb_config_txpower(rt2x00dev, libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100889 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
890 rt73usb_config_retry_limit(rt2x00dev, libconf);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100891 if (flags & IEEE80211_CONF_CHANGE_PS)
892 rt73usb_config_ps(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700893}
894
895/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700896 * Link tuning
897 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200898static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev,
899 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700900{
901 u32 reg;
902
903 /*
904 * Update FCS error count from register.
905 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100906 rt2x00usb_register_read(rt2x00dev, STA_CSR0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200907 qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700908
909 /*
910 * Update False CCA count from register.
911 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100912 rt2x00usb_register_read(rt2x00dev, STA_CSR1, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200913 qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700914}
915
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100916static inline void rt73usb_set_vgc(struct rt2x00_dev *rt2x00dev,
917 struct link_qual *qual, u8 vgc_level)
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100918{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100919 if (qual->vgc_level != vgc_level) {
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100920 rt73usb_bbp_write(rt2x00dev, 17, vgc_level);
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100921 qual->vgc_level = vgc_level;
922 qual->vgc_level_reg = vgc_level;
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100923 }
924}
925
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100926static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev,
927 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700928{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100929 rt73usb_set_vgc(rt2x00dev, qual, 0x20);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700930}
931
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100932static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev,
933 struct link_qual *qual, const u32 count)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700934{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700935 u8 up_bound;
936 u8 low_bound;
937
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700938 /*
939 * Determine r17 bounds.
940 */
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200941 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700942 low_bound = 0x28;
943 up_bound = 0x48;
944
945 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
946 low_bound += 0x10;
947 up_bound += 0x10;
948 }
949 } else {
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100950 if (qual->rssi > -82) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700951 low_bound = 0x1c;
952 up_bound = 0x40;
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100953 } else if (qual->rssi > -84) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700954 low_bound = 0x1c;
955 up_bound = 0x20;
956 } else {
957 low_bound = 0x1c;
958 up_bound = 0x1c;
959 }
960
961 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
962 low_bound += 0x14;
963 up_bound += 0x10;
964 }
965 }
966
967 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100968 * If we are not associated, we should go straight to the
969 * dynamic CCA tuning.
970 */
971 if (!rt2x00dev->intf_associated)
972 goto dynamic_cca_tune;
973
974 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700975 * Special big-R17 for very short distance
976 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100977 if (qual->rssi > -35) {
978 rt73usb_set_vgc(rt2x00dev, qual, 0x60);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700979 return;
980 }
981
982 /*
983 * Special big-R17 for short distance
984 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100985 if (qual->rssi >= -58) {
986 rt73usb_set_vgc(rt2x00dev, qual, up_bound);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700987 return;
988 }
989
990 /*
991 * Special big-R17 for middle-short distance
992 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100993 if (qual->rssi >= -66) {
994 rt73usb_set_vgc(rt2x00dev, qual, low_bound + 0x10);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700995 return;
996 }
997
998 /*
999 * Special mid-R17 for middle distance
1000 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001001 if (qual->rssi >= -74) {
1002 rt73usb_set_vgc(rt2x00dev, qual, low_bound + 0x08);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001003 return;
1004 }
1005
1006 /*
1007 * Special case: Change up_bound based on the rssi.
1008 * Lower up_bound when rssi is weaker then -74 dBm.
1009 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001010 up_bound -= 2 * (-74 - qual->rssi);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001011 if (low_bound > up_bound)
1012 up_bound = low_bound;
1013
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001014 if (qual->vgc_level > up_bound) {
1015 rt73usb_set_vgc(rt2x00dev, qual, up_bound);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001016 return;
1017 }
1018
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001019dynamic_cca_tune:
1020
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001021 /*
1022 * r17 does not yet exceed upper limit, continue and base
1023 * the r17 tuning on the false CCA count.
1024 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001025 if ((qual->false_cca > 512) && (qual->vgc_level < up_bound))
1026 rt73usb_set_vgc(rt2x00dev, qual,
1027 min_t(u8, qual->vgc_level + 4, up_bound));
1028 else if ((qual->false_cca < 100) && (qual->vgc_level > low_bound))
1029 rt73usb_set_vgc(rt2x00dev, qual,
1030 max_t(u8, qual->vgc_level - 4, low_bound));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001031}
1032
1033/*
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001034 * Firmware functions
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001035 */
1036static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1037{
1038 return FIRMWARE_RT2571;
1039}
1040
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001041static int rt73usb_check_firmware(struct rt2x00_dev *rt2x00dev,
1042 const u8 *data, const size_t len)
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001043{
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001044 u16 fw_crc;
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001045 u16 crc;
1046
1047 /*
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001048 * Only support 2kb firmware files.
1049 */
1050 if (len != 2048)
1051 return FW_BAD_LENGTH;
1052
1053 /*
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001054 * The last 2 bytes in the firmware array are the crc checksum itself,
1055 * this means that we should never pass those 2 bytes to the crc
1056 * algorithm.
1057 */
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001058 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1059
1060 /*
1061 * Use the crc itu-t algorithm.
1062 */
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001063 crc = crc_itu_t(0, data, len - 2);
1064 crc = crc_itu_t_byte(crc, 0);
1065 crc = crc_itu_t_byte(crc, 0);
1066
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001067 return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001068}
1069
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001070static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev,
1071 const u8 *data, const size_t len)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001072{
1073 unsigned int i;
1074 int status;
1075 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001076
1077 /*
1078 * Wait for stable hardware.
1079 */
1080 for (i = 0; i < 100; i++) {
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001081 rt2x00usb_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001082 if (reg)
1083 break;
1084 msleep(1);
1085 }
1086
1087 if (!reg) {
1088 ERROR(rt2x00dev, "Unstable hardware.\n");
1089 return -EBUSY;
1090 }
1091
1092 /*
1093 * Write firmware to device.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001094 */
Gertjan van Wingerde96b61ba2010-06-03 10:51:51 +02001095 rt2x00usb_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE, data, len);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001096
1097 /*
1098 * Send firmware request to device to load firmware,
1099 * we need to specify a long timeout time.
1100 */
1101 status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
Ivo van Doorn3b640f22008-02-03 15:54:11 +01001102 0, USB_MODE_FIRMWARE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001103 REGISTER_TIMEOUT_FIRMWARE);
1104 if (status < 0) {
1105 ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
1106 return status;
1107 }
1108
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001109 return 0;
1110}
1111
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001112/*
1113 * Initialization functions.
1114 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001115static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
1116{
1117 u32 reg;
1118
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001119 rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001120 rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
1121 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
1122 rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001123 rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001124
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001125 rt2x00usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001126 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
1127 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
1128 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
1129 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
1130 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
1131 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
1132 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
1133 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001134 rt2x00usb_register_write(rt2x00dev, TXRX_CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001135
1136 /*
1137 * CCK TXD BBP registers
1138 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001139 rt2x00usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001140 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
1141 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
1142 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
1143 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
1144 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
1145 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
1146 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
1147 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001148 rt2x00usb_register_write(rt2x00dev, TXRX_CSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001149
1150 /*
1151 * OFDM TXD BBP registers
1152 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001153 rt2x00usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001154 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
1155 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
1156 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
1157 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
1158 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
1159 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001160 rt2x00usb_register_write(rt2x00dev, TXRX_CSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001161
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001162 rt2x00usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001163 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
1164 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
1165 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
1166 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001167 rt2x00usb_register_write(rt2x00dev, TXRX_CSR7, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001168
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001169 rt2x00usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001170 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
1171 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
1172 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
1173 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001174 rt2x00usb_register_write(rt2x00dev, TXRX_CSR8, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001175
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001176 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +02001177 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL, 0);
1178 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
1179 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, 0);
1180 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
1181 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1182 rt2x00_set_field32(&reg, TXRX_CSR9_TIMESTAMP_COMPENSATE, 0);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001183 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +02001184
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001185 rt2x00usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001186
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001187 rt2x00usb_register_read(rt2x00dev, MAC_CSR6, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001188 rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001189 rt2x00usb_register_write(rt2x00dev, MAC_CSR6, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001190
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001191 rt2x00usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001192
1193 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
1194 return -EBUSY;
1195
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001196 rt2x00usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001197
1198 /*
1199 * Invalidate all Shared Keys (SEC_CSR0),
1200 * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
1201 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001202 rt2x00usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
1203 rt2x00usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
1204 rt2x00usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001205
1206 reg = 0x000023b0;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001207 if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF2527))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001208 rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001209 rt2x00usb_register_write(rt2x00dev, PHY_CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001210
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001211 rt2x00usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
1212 rt2x00usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
1213 rt2x00usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001214
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001215 rt2x00usb_register_read(rt2x00dev, MAC_CSR9, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001216 rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001217 rt2x00usb_register_write(rt2x00dev, MAC_CSR9, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001218
1219 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001220 * Clear all beacons
1221 * For the Beacon base registers we only need to clear
1222 * the first byte since that byte contains the VALID and OWNER
1223 * bits which (when set to 0) will invalidate the entire beacon.
1224 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001225 rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1226 rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1227 rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1228 rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001229
1230 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001231 * We must clear the error counters.
1232 * These registers are cleared on read,
1233 * so we may pass a useless variable to store the value.
1234 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001235 rt2x00usb_register_read(rt2x00dev, STA_CSR0, &reg);
1236 rt2x00usb_register_read(rt2x00dev, STA_CSR1, &reg);
1237 rt2x00usb_register_read(rt2x00dev, STA_CSR2, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001238
1239 /*
1240 * Reset MAC and BBP registers.
1241 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001242 rt2x00usb_register_read(rt2x00dev, MAC_CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001243 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1244 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001245 rt2x00usb_register_write(rt2x00dev, MAC_CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001246
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001247 rt2x00usb_register_read(rt2x00dev, MAC_CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001248 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1249 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001250 rt2x00usb_register_write(rt2x00dev, MAC_CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001251
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001252 rt2x00usb_register_read(rt2x00dev, MAC_CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001253 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001254 rt2x00usb_register_write(rt2x00dev, MAC_CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001255
1256 return 0;
1257}
1258
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001259static int rt73usb_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1260{
1261 unsigned int i;
1262 u8 value;
1263
1264 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1265 rt73usb_bbp_read(rt2x00dev, 0, &value);
1266 if ((value != 0xff) && (value != 0x00))
1267 return 0;
1268 udelay(REGISTER_BUSY_DELAY);
1269 }
1270
1271 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1272 return -EACCES;
1273}
1274
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001275static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
1276{
1277 unsigned int i;
1278 u16 eeprom;
1279 u8 reg_id;
1280 u8 value;
1281
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001282 if (unlikely(rt73usb_wait_bbp_ready(rt2x00dev)))
1283 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001284
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001285 rt73usb_bbp_write(rt2x00dev, 3, 0x80);
1286 rt73usb_bbp_write(rt2x00dev, 15, 0x30);
1287 rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
1288 rt73usb_bbp_write(rt2x00dev, 22, 0x38);
1289 rt73usb_bbp_write(rt2x00dev, 23, 0x06);
1290 rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
1291 rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
1292 rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
1293 rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
1294 rt73usb_bbp_write(rt2x00dev, 34, 0x12);
1295 rt73usb_bbp_write(rt2x00dev, 37, 0x07);
1296 rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
1297 rt73usb_bbp_write(rt2x00dev, 41, 0x60);
1298 rt73usb_bbp_write(rt2x00dev, 53, 0x10);
1299 rt73usb_bbp_write(rt2x00dev, 54, 0x18);
1300 rt73usb_bbp_write(rt2x00dev, 60, 0x10);
1301 rt73usb_bbp_write(rt2x00dev, 61, 0x04);
1302 rt73usb_bbp_write(rt2x00dev, 62, 0x04);
1303 rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
1304 rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
1305 rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
1306 rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
1307 rt73usb_bbp_write(rt2x00dev, 99, 0x00);
1308 rt73usb_bbp_write(rt2x00dev, 102, 0x16);
1309 rt73usb_bbp_write(rt2x00dev, 107, 0x04);
1310
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001311 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1312 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1313
1314 if (eeprom != 0xffff && eeprom != 0x0000) {
1315 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1316 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001317 rt73usb_bbp_write(rt2x00dev, reg_id, value);
1318 }
1319 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001320
1321 return 0;
1322}
1323
1324/*
1325 * Device state switch handlers.
1326 */
1327static void rt73usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
1328 enum dev_state state)
1329{
1330 u32 reg;
1331
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001332 rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001333 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
Ivo van Doornea175ee2010-11-06 15:48:43 +01001334 (state == STATE_RADIO_RX_OFF));
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001335 rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001336}
1337
1338static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
1339{
1340 /*
1341 * Initialize all registers.
1342 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001343 if (unlikely(rt73usb_init_registers(rt2x00dev) ||
1344 rt73usb_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001345 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001346
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001347 return 0;
1348}
1349
1350static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
1351{
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001352 rt2x00usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001353
1354 /*
1355 * Disable synchronisation.
1356 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001357 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001358
1359 rt2x00usb_disable_radio(rt2x00dev);
1360}
1361
1362static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
1363{
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001364 u32 reg, reg2;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001365 unsigned int i;
1366 char put_to_sleep;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001367
1368 put_to_sleep = (state != STATE_AWAKE);
1369
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001370 rt2x00usb_register_read(rt2x00dev, MAC_CSR12, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001371 rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
1372 rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001373 rt2x00usb_register_write(rt2x00dev, MAC_CSR12, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001374
1375 /*
1376 * Device is not guaranteed to be in the requested state yet.
1377 * We must wait until the register indicates that the
1378 * device has entered the correct state.
1379 */
1380 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001381 rt2x00usb_register_read(rt2x00dev, MAC_CSR12, &reg2);
1382 state = rt2x00_get_field32(reg2, MAC_CSR12_BBP_CURRENT_STATE);
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001383 if (state == !put_to_sleep)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001384 return 0;
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001385 rt2x00usb_register_write(rt2x00dev, MAC_CSR12, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001386 msleep(10);
1387 }
1388
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001389 return -EBUSY;
1390}
1391
1392static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
1393 enum dev_state state)
1394{
1395 int retval = 0;
1396
1397 switch (state) {
1398 case STATE_RADIO_ON:
1399 retval = rt73usb_enable_radio(rt2x00dev);
1400 break;
1401 case STATE_RADIO_OFF:
1402 rt73usb_disable_radio(rt2x00dev);
1403 break;
1404 case STATE_RADIO_RX_ON:
1405 case STATE_RADIO_RX_OFF:
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001406 rt73usb_toggle_rx(rt2x00dev, state);
1407 break;
1408 case STATE_RADIO_IRQ_ON:
Helmut Schaa78e256c2010-07-11 12:26:48 +02001409 case STATE_RADIO_IRQ_ON_ISR:
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001410 case STATE_RADIO_IRQ_OFF:
Helmut Schaa78e256c2010-07-11 12:26:48 +02001411 case STATE_RADIO_IRQ_OFF_ISR:
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001412 /* No support, but no error either */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001413 break;
1414 case STATE_DEEP_SLEEP:
1415 case STATE_SLEEP:
1416 case STATE_STANDBY:
1417 case STATE_AWAKE:
1418 retval = rt73usb_set_state(rt2x00dev, state);
1419 break;
1420 default:
1421 retval = -ENOTSUPP;
1422 break;
1423 }
1424
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001425 if (unlikely(retval))
1426 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
1427 state, retval);
1428
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001429 return retval;
1430}
1431
1432/*
1433 * TX descriptor initialization
1434 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001435static void rt73usb_write_tx_desc(struct queue_entry *entry,
Ivo van Doorn906c1102008-08-04 16:38:24 +02001436 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001437{
Ivo van Doorn93331452010-08-23 19:53:39 +02001438 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1439 __le32 *txd = (__le32 *) entry->skb->data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001440 u32 word;
1441
1442 /*
1443 * Start writing the descriptor words.
1444 */
Gertjan van Wingerdee01f1ec2010-05-11 23:51:39 +02001445 rt2x00_desc_read(txd, 0, &word);
1446 rt2x00_set_field32(&word, TXD_W0_BURST,
1447 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
1448 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1449 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
1450 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
1451 rt2x00_set_field32(&word, TXD_W0_ACK,
1452 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
1453 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
1454 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
1455 rt2x00_set_field32(&word, TXD_W0_OFDM,
1456 (txdesc->rate_mode == RATE_MODE_OFDM));
1457 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
1458 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
1459 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
1460 rt2x00_set_field32(&word, TXD_W0_TKIP_MIC,
1461 test_bit(ENTRY_TXD_ENCRYPT_MMIC, &txdesc->flags));
1462 rt2x00_set_field32(&word, TXD_W0_KEY_TABLE,
1463 test_bit(ENTRY_TXD_ENCRYPT_PAIRWISE, &txdesc->flags));
1464 rt2x00_set_field32(&word, TXD_W0_KEY_INDEX, txdesc->key_idx);
1465 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
1466 rt2x00_set_field32(&word, TXD_W0_BURST2,
1467 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
1468 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, txdesc->cipher);
1469 rt2x00_desc_write(txd, 0, word);
1470
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001471 rt2x00_desc_read(txd, 1, &word);
Helmut Schaa2b23cda2010-11-04 20:38:15 +01001472 rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, entry->queue->qid);
1473 rt2x00_set_field32(&word, TXD_W1_AIFSN, entry->queue->aifs);
1474 rt2x00_set_field32(&word, TXD_W1_CWMIN, entry->queue->cw_min);
1475 rt2x00_set_field32(&word, TXD_W1_CWMAX, entry->queue->cw_max);
Ivo van Doorn906c1102008-08-04 16:38:24 +02001476 rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, txdesc->iv_offset);
Ivo van Doorn5adf6d62008-07-20 18:03:38 +02001477 rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE,
1478 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001479 rt2x00_desc_write(txd, 1, word);
1480
1481 rt2x00_desc_read(txd, 2, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001482 rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->signal);
1483 rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->service);
1484 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, txdesc->length_low);
1485 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, txdesc->length_high);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001486 rt2x00_desc_write(txd, 2, word);
1487
Ivo van Doorn906c1102008-08-04 16:38:24 +02001488 if (test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags)) {
Ivo van Doorn1ce9cda2008-12-02 18:19:48 +01001489 _rt2x00_desc_write(txd, 3, skbdesc->iv[0]);
1490 _rt2x00_desc_write(txd, 4, skbdesc->iv[1]);
Ivo van Doorn906c1102008-08-04 16:38:24 +02001491 }
1492
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001493 rt2x00_desc_read(txd, 5, &word);
1494 rt2x00_set_field32(&word, TXD_W5_TX_POWER,
Ivo van Doorn93331452010-08-23 19:53:39 +02001495 TXPOWER_TO_DEV(entry->queue->rt2x00dev->tx_power));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001496 rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
1497 rt2x00_desc_write(txd, 5, word);
1498
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001499 /*
1500 * Register descriptor details in skb frame descriptor.
1501 */
Gertjan van Wingerde0b8004a2010-06-03 10:51:45 +02001502 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001503 skbdesc->desc = txd;
1504 skbdesc->desc_len = TXD_DESC_SIZE;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001505}
1506
Ivo van Doornbd88a782008-07-09 15:12:44 +02001507/*
1508 * TX data initialization
1509 */
Gertjan van Wingerdef224f4e2010-05-08 23:40:25 +02001510static void rt73usb_write_beacon(struct queue_entry *entry,
1511 struct txentry_desc *txdesc)
Ivo van Doornbd88a782008-07-09 15:12:44 +02001512{
1513 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001514 unsigned int beacon_base;
1515 u32 reg;
1516
1517 /*
Ivo van Doornbd88a782008-07-09 15:12:44 +02001518 * Disable beaconing while we are reloading the beacon data,
1519 * otherwise we might be sending out invalid data.
1520 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001521 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001522 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001523 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001524
1525 /*
Gertjan van Wingerde0b8004a2010-06-03 10:51:45 +02001526 * Add space for the descriptor in front of the skb.
1527 */
1528 skb_push(entry->skb, TXD_DESC_SIZE);
1529 memset(entry->skb->data, 0, TXD_DESC_SIZE);
1530
1531 /*
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001532 * Write the TX descriptor for the beacon.
1533 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001534 rt73usb_write_tx_desc(entry, txdesc);
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001535
1536 /*
1537 * Dump beacon to userspace through debugfs.
1538 */
1539 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
1540
1541 /*
Ivo van Doornbd88a782008-07-09 15:12:44 +02001542 * Write entire beacon with descriptor to register.
1543 */
1544 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Gertjan van Wingerde96b61ba2010-06-03 10:51:51 +02001545 rt2x00usb_register_multiwrite(rt2x00dev, beacon_base,
1546 entry->skb->data, entry->skb->len);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001547
1548 /*
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001549 * Enable beaconing again.
1550 *
1551 * For Wi-Fi faily generated beacons between participating stations.
1552 * Set TBTT phase adaptive adjustment step to 8us (default 16us)
1553 */
1554 rt2x00usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
1555
1556 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
1557 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
1558 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1559 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1560
1561 /*
Ivo van Doornbd88a782008-07-09 15:12:44 +02001562 * Clean up the beacon skb.
1563 */
1564 dev_kfree_skb(entry->skb);
1565 entry->skb = NULL;
1566}
1567
Ivo van Doornf1ca2162008-11-13 23:07:33 +01001568static int rt73usb_get_tx_data_len(struct queue_entry *entry)
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001569{
1570 int length;
1571
1572 /*
1573 * The length _must_ be a multiple of 4,
1574 * but it must _not_ be a multiple of the USB packet size.
1575 */
Ivo van Doornf1ca2162008-11-13 23:07:33 +01001576 length = roundup(entry->skb->len, 4);
1577 length += (4 * !(length % entry->queue->usb_maxpacket));
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001578
1579 return length;
1580}
1581
Ivo van Doorn0e3afe52010-08-30 21:14:56 +02001582static void rt73usb_kill_tx_queue(struct data_queue *queue)
1583{
Helmut Schaa89b25f62010-12-13 12:33:36 +01001584 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
1585 u32 reg;
1586
1587 if (queue->qid == QID_BEACON) {
1588 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
1589 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
1590 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
1591 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1592 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1593 }
Ivo van Doorn0e3afe52010-08-30 21:14:56 +02001594
1595 rt2x00usb_kill_tx_queue(queue);
1596}
1597
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001598/*
1599 * RX control handlers
1600 */
1601static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
1602{
Ivo van Doornba2ab472008-08-06 16:22:17 +02001603 u8 offset = rt2x00dev->lna_gain;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001604 u8 lna;
1605
1606 lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
1607 switch (lna) {
1608 case 3:
Ivo van Doornba2ab472008-08-06 16:22:17 +02001609 offset += 90;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001610 break;
1611 case 2:
Ivo van Doornba2ab472008-08-06 16:22:17 +02001612 offset += 74;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001613 break;
1614 case 1:
Ivo van Doornba2ab472008-08-06 16:22:17 +02001615 offset += 64;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001616 break;
1617 default:
1618 return 0;
1619 }
1620
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +02001621 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001622 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
1623 if (lna == 3 || lna == 2)
1624 offset += 10;
1625 } else {
1626 if (lna == 3)
1627 offset += 6;
1628 else if (lna == 2)
1629 offset += 8;
1630 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001631 }
1632
1633 return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
1634}
1635
Ivo van Doorn181d6902008-02-05 16:42:23 -05001636static void rt73usb_fill_rxdone(struct queue_entry *entry,
John Daiker55887512008-10-17 12:16:17 -07001637 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001638{
Ivo van Doorn906c1102008-08-04 16:38:24 +02001639 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001640 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn4bd7c452008-01-24 00:48:03 -08001641 __le32 *rxd = (__le32 *)entry->skb->data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001642 u32 word0;
1643 u32 word1;
1644
Ivo van Doornf855c102008-03-09 22:38:18 +01001645 /*
Gertjan van Wingerdea26cbc62008-06-06 22:54:28 +02001646 * Copy descriptor to the skbdesc->desc buffer, making it safe from moving of
1647 * frame data in rt2x00usb.
Ivo van Doornf855c102008-03-09 22:38:18 +01001648 */
Gertjan van Wingerdea26cbc62008-06-06 22:54:28 +02001649 memcpy(skbdesc->desc, rxd, skbdesc->desc_len);
Ivo van Doorn70a96102008-05-10 13:43:38 +02001650 rxd = (__le32 *)skbdesc->desc;
Ivo van Doornf855c102008-03-09 22:38:18 +01001651
1652 /*
Ivo van Doorn70a96102008-05-10 13:43:38 +02001653 * It is now safe to read the descriptor on all architectures.
Ivo van Doornf855c102008-03-09 22:38:18 +01001654 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001655 rt2x00_desc_read(rxd, 0, &word0);
1656 rt2x00_desc_read(rxd, 1, &word1);
1657
Johannes Berg4150c572007-09-17 01:29:23 -04001658 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001659 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001660
Gertjan van Wingerde78b8f3b2010-05-08 23:40:20 +02001661 rxdesc->cipher = rt2x00_get_field32(word0, RXD_W0_CIPHER_ALG);
1662 rxdesc->cipher_status = rt2x00_get_field32(word0, RXD_W0_CIPHER_ERROR);
Ivo van Doorn906c1102008-08-04 16:38:24 +02001663
1664 if (rxdesc->cipher != CIPHER_NONE) {
Ivo van Doorn1ce9cda2008-12-02 18:19:48 +01001665 _rt2x00_desc_read(rxd, 2, &rxdesc->iv[0]);
1666 _rt2x00_desc_read(rxd, 3, &rxdesc->iv[1]);
Ivo van Doorn74415ed2008-12-02 22:50:33 +01001667 rxdesc->dev_flags |= RXDONE_CRYPTO_IV;
1668
Ivo van Doorn906c1102008-08-04 16:38:24 +02001669 _rt2x00_desc_read(rxd, 4, &rxdesc->icv);
Ivo van Doorn74415ed2008-12-02 22:50:33 +01001670 rxdesc->dev_flags |= RXDONE_CRYPTO_ICV;
Ivo van Doorn906c1102008-08-04 16:38:24 +02001671
1672 /*
1673 * Hardware has stripped IV/EIV data from 802.11 frame during
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08001674 * decryption. It has provided the data separately but rt2x00lib
Ivo van Doorn906c1102008-08-04 16:38:24 +02001675 * should decide if it should be reinserted.
1676 */
1677 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
1678
1679 /*
1680 * FIXME: Legacy driver indicates that the frame does
1681 * contain the Michael Mic. Unfortunately, in rt2x00
1682 * the MIC seems to be missing completely...
1683 */
1684 rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;
1685
1686 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
1687 rxdesc->flags |= RX_FLAG_DECRYPTED;
1688 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
1689 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
1690 }
1691
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001692 /*
1693 * Obtain the status about this packet.
Ivo van Doorn89993892008-03-09 22:49:04 +01001694 * When frame was received with an OFDM bitrate,
1695 * the signal is the PLCP value. If it was received with
1696 * a CCK bitrate the signal is the rate in 100kbit/s.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001697 */
Ivo van Doorn89993892008-03-09 22:49:04 +01001698 rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
Ivo van Doorn906c1102008-08-04 16:38:24 +02001699 rxdesc->rssi = rt73usb_agc_to_rssi(rt2x00dev, word1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001700 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001701
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001702 if (rt2x00_get_field32(word0, RXD_W0_OFDM))
1703 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn6c6aa3c2008-08-29 21:07:16 +02001704 else
1705 rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001706 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1707 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001708
1709 /*
Ivo van Doorn70a96102008-05-10 13:43:38 +02001710 * Set skb pointers, and update frame information.
Mattias Nissler2ae23852008-03-09 22:41:22 +01001711 */
Ivo van Doorn70a96102008-05-10 13:43:38 +02001712 skb_pull(entry->skb, entry->queue->desc_size);
Mattias Nissler2ae23852008-03-09 22:41:22 +01001713 skb_trim(entry->skb, rxdesc->size);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001714}
1715
1716/*
1717 * Device probe functions.
1718 */
1719static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1720{
1721 u16 word;
1722 u8 *mac;
1723 s8 value;
1724
1725 rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
1726
1727 /*
1728 * Start validation of the data that has been read.
1729 */
1730 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1731 if (!is_valid_ether_addr(mac)) {
1732 random_ether_addr(mac);
Johannes Berge1749612008-10-27 15:59:26 -07001733 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001734 }
1735
1736 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1737 if (word == 0xffff) {
1738 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
Ivo van Doorn362f3b62007-10-13 16:26:18 +02001739 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
1740 ANTENNA_B);
1741 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
1742 ANTENNA_B);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001743 rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
1744 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1745 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1746 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
1747 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1748 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
1749 }
1750
1751 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1752 if (word == 0xffff) {
1753 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
1754 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
1755 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
1756 }
1757
1758 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
1759 if (word == 0xffff) {
1760 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
1761 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
1762 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
1763 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
1764 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
1765 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
1766 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
1767 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
1768 rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
1769 LED_MODE_DEFAULT);
1770 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
1771 EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
1772 }
1773
1774 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
1775 if (word == 0xffff) {
1776 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
1777 rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
1778 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
1779 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
1780 }
1781
1782 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
1783 if (word == 0xffff) {
1784 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1785 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1786 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1787 EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
1788 } else {
1789 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
1790 if (value < -10 || value > 10)
1791 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1792 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
1793 if (value < -10 || value > 10)
1794 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1795 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1796 }
1797
1798 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
1799 if (word == 0xffff) {
1800 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1801 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1802 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
Ivo van Doorn417f4122008-02-10 22:50:58 +01001803 EEPROM(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001804 } else {
1805 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
1806 if (value < -10 || value > 10)
1807 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1808 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
1809 if (value < -10 || value > 10)
1810 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1811 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1812 }
1813
1814 return 0;
1815}
1816
1817static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
1818{
1819 u32 reg;
1820 u16 value;
1821 u16 eeprom;
1822
1823 /*
1824 * Read EEPROM word for configuration.
1825 */
1826 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1827
1828 /*
1829 * Identify RF chipset.
1830 */
1831 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001832 rt2x00usb_register_read(rt2x00dev, MAC_CSR0, &reg);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001833 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
1834 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001835
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001836 if (!rt2x00_rt(rt2x00dev, RT2573) || (rt2x00_rev(rt2x00dev) == 0)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001837 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
1838 return -ENODEV;
1839 }
1840
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001841 if (!rt2x00_rf(rt2x00dev, RF5226) &&
1842 !rt2x00_rf(rt2x00dev, RF2528) &&
1843 !rt2x00_rf(rt2x00dev, RF5225) &&
1844 !rt2x00_rf(rt2x00dev, RF2527)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001845 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1846 return -ENODEV;
1847 }
1848
1849 /*
1850 * Identify default antenna configuration.
1851 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001852 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001853 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001854 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001855 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1856
1857 /*
1858 * Read the Frame type.
1859 */
1860 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
1861 __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
1862
1863 /*
Ivo van Doorn7396faf2008-12-20 10:55:57 +01001864 * Detect if this device has an hardware controlled radio.
1865 */
Ivo van Doorn7396faf2008-12-20 10:55:57 +01001866 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
1867 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
Ivo van Doorn7396faf2008-12-20 10:55:57 +01001868
1869 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001870 * Read frequency offset.
1871 */
1872 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1873 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
1874
1875 /*
1876 * Read external LNA informations.
1877 */
1878 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1879
1880 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
1881 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
1882 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
1883 }
1884
1885 /*
1886 * Store led settings, for correct led behaviour.
1887 */
Ivo van Doorn771fd562008-09-08 19:07:15 +02001888#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001889 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
1890
Ivo van Doorn475433b2008-06-03 20:30:01 +02001891 rt73usb_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
1892 rt73usb_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
1893 if (value == LED_MODE_SIGNAL_STRENGTH)
1894 rt73usb_init_led(rt2x00dev, &rt2x00dev->led_qual,
1895 LED_TYPE_QUALITY);
Ivo van Doorna9450b72008-02-03 15:53:40 +01001896
1897 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
1898 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001899 rt2x00_get_field16(eeprom,
1900 EEPROM_LED_POLARITY_GPIO_0));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001901 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001902 rt2x00_get_field16(eeprom,
1903 EEPROM_LED_POLARITY_GPIO_1));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001904 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001905 rt2x00_get_field16(eeprom,
1906 EEPROM_LED_POLARITY_GPIO_2));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001907 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001908 rt2x00_get_field16(eeprom,
1909 EEPROM_LED_POLARITY_GPIO_3));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001910 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001911 rt2x00_get_field16(eeprom,
1912 EEPROM_LED_POLARITY_GPIO_4));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001913 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001914 rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001915 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001916 rt2x00_get_field16(eeprom,
1917 EEPROM_LED_POLARITY_RDY_G));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001918 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001919 rt2x00_get_field16(eeprom,
1920 EEPROM_LED_POLARITY_RDY_A));
Ivo van Doorn771fd562008-09-08 19:07:15 +02001921#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001922
1923 return 0;
1924}
1925
1926/*
1927 * RF value list for RF2528
1928 * Supports: 2.4 GHz
1929 */
1930static const struct rf_channel rf_vals_bg_2528[] = {
1931 { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
1932 { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
1933 { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
1934 { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
1935 { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
1936 { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
1937 { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
1938 { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
1939 { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
1940 { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
1941 { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
1942 { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
1943 { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
1944 { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
1945};
1946
1947/*
1948 * RF value list for RF5226
1949 * Supports: 2.4 GHz & 5.2 GHz
1950 */
1951static const struct rf_channel rf_vals_5226[] = {
1952 { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
1953 { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
1954 { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
1955 { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
1956 { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
1957 { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
1958 { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
1959 { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
1960 { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
1961 { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
1962 { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
1963 { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
1964 { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
1965 { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
1966
1967 /* 802.11 UNI / HyperLan 2 */
1968 { 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
1969 { 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
1970 { 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
1971 { 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
1972 { 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
1973 { 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
1974 { 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
1975 { 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },
1976
1977 /* 802.11 HyperLan 2 */
1978 { 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
1979 { 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
1980 { 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
1981 { 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
1982 { 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
1983 { 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
1984 { 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
1985 { 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
1986 { 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
1987 { 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },
1988
1989 /* 802.11 UNII */
1990 { 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
1991 { 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
1992 { 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
1993 { 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
1994 { 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
1995 { 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },
1996
1997 /* MMAC(Japan)J52 ch 34,38,42,46 */
1998 { 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
1999 { 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
2000 { 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
2001 { 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
2002};
2003
2004/*
2005 * RF value list for RF5225 & RF2527
2006 * Supports: 2.4 GHz & 5.2 GHz
2007 */
2008static const struct rf_channel rf_vals_5225_2527[] = {
2009 { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2010 { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2011 { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2012 { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2013 { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2014 { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2015 { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2016 { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2017 { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2018 { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2019 { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2020 { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2021 { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2022 { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2023
2024 /* 802.11 UNI / HyperLan 2 */
2025 { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
2026 { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
2027 { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
2028 { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
2029 { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
2030 { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
2031 { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
2032 { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
2033
2034 /* 802.11 HyperLan 2 */
2035 { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
2036 { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
2037 { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
2038 { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
2039 { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
2040 { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
2041 { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
2042 { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
2043 { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
2044 { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
2045
2046 /* 802.11 UNII */
2047 { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
2048 { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
2049 { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
2050 { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
2051 { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
2052 { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
2053
2054 /* MMAC(Japan)J52 ch 34,38,42,46 */
2055 { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
2056 { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
2057 { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
2058 { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
2059};
2060
2061
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002062static int rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002063{
2064 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002065 struct channel_info *info;
2066 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002067 unsigned int i;
2068
2069 /*
2070 * Initialize all hw fields.
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02002071 *
2072 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING unless we are
2073 * capable of sending the buffered frames out after the DTIM
2074 * transmission using rt2x00lib_beacondone. This will send out
2075 * multicast and broadcast traffic immediately instead of buffering it
2076 * infinitly and thus dropping it after some time.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002077 */
2078 rt2x00dev->hw->flags =
Johannes Berg4be8c382009-01-07 18:28:20 +01002079 IEEE80211_HW_SIGNAL_DBM |
2080 IEEE80211_HW_SUPPORTS_PS |
2081 IEEE80211_HW_PS_NULLFUNC_STACK;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002082
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02002083 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002084 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2085 rt2x00_eeprom_addr(rt2x00dev,
2086 EEPROM_MAC_ADDR_0));
2087
2088 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002089 * Initialize hw_mode information.
2090 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01002091 spec->supported_bands = SUPPORT_BAND_2GHZ;
2092 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002093
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002094 if (rt2x00_rf(rt2x00dev, RF2528)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002095 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
2096 spec->channels = rf_vals_bg_2528;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002097 } else if (rt2x00_rf(rt2x00dev, RF5226)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01002098 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002099 spec->num_channels = ARRAY_SIZE(rf_vals_5226);
2100 spec->channels = rf_vals_5226;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002101 } else if (rt2x00_rf(rt2x00dev, RF2527)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002102 spec->num_channels = 14;
2103 spec->channels = rf_vals_5225_2527;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002104 } else if (rt2x00_rf(rt2x00dev, RF5225)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01002105 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002106 spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
2107 spec->channels = rf_vals_5225_2527;
2108 }
2109
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002110 /*
2111 * Create channel information array
2112 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00002113 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002114 if (!info)
2115 return -ENOMEM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002116
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002117 spec->channels_info = info;
2118
2119 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002120 for (i = 0; i < 14; i++) {
2121 info[i].max_power = MAX_TXPOWER;
2122 info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
2123 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002124
2125 if (spec->num_channels > 14) {
2126 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002127 for (i = 14; i < spec->num_channels; i++) {
2128 info[i].max_power = MAX_TXPOWER;
2129 info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
2130 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002131 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002132
2133 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002134}
2135
2136static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
2137{
2138 int retval;
2139
2140 /*
2141 * Allocate eeprom data.
2142 */
2143 retval = rt73usb_validate_eeprom(rt2x00dev);
2144 if (retval)
2145 return retval;
2146
2147 retval = rt73usb_init_eeprom(rt2x00dev);
2148 if (retval)
2149 return retval;
2150
2151 /*
2152 * Initialize hw specifications.
2153 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002154 retval = rt73usb_probe_hw_mode(rt2x00dev);
2155 if (retval)
2156 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002157
2158 /*
Igor Perminov1afcfd542009-08-08 23:55:55 +02002159 * This device has multiple filters for control frames,
2160 * but has no a separate filter for PS Poll frames.
2161 */
2162 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
2163
2164 /*
Ivo van Doorn9404ef32008-02-03 15:48:38 +01002165 * This device requires firmware.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002166 */
Ivo van Doorn066cb632007-09-25 20:55:39 +02002167 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
Ivo van Doorn008c4482008-08-06 17:27:31 +02002168 if (!modparam_nohwcrypt)
2169 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
Ivo van Doorn27df2a92010-07-11 12:24:22 +02002170 __set_bit(DRIVER_SUPPORT_LINK_TUNING, &rt2x00dev->flags);
Ivo van Doornc965c742010-07-11 12:25:46 +02002171 __set_bit(DRIVER_SUPPORT_WATCHDOG, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002172
2173 /*
2174 * Set the rssi offset.
2175 */
2176 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2177
2178 return 0;
2179}
2180
2181/*
2182 * IEEE80211 stack callback functions.
2183 */
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002184static int rt73usb_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2185 const struct ieee80211_tx_queue_params *params)
2186{
2187 struct rt2x00_dev *rt2x00dev = hw->priv;
2188 struct data_queue *queue;
2189 struct rt2x00_field32 field;
2190 int retval;
2191 u32 reg;
Ivo van Doorn5e790022009-01-17 20:42:58 +01002192 u32 offset;
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002193
2194 /*
2195 * First pass the configuration through rt2x00lib, that will
2196 * update the queue settings and validate the input. After that
2197 * we are free to update the registers based on the value
2198 * in the queue parameter.
2199 */
2200 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2201 if (retval)
2202 return retval;
2203
Ivo van Doorn5e790022009-01-17 20:42:58 +01002204 /*
2205 * We only need to perform additional register initialization
2206 * for WMM queues/
2207 */
2208 if (queue_idx >= 4)
2209 return 0;
2210
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002211 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2212
2213 /* Update WMM TXOP register */
Ivo van Doorn5e790022009-01-17 20:42:58 +01002214 offset = AC_TXOP_CSR0 + (sizeof(u32) * (!!(queue_idx & 2)));
2215 field.bit_offset = (queue_idx & 1) * 16;
2216 field.bit_mask = 0xffff << field.bit_offset;
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002217
Ivo van Doorn5e790022009-01-17 20:42:58 +01002218 rt2x00usb_register_read(rt2x00dev, offset, &reg);
2219 rt2x00_set_field32(&reg, field, queue->txop);
2220 rt2x00usb_register_write(rt2x00dev, offset, reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002221
2222 /* Update WMM registers */
2223 field.bit_offset = queue_idx * 4;
2224 field.bit_mask = 0xf << field.bit_offset;
2225
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002226 rt2x00usb_register_read(rt2x00dev, AIFSN_CSR, &reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002227 rt2x00_set_field32(&reg, field, queue->aifs);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002228 rt2x00usb_register_write(rt2x00dev, AIFSN_CSR, reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002229
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002230 rt2x00usb_register_read(rt2x00dev, CWMIN_CSR, &reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002231 rt2x00_set_field32(&reg, field, queue->cw_min);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002232 rt2x00usb_register_write(rt2x00dev, CWMIN_CSR, reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002233
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002234 rt2x00usb_register_read(rt2x00dev, CWMAX_CSR, &reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002235 rt2x00_set_field32(&reg, field, queue->cw_max);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002236 rt2x00usb_register_write(rt2x00dev, CWMAX_CSR, reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002237
2238 return 0;
2239}
2240
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002241static u64 rt73usb_get_tsf(struct ieee80211_hw *hw)
2242{
2243 struct rt2x00_dev *rt2x00dev = hw->priv;
2244 u64 tsf;
2245 u32 reg;
2246
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002247 rt2x00usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002248 tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002249 rt2x00usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002250 tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
2251
2252 return tsf;
2253}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002254
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002255static const struct ieee80211_ops rt73usb_mac80211_ops = {
2256 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04002257 .start = rt2x00mac_start,
2258 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002259 .add_interface = rt2x00mac_add_interface,
2260 .remove_interface = rt2x00mac_remove_interface,
2261 .config = rt2x00mac_config,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002262 .configure_filter = rt2x00mac_configure_filter,
Stefan Steuerwald930c06f2009-07-10 20:42:55 +02002263 .set_tim = rt2x00mac_set_tim,
Ivo van Doorn906c1102008-08-04 16:38:24 +02002264 .set_key = rt2x00mac_set_key,
Ivo van Doornd8147f92010-07-11 12:24:47 +02002265 .sw_scan_start = rt2x00mac_sw_scan_start,
2266 .sw_scan_complete = rt2x00mac_sw_scan_complete,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002267 .get_stats = rt2x00mac_get_stats,
Johannes Berg471b3ef2007-12-28 14:32:58 +01002268 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002269 .conf_tx = rt73usb_conf_tx,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002270 .get_tsf = rt73usb_get_tsf,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02002271 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornf44df182010-11-04 20:40:11 +01002272 .flush = rt2x00mac_flush,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002273};
2274
2275static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
2276 .probe_hw = rt73usb_probe_hw,
2277 .get_firmware_name = rt73usb_get_firmware_name,
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01002278 .check_firmware = rt73usb_check_firmware,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002279 .load_firmware = rt73usb_load_firmware,
2280 .initialize = rt2x00usb_initialize,
2281 .uninitialize = rt2x00usb_uninitialize,
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01002282 .clear_entry = rt2x00usb_clear_entry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002283 .set_device_state = rt73usb_set_device_state,
Ivo van Doorn7396faf2008-12-20 10:55:57 +01002284 .rfkill_poll = rt73usb_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002285 .link_stats = rt73usb_link_stats,
2286 .reset_tuner = rt73usb_reset_tuner,
2287 .link_tuner = rt73usb_link_tuner,
Ivo van Doornc965c742010-07-11 12:25:46 +02002288 .watchdog = rt2x00usb_watchdog,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002289 .write_tx_desc = rt73usb_write_tx_desc,
Ivo van Doornbd88a782008-07-09 15:12:44 +02002290 .write_beacon = rt73usb_write_beacon,
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02002291 .get_tx_data_len = rt73usb_get_tx_data_len,
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02002292 .kick_tx_queue = rt2x00usb_kick_tx_queue,
Ivo van Doorn0e3afe52010-08-30 21:14:56 +02002293 .kill_tx_queue = rt73usb_kill_tx_queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002294 .fill_rxdone = rt73usb_fill_rxdone,
Ivo van Doorn906c1102008-08-04 16:38:24 +02002295 .config_shared_key = rt73usb_config_shared_key,
2296 .config_pairwise_key = rt73usb_config_pairwise_key,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002297 .config_filter = rt73usb_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002298 .config_intf = rt73usb_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01002299 .config_erp = rt73usb_config_erp,
Ivo van Doorne4ea1c42008-10-29 17:17:57 +01002300 .config_ant = rt73usb_config_ant,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002301 .config = rt73usb_config,
2302};
2303
Ivo van Doorn181d6902008-02-05 16:42:23 -05002304static const struct data_queue_desc rt73usb_queue_rx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002305 .entry_num = 32,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002306 .data_size = DATA_FRAME_SIZE,
2307 .desc_size = RXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002308 .priv_size = sizeof(struct queue_entry_priv_usb),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002309};
2310
2311static const struct data_queue_desc rt73usb_queue_tx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002312 .entry_num = 32,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002313 .data_size = DATA_FRAME_SIZE,
2314 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002315 .priv_size = sizeof(struct queue_entry_priv_usb),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002316};
2317
2318static const struct data_queue_desc rt73usb_queue_bcn = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002319 .entry_num = 4,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002320 .data_size = MGMT_FRAME_SIZE,
2321 .desc_size = TXINFO_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002322 .priv_size = sizeof(struct queue_entry_priv_usb),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002323};
2324
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002325static const struct rt2x00_ops rt73usb_ops = {
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002326 .name = KBUILD_MODNAME,
2327 .max_sta_intf = 1,
2328 .max_ap_intf = 4,
2329 .eeprom_size = EEPROM_SIZE,
2330 .rf_size = RF_SIZE,
2331 .tx_queues = NUM_TX_QUEUES,
Gertjan van Wingerdee6218cc2009-11-23 22:44:52 +01002332 .extra_tx_headroom = TXD_DESC_SIZE,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002333 .rx = &rt73usb_queue_rx,
2334 .tx = &rt73usb_queue_tx,
2335 .bcn = &rt73usb_queue_bcn,
2336 .lib = &rt73usb_rt2x00_ops,
2337 .hw = &rt73usb_mac80211_ops,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002338#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002339 .debugfs = &rt73usb_rt2x00debug,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002340#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2341};
2342
2343/*
2344 * rt73usb module information.
2345 */
2346static struct usb_device_id rt73usb_device_table[] = {
2347 /* AboCom */
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002348 { USB_DEVICE(0x07b8, 0xb21b), USB_DEVICE_DATA(&rt73usb_ops) },
2349 { USB_DEVICE(0x07b8, 0xb21c), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002350 { USB_DEVICE(0x07b8, 0xb21d), USB_DEVICE_DATA(&rt73usb_ops) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002351 { USB_DEVICE(0x07b8, 0xb21e), USB_DEVICE_DATA(&rt73usb_ops) },
2352 { USB_DEVICE(0x07b8, 0xb21f), USB_DEVICE_DATA(&rt73usb_ops) },
2353 /* AL */
2354 { USB_DEVICE(0x14b2, 0x3c10), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn144d9ad2009-02-15 17:43:05 +01002355 /* Amigo */
2356 { USB_DEVICE(0x148f, 0x9021), USB_DEVICE_DATA(&rt73usb_ops) },
2357 { USB_DEVICE(0x0eb0, 0x9021), USB_DEVICE_DATA(&rt73usb_ops) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002358 /* AMIT */
2359 { USB_DEVICE(0x18c5, 0x0002), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002360 /* Askey */
2361 { USB_DEVICE(0x1690, 0x0722), USB_DEVICE_DATA(&rt73usb_ops) },
2362 /* ASUS */
2363 { USB_DEVICE(0x0b05, 0x1723), USB_DEVICE_DATA(&rt73usb_ops) },
2364 { USB_DEVICE(0x0b05, 0x1724), USB_DEVICE_DATA(&rt73usb_ops) },
2365 /* Belkin */
2366 { USB_DEVICE(0x050d, 0x7050), USB_DEVICE_DATA(&rt73usb_ops) },
2367 { USB_DEVICE(0x050d, 0x705a), USB_DEVICE_DATA(&rt73usb_ops) },
2368 { USB_DEVICE(0x050d, 0x905b), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn1f068622007-10-13 16:27:13 +02002369 { USB_DEVICE(0x050d, 0x905c), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002370 /* Billionton */
2371 { USB_DEVICE(0x1631, 0xc019), USB_DEVICE_DATA(&rt73usb_ops) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002372 { USB_DEVICE(0x08dd, 0x0120), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002373 /* Buffalo */
Ivo van Doorn964d6ad2009-01-31 10:07:39 +01002374 { USB_DEVICE(0x0411, 0x00d8), USB_DEVICE_DATA(&rt73usb_ops) },
Kenichi HORIO050e8a42009-12-04 23:46:56 +01002375 { USB_DEVICE(0x0411, 0x00d9), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002376 { USB_DEVICE(0x0411, 0x00f4), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn6aabd4c2009-03-28 20:52:14 +01002377 { USB_DEVICE(0x0411, 0x0116), USB_DEVICE_DATA(&rt73usb_ops) },
2378 { USB_DEVICE(0x0411, 0x0119), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doornb1ef7252010-10-02 11:30:19 +02002379 { USB_DEVICE(0x0411, 0x0137), USB_DEVICE_DATA(&rt73usb_ops) },
Bryan Polk51b28532010-03-01 12:23:28 -05002380 /* CEIVA */
2381 { USB_DEVICE(0x178d, 0x02be), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002382 /* CNet */
2383 { USB_DEVICE(0x1371, 0x9022), USB_DEVICE_DATA(&rt73usb_ops) },
2384 { USB_DEVICE(0x1371, 0x9032), USB_DEVICE_DATA(&rt73usb_ops) },
2385 /* Conceptronic */
2386 { USB_DEVICE(0x14b2, 0x3c22), USB_DEVICE_DATA(&rt73usb_ops) },
Masakazu Mokuno0a748922008-03-15 21:38:29 +01002387 /* Corega */
2388 { USB_DEVICE(0x07aa, 0x002e), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002389 /* D-Link */
2390 { USB_DEVICE(0x07d1, 0x3c03), USB_DEVICE_DATA(&rt73usb_ops) },
2391 { USB_DEVICE(0x07d1, 0x3c04), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorncb62ecc2008-06-12 20:47:17 +02002392 { USB_DEVICE(0x07d1, 0x3c06), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn445815d2008-03-09 22:42:32 +01002393 { USB_DEVICE(0x07d1, 0x3c07), USB_DEVICE_DATA(&rt73usb_ops) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002394 /* Edimax */
2395 { USB_DEVICE(0x7392, 0x7318), USB_DEVICE_DATA(&rt73usb_ops) },
2396 { USB_DEVICE(0x7392, 0x7618), USB_DEVICE_DATA(&rt73usb_ops) },
2397 /* EnGenius */
2398 { USB_DEVICE(0x1740, 0x3701), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002399 /* Gemtek */
2400 { USB_DEVICE(0x15a9, 0x0004), USB_DEVICE_DATA(&rt73usb_ops) },
2401 /* Gigabyte */
2402 { USB_DEVICE(0x1044, 0x8008), USB_DEVICE_DATA(&rt73usb_ops) },
2403 { USB_DEVICE(0x1044, 0x800a), USB_DEVICE_DATA(&rt73usb_ops) },
2404 /* Huawei-3Com */
2405 { USB_DEVICE(0x1472, 0x0009), USB_DEVICE_DATA(&rt73usb_ops) },
2406 /* Hercules */
Michal Szalata78bd6bb2009-09-29 15:37:53 +02002407 { USB_DEVICE(0x06f8, 0xe002), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002408 { USB_DEVICE(0x06f8, 0xe010), USB_DEVICE_DATA(&rt73usb_ops) },
2409 { USB_DEVICE(0x06f8, 0xe020), USB_DEVICE_DATA(&rt73usb_ops) },
2410 /* Linksys */
2411 { USB_DEVICE(0x13b1, 0x0020), USB_DEVICE_DATA(&rt73usb_ops) },
2412 { USB_DEVICE(0x13b1, 0x0023), USB_DEVICE_DATA(&rt73usb_ops) },
Stefan Lippers-Hollmann3be36ae2009-01-04 01:10:49 +01002413 { USB_DEVICE(0x13b1, 0x0028), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002414 /* MSI */
Xose Vazquez Perez22720642009-10-19 11:51:11 +02002415 { USB_DEVICE(0x0db0, 0x4600), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002416 { USB_DEVICE(0x0db0, 0x6877), USB_DEVICE_DATA(&rt73usb_ops) },
2417 { USB_DEVICE(0x0db0, 0x6874), USB_DEVICE_DATA(&rt73usb_ops) },
2418 { USB_DEVICE(0x0db0, 0xa861), USB_DEVICE_DATA(&rt73usb_ops) },
2419 { USB_DEVICE(0x0db0, 0xa874), USB_DEVICE_DATA(&rt73usb_ops) },
Xose Vazquez Perez22720642009-10-19 11:51:11 +02002420 /* Ovislink */
2421 { USB_DEVICE(0x1b75, 0x7318), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002422 /* Ralink */
Ivo van Doorn144d9ad2009-02-15 17:43:05 +01002423 { USB_DEVICE(0x04bb, 0x093d), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002424 { USB_DEVICE(0x148f, 0x2573), USB_DEVICE_DATA(&rt73usb_ops) },
2425 { USB_DEVICE(0x148f, 0x2671), USB_DEVICE_DATA(&rt73usb_ops) },
2426 /* Qcom */
2427 { USB_DEVICE(0x18e8, 0x6196), USB_DEVICE_DATA(&rt73usb_ops) },
2428 { USB_DEVICE(0x18e8, 0x6229), USB_DEVICE_DATA(&rt73usb_ops) },
2429 { USB_DEVICE(0x18e8, 0x6238), USB_DEVICE_DATA(&rt73usb_ops) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002430 /* Samsung */
2431 { USB_DEVICE(0x04e8, 0x4471), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002432 /* Senao */
2433 { USB_DEVICE(0x1740, 0x7100), USB_DEVICE_DATA(&rt73usb_ops) },
2434 /* Sitecom */
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002435 { USB_DEVICE(0x0df6, 0x0024), USB_DEVICE_DATA(&rt73usb_ops) },
2436 { USB_DEVICE(0x0df6, 0x0027), USB_DEVICE_DATA(&rt73usb_ops) },
2437 { USB_DEVICE(0x0df6, 0x002f), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002438 { USB_DEVICE(0x0df6, 0x90ac), USB_DEVICE_DATA(&rt73usb_ops) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002439 { USB_DEVICE(0x0df6, 0x9712), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002440 /* Surecom */
2441 { USB_DEVICE(0x0769, 0x31f3), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn14344b82009-03-21 00:00:57 +01002442 /* Tilgin */
2443 { USB_DEVICE(0x6933, 0x5001), USB_DEVICE_DATA(&rt73usb_ops) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002444 /* Philips */
2445 { USB_DEVICE(0x0471, 0x200a), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002446 /* Planex */
2447 { USB_DEVICE(0x2019, 0xab01), USB_DEVICE_DATA(&rt73usb_ops) },
2448 { USB_DEVICE(0x2019, 0xab50), USB_DEVICE_DATA(&rt73usb_ops) },
Xose Vazquez Perez22720642009-10-19 11:51:11 +02002449 /* WideTell */
2450 { USB_DEVICE(0x7167, 0x3840), USB_DEVICE_DATA(&rt73usb_ops) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002451 /* Zcom */
2452 { USB_DEVICE(0x0cde, 0x001c), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn144d9ad2009-02-15 17:43:05 +01002453 /* ZyXEL */
2454 { USB_DEVICE(0x0586, 0x3415), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002455 { 0, }
2456};
2457
2458MODULE_AUTHOR(DRV_PROJECT);
2459MODULE_VERSION(DRV_VERSION);
2460MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
2461MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
2462MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
2463MODULE_FIRMWARE(FIRMWARE_RT2571);
2464MODULE_LICENSE("GPL");
2465
2466static struct usb_driver rt73usb_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002467 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002468 .id_table = rt73usb_device_table,
2469 .probe = rt2x00usb_probe,
2470 .disconnect = rt2x00usb_disconnect,
2471 .suspend = rt2x00usb_suspend,
2472 .resume = rt2x00usb_resume,
2473};
2474
2475static int __init rt73usb_init(void)
2476{
2477 return usb_register(&rt73usb_driver);
2478}
2479
2480static void __exit rt73usb_exit(void)
2481{
2482 usb_deregister(&rt73usb_driver);
2483}
2484
2485module_init(rt73usb_init);
2486module_exit(rt73usb_exit);